SCLS174C - MARCH 1984 - REVISED FEBRUARY 2000 - Inputs Are TTL-Voltage Compatible - 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers - High-Current Outputs Drive up to 15 LSTTL Loads - Package Options Include Plastic Small-Outline (DW), Thin Shrink Small-Outline (PW), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs ### description These octal buffers and line drivers are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The 'HCT240 devices are organized as two 4-bit buffers/drivers with separate output-enable ( $\overline{OE}$ ) inputs. When $\overline{OE}$ is low, the device passes inverted data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. The SN54HCT240 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74HCT240 is characterized for operation from –40°C to 85°C. #### SN54HCT240 . . . J OR W PACKAGE SN74HCT240 . . . DW, N, OR PW PACKAGE (TOP VIEW) # SN54HCT240 . . . FK PACKAGE (TOP VIEW) FUNCTION TABLE (each buffer/driver) | INP | JTS | OUTPUT | |-----|-----|--------| | OE | Α | Υ | | L | Н | L | | L | L | Н | | Н | Χ | Z | testing of all parameters Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### SN54HCT240, SN74HCT240 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS SCLS174C - MARCH 1984 - REVISED FEBRUARY 2000 ### logic symbol<sup>†</sup> <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range‡ | Supply voltage range, V <sub>CC</sub> | | $\dots$ $-0.5$ V to 7 V | |-----------------------------------------------------------------------------------------------|-----------------|-------------------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see | ee Note 1) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CO</sub> | c) (see Note 1) | ±20 mA | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | | ±35 mA | | Continuous current through V <sub>CC</sub> or GND | | ±70 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): | : DW package | 58°C/W | | , <b>,</b> , | N package | 69°C/W | | | PW package | 83°C/W | | Storage temperature range, T <sub>stg</sub> | | . −65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51. SCLS174C - MARCH 1984 - REVISED FEBRUARY 2000 ### recommended operating conditions (see Note 3) | | | | SN54HCT240 | | SN74HCT240 | | | UNIT | | |----------------|---------------------------------------|----------------------------------|------------|-----|------------|-----|-----|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 2 | | | 2 | | | V | | VIL | Low-level input voltage | V <sub>CC</sub> = 4.5 V to 5.5 V | 0 | | 0.8 | 0 | | 0.8 | V | | VI | Input voltage | | 0 | | VCC | 0 | | VCC | V | | Vo | Output voltage | | 0 | | VCC | 0 | | VCC | V | | t <sub>t</sub> | Input transition (rise and fall) time | | 0 | | 500 | 0 | | 500 | ns | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | Vac | T <sub>A</sub> = 25°C | | | SN54HCT240 | | SN74HCT240 | | UNIT | |--------------------|--------------------------------------------|----------------------------|-------------------|-----------------------|-------|------|------------|-------|------------|-------|------| | PARAMETER | | | vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | Vall | \/ı = \/ or \/ | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | V | | VOH | VI = VIH or VIL | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | V | | Val | $VI = VI \sqcup Or VII$ | I <sub>OL</sub> = 20 μA | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | VOL | | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | V | | lį | $V_I = V_{CC}$ or 0 | | 5.5 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | loz | $V_O = V_{CC}$ or 0, | $V_I = V_{IH}$ or $V_{IL}$ | 5.5 V | | ±0.01 | ±0.5 | | ±10 | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 5.5 V | | | 8 | | 160 | | 80 | μΑ | | ΔI <sub>CC</sub> † | One input at 0.5 V<br>Other inputs at 0 or | | 5.5 V | | 1.4 | 2.4 | | 3 | | 2.9 | mA | | Ci | | | 4.5 V<br>to 5.5 V | | 3 | 10 | | 10 | | 10 | pF | <sup>†</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | V | T, | Δ = 25°C | ; | SN54H | CT240 | SN74H | CT240 | UNIT | | |------------------|-------------|----------------|-------|-------|----------|-----|-------|-------|-------|-------|------|----| | PARAWETER | (INPUT) | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNII | | | | А | V | 4.5 V | | 13 | 25 | | 37 | | 32 | 20 | | | <sup>t</sup> pd | A | Y | 5.5 V | | 12 | 23 | | 33 | | 29 | ns | | | | ŌĒ | Y | 4.5 V | | 21 | 35 | | 53 | | 44 | 20 | | | t <sub>en</sub> | OE | | 5.5 V | | 19 | 32 | | 48 | | 40 | ns | | | <b>+</b> | <del></del> | ŌE Y | 4.5 V | | 19 | 35 | | 53 | | 44 | ns | | | <sup>t</sup> dis | OE . | | 5.5 V | | 18 | 32 | | 48 | | 40 | 115 | | | 4. | | Y | V | 4.5 V | | 8 | 12 | | 18 | | 15 | no | | t <sub>t</sub> | | | 5.5 V | | 7 | 11 | | 16 | | 14 | ns | | ### SN54HCT240, SN74HCT240 OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS SCLS174C - MARCH 1984 - REVISED FEBRUARY 2000 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 150 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | Vaa | T, | չ = 25°C | ; | SN54H | CT240 | SN74H | CT240 | UNIT | | | | | | | | | | | | | |-----------------|-------------------|---------------------------------------|-------|----------|----------|-----|-------|-------|-------|-------|------|----|---|----|-------|----|----|----|--|----|--|----|-----| | PARAMETER | (INPUT) | | Vcc | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | | | | | | | | | | + . | А | | 4.5 V | | 20 | 42 | | 63 | | 53 | ns | | | | | | | | | | | | | | <sup>t</sup> pd | t <sub>pd</sub> A | T | , , | 1 | · | | ı | ľ | · | | ' | ' | ' | , | 5.5 V | | 19 | 38 | | 56 | | 48 | 115 | | | ŌĒ | Y | 4.5 V | | 25 | 52 | | 79 | | 65 | no | | | | | | | | | | | | | | <sup>t</sup> en | OE | | ' | <u>'</u> | ' | ' | , | ' | 5.5 V | | 22 | 47 | | 71 | | 59 | ns | | | | | | | | 4 | | , , , , , , , , , , , , , , , , , , , | V | 4.5 V | | 17 | 42 | | 63 | | 53 | | | | | | | | | | | | | | ιţ | | , r | 5.5 V | | 14 | 38 | | 57 | | 48 | ns | | | | | | | | | | | | | ## operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load | 40 | pF | ### PARAMETER MEASUREMENT INFORMATION | PARA | PARAMETER | | CL | S1 | S2 | | |--------------------|--------------------------------|--------------|-----------------------|--------|--------|--| | | t <sub>PZH</sub> 50 pF 1 kΩ or | | Open | Closed | | | | t <sub>en</sub> | tPZL | 1 K22 | 150 pF | Closed | Open | | | | tPHZ 4 | | 50 pF | Open | Closed | | | <sup>t</sup> dis | tPLZ | <b>1 k</b> Ω | 30 pi | Closed | Open | | | t <sub>pd</sub> or | t <sub>t</sub> | - | 50 pF<br>or<br>150 pF | Open | Open | | VOLTAGE WAVEFORM INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, Z<sub>O</sub> = 50 $\Omega$ , t<sub>f</sub> = 6 ns. - D. The outputs are measured one at a time with one input transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated