- Ultra-Low 1.5 nV/√Hz Voltage Noise - High Speed - -350 MHz Bandwidth (G = 10, -3 dB) - 470 V/μs Slew Rate - 40 ns Settling Time (0.1%) - Stable at a Gain of 10 (-9) or Greater - High Output Drive, I<sub>O</sub> = 100 mA (typ) - Excellent Video Performance - 17 MHz Bandwidth (0.1 dB, G = 10) - 0.02% Differential Gain - 0.08° Differential Phase - Very Low Distortion - THD = -68 dBc (f = 1 MHz, $R_1$ = 150 Ω) - Wide Range of Power Supplies - V<sub>CC</sub> = $\pm$ 5 V to $\pm$ 15 V - Available in Standard SOIC or MSOP PowerPAD™ Package - Evaluation Module Available #### description The THS4021 and THS4022 are ultra-low voltage noise, high-speed voltage feedback amplifiers that are ideal for applications requiring low voltage noise, including communication and imaging. The signal-amplifier THS4021 and the dual-amplifier THS4022 offer very good ac performance with 350-MHz bandwidth, 470-V/ $\mu$ s slew rate, and 40-ns settling time (0.1%). The THS4021 and THS4022 are stable at gains of 10 (-9) or greater. These amplifiers have a high drive capability of 100 mA and draw only 7.8-mA supply current per channel. With total harmonic distortion (THD) of -68 dBc at f = 1 MHz, the THS4021 and THS4022 are ideally suited for applications requiring low distortion. Figure 1 | RELATED DEVICES | | | | | | | |-----------------|----------------------------------------------|--|--|--|--|--| | DEVICE | DESCRIPTION | | | | | | | THS4011/2 | 290-MHz Low Distortion High-Speed Amplifiers | | | | | | | THS4031/2 | 100-MHz Low Noise High-Speed Amplifiers | | | | | | | THS4061/2 | 180-MHz High-Speed Amplifiers | | | | | | CAUTION: The THS4021 and THS4022 provide ESD protection circuitry. However, permanent damage can still occur if this device is subjected to high-energy electrostatic discharges. Proper ESD precautions are recommended to avoid any performance degradation or loss of functionality. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments Incorporated. #### **AVAILABLE OPTIONS** | | | PACKAGEI | DEVICES | | | |---------------|-----------------------|----------------------------------|---------------------------|----------------|----------------------| | TA | NUMBER OF<br>CHANNELS | PLASTIC<br>SMALL OUTLINE†<br>(D) | PLASTIC<br>MSOP†<br>(DGN) | MSOP<br>SYMBOL | EVALUATION<br>MODULE | | 0°C to 70°C | 1 | THS4021CD | THS4021CDGN | ACK | THS4021EVM | | 0 0 10 70 0 | 2 | THS4022CD | THS4022CDGN | ACL | THS4022EVM | | -40°C to 85°C | 1 | THS4021ID | THS4021IDGN | ACA | _ | | -40 C t0 65 C | 2 | THS4022ID | THS4022IDGN | ACB | _ | <sup>†</sup> The D and DGN packages are available taped and reeled. Add an R suffix to the device type (i.e., THS4021CDGN). # functional block diagram Figure 2. THS4021 - Single Channel Figure 3. THS4022 - Dual Channel SLOS265B - SEPTEMBER 1999 - REVISED FEBRUARY 2000 ### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | ±16.5 V | |-------------------------------------------------------------|------------------------------| | Input voltage, V <sub>I</sub> | ±V <sub>CC</sub> | | Output current, I <sub>O</sub> | | | Differential input voltage, V <sub>IO</sub> | ±4 V | | Continuous total power dissipation | See Dissipation Rating Table | | Maximum junction temperature, T <sub>J</sub> | 150°C | | Operating free-air temperature, T <sub>A</sub> : C-suffix | 0°C to 70°C | | I-suffix | –40°C to 85°C | | Storage temperature, T <sub>stq</sub> | 65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 second | ds 300°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | θJA<br>(°C/W) | (°C/W) | T <sub>A</sub> = 25°C<br>POWER RATING | | | |---------|---------------|--------|---------------------------------------|--|--| | D | 167‡ | 38.3 | 740 mW | | | | DGN§ | 58.4 | 4.7 | 2.14 W | | | <sup>†</sup>This data was taken using the JEDEC standard Low-K test PCB. For the JEDEC Proposed High-K test PCB, the $\theta_{JA}$ is 95°C/W with a power rating at $T_A = 25$ °C of 1.32 W. #### recommended operating conditions | | | MIN | NOM MAX | UNIT | | |-------------------------------------------------------|---------------|------|---------|------|--| | Supply voltage, V <sub>CC+</sub> and V <sub>CC-</sub> | Dual supply | ±4.5 | ±16 | | | | | Single supply | 9 | 32 | · | | | Operating free air temperature Ta | C-suffix | 0 | 70 | °C | | | Operating free-air temperature, T <sub>A</sub> | I-suffix | -40 | 85 | C | | <sup>§</sup> This data was taken using 2 oz. trace and copper pad that is soldered directly to a 3 in. $\times$ 3 in. PC. For further information, refer to Application Information section of this data sheet. # THS4021, THS4022 350-MHz LOW-NOISE HIGH-SPEED AMPLIFIERS SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 # electrical characteristics at T<sub>A</sub> = 25°C, V<sub>CC</sub> = $\pm 15$ V, R<sub>L</sub> = 150 $\Omega$ (unless otherwise noted) #### dynamic performance | | PARAMETER | TE | ST CONDITIONS | | MIN TYP | MAX | UNIT | |----------------|--------------------------------|--------------------------------------------------------------|-------------------------|-------------|---------|-----|---------| | | | $V_{CC} = \pm 15 \text{ V}$ | V <sub>CC</sub> = ±15 V | | 350 | | MHz | | | Small-signal bandwidth (–3 dB) | $V_{CC} = \pm 5 \text{ V}$ | | Gain = 10 | 280 | | IVITIZ | | | Smail-Signal bandwidth (–3 db) | $V_{CC} = \pm 15 \text{ V}$ | | Gain = 20 | 80 | | MHz | | BW | | V <sub>CC</sub> = ±5 V | | Gairr = 20 | 70 | | IVIIIZ | | BW | Bandwidth for 0.1 dB flatness | $V_{CC} = \pm 15 \text{ V}$ | | Gain = 10 | 17 | | MHz | | | Bandwidth for 0.1 dB flathess | V <sub>CC</sub> = ±5 V | | Gain = 10 | 17 | | IVITZ | | | Full power bandwidth† | $V_{O(pp)} = 20 \text{ V}, \qquad V_{CC} = \pm 15 \text{ V}$ | | | 3.7 | | MHz | | | | $V_{O(pp)} = 5 \text{ V}, \qquad V_{CC} = \pm 5 \text{ V}$ | | | 11.8 | | IVII IZ | | SR | Slew rate <sup>‡</sup> | $V_{CC} = \pm 15 \text{ V},$ | 10-V step, | Gain = 10 | 470 | | V/µs | | J SK | Siew rater | $V_{CC} = \pm 5 \text{ V},$ | 5-V step | Gairr = 10 | 370 | | ν/μδ | | | Settling time to 0.1% | $V_{CC} = \pm 15 \text{ V},$ | 5-V step | Gain = −10 | 40 | | ns | | <b>I.</b> | Setting time to 0.1% | $V_{CC} = \pm 5 \text{ V},$ | 2-V step | Gairr = -10 | 50 | | 115 | | t <sub>S</sub> | 0.400 | $V_{CC} = \pm 15 \text{ V},$ | 5-V step | Gain = −10 | 145 | | 200 | | | Settling time to 0.01% | $V_{CC} = \pm 5 \text{ V},$ | 2-V step | Gaiii = -10 | 150 | | ns | <sup>†</sup> Slew rate is measured from an output level range of 25% to 75%. ‡ Full power bandwidth = slew rate / $2\pi$ VO(Peak). #### noise/distortion performance | | PARAMETER | TEST | T CONDITIONS | | MIN TYP | MAX | UNIT | |---------|---------------------------------------------|---------------------------------------------------|-----------------------------------------------|-------------------------|---------|-----|--------| | | | | V 145 V | R <sub>L</sub> = 150 Ω | -68 | | | | T. I.D. | Total barragaia distantian | $V_{O(pp)} = 2 V$ | $V_{CC} = \pm 15 \text{ V}$ | R <sub>L</sub> = 1 kΩ | -77 | | 40. | | THD | Total harmonic distortion | $V_{O(pp)} = 2 \text{ V},$<br>f = 1 MHz, Gain = 2 | V | $R_L = 150 \Omega$ | -69 | | dBc | | | | | $V_{CC} = \pm 5 V$ | $R_L = 1 k\Omega$ | -78 | | | | ٧n | Input voltage noise | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V},$ | f = 10 kHz | | 1.5 | | nV/√Hz | | In | Input current noise | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V},$ | f = 10 kHz | | 2 | | pA/√Hz | | | Differential raise arms | Gain = 2, | NTSC, | V <sub>CC</sub> = ±15 V | 0.000/ | | | | | Differential gain error | 40 IRE modulation, | ±100 IRE ramp | V <sub>CC</sub> = ±5 V | 0.02% | | | | | Differential above arms | Gain = 2, | NTSC, | V <sub>CC</sub> = ±15 V | 0.08° | | | | | Differential phase error | 40 IRE modulation, | $\pm 100$ IRE ramp $V_{CC} = \pm 5 \text{ V}$ | | 0.06° | | | | XT | Channel-to-channel crosstalk (THS4022 only) | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V},$ | f = 1 MHz | | -60 | | dB | SLOS265B - SEPTEMBER 1999 - REVISED FEBRUARY 2000 # electrical characteristics at T<sub>A</sub> = 25°C, V<sub>CC</sub> = $\pm$ 15 V, R<sub>L</sub> = 150 $\Omega$ (unless otherwise noted) (continued) #### dc performance | | PARAMETER | TES | T CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------|-----------------------------|-------------------------------------------------|-------------------------------------------------|-----------------------------|-----|-----|------|--------| | | | $V_{CC} = \pm 15 \text{ V},$ | $V_{O} = \pm 10 \text{ V},$ | T <sub>A</sub> = 25°C | 40 | 60 | | V/mV | | | Open loop gain | $R_L = 1 \text{ k}\Omega$ | | T <sub>A</sub> = full range | 35 | | | V/IIIV | | Орен юор дат | $V_{CC} = \pm 5 \text{ V},$ | $V_0 = \pm 2.5 \text{ V},$ | T <sub>A</sub> = 25°C | 20 | 35 | | V/mV | | | | | R <sub>L</sub> = 250 Ω | | T <sub>A</sub> = full range | 15 | | | V/IIIV | | 1/00 | Input offset voltage | | | T <sub>A</sub> = 25°C | | 0.5 | 2 | mV | | Vos | iriput oliset voltage | [ | | T <sub>A</sub> = full range | | | 3 | IIIV | | | Offset voltage drift | | | T <sub>A</sub> = full range | | 15 | | μV/°C | | | Input bias current | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | | | 3 | 6 | μА | | lΒ | input bias current | | T <sub>A</sub> = full range | | | 6 | μΑ | | | Loo | IOS Input offset current | | | T <sub>A</sub> = 25°C | | 30 | 250 | nA | | lios | | | | T <sub>A</sub> = full range | | | 400 | IIA | | | Offset current drift | T <sub>A</sub> = full range | · | · | | 0.3 | | nA/°C | #### input characteristics | PARAMETER | | TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | | |-----------|---------------------------------|------------------------------|------------------------|-----------------------------|-------|-------|-----|------|--| | V | Common mode input voltage range | $V_{CC} = \pm 15 \text{ V}$ | | | ±13.8 | ±14.3 | | V | | | VICR | Common-mode input voltage range | $V_{CC} = \pm 5 \text{ V}$ | | | ±3.8 | ±4.3 | | V | | | CMRR | Common mode rejection ratio | $V_{CC} = \pm 15 \text{ V},$ | $V_{ICR} = \pm 12 V$ , | T <sub>A</sub> = full range | 74 | 95 | | dB | | | rį | Input resistance | | | | | 1 | | MΩ | | | Ci | Input capacitance | | | | | 1.5 | | pF | | #### output characteristics | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------|-----------------------------|-----------------------|------|-------|-----|------| | | | V <sub>CC</sub> = ±15 V | $R_L = 250 \Omega$ | ±12 | ±12.5 | | V | | \ <sub>\/</sub> - | Output voltage awing | $V_{CC} = \pm 5 \text{ V}$ | $R_L = 150 \Omega$ | ±3 | ±3.3 | | V | | Vo | Output voltage swing | $V_{CC} = \pm 15 \text{ V}$ | R <sub>L</sub> = 1 kΩ | ±13 | ±13.5 | | V | | | | $V_{CC} = \pm 5 \text{ V}$ | | ±3.4 | ±3.8 | | ] ' | | | Outrost summent | V <sub>CC</sub> = ±15 V | B 20 O | 80 | 100 | | m ^ | | 10 | Output current | $V_{CC} = \pm 5 \text{ V}$ | $R_L = 20 \Omega$ | 50 | 75 | | mA | | Isc | Short-circuit current <sup>†</sup> | V <sub>CC</sub> = ±15 V | | | 150 | | mA | | RO | Output resistance† | Open loop | | | 13 | | Ω | <sup>†</sup> Observe power dissipation ratings to keep the junction temperature below the absolute maximum rating when the output is heavily loaded or shorted. See the absolute maximum ratings section of this data sheet for more information. ## power supply | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------|--------------------------------|-------------------------------------------------|-----------------------------|------|-----|-------|------| | \/ | Supply voltage energing range | Dual supply | | ±4.5 | | ±16.5 | V | | Vcc | Supply voltage operating range | Single supply | | 9 | | 33 | V | | | | $V \cap C = \pm 15 \text{ V}$ | T <sub>A</sub> = 25°C | | 7.8 | 10 | | | | | | T <sub>A</sub> = full range | | | 11 | A | | Icc | Supply current (per amplifier) | | T <sub>A</sub> = 25°C | | 6.7 | 9 | mA | | | | V <sub>CC</sub> = ±5 V | T <sub>A</sub> = full range | | | 10.5 | | | PSRR | Power supply rejection ratio | $V_{CC} = \pm 5 \text{ V or } \pm 15 \text{ V}$ | T <sub>A</sub> = full range | 80 | 95 | | dB | #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS Figure 28 Figure 29 Figure 27 #### theory of operation The THS402x is a high-speed, operational amplifier configured in a voltage feedback architecture. It is built using a 30-V, dielectrically isolated, complementary bipolar process with NPN and PNP transistors possessing $f_Ts$ of several GHz. This results in an exceptionally high performance amplifier that has a wide bandwidth, high slew rate, fast settling time, and low distortion. A simplified schematic is shown in Figure 30. Figure 30. THS4021 Simplified Schematic #### noise calculations and noise figure Noise can cause errors on very small signals. This is especially true when amplifying small signals, where signal-to-noise ratio (SNR) is very important. The noise model for the THS402x is shown in Figure 31. This model includes all of the noise sources as follows: - $e_n = \text{Amplifier internal voltage noise } (nV/\sqrt{Hz})$ - IN+ = Noninverting current noise (pA/ $\sqrt{Hz}$ ) - IN- = Inverting current noise (pA/ $\sqrt{Hz}$ ) - e<sub>Rx</sub> = Thermal voltage noise associated with each resistor (e<sub>Rx</sub> = 4 kTR<sub>x</sub>) #### noise calculations and noise figure (continued) Figure 31. Noise Model The total equivalent input noise density (e<sub>ni</sub>) is calculated by using the following equation: $$\mathbf{e}_{ni} = \sqrt{\left(\mathbf{e}_{n}\right)^{2} + \left(\mathbf{IN} + \times \mathbf{R}_{S}\right)^{2} + \left(\mathbf{IN} - \times \left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)\right)^{2} + 4 \ \mathbf{kT} \mathbf{R}_{S} + 4 \ \mathbf{kT} \left(\mathbf{R}_{F} \parallel \mathbf{R}_{G}\right)}$$ Where: $k = Boltzmann's constant = 1.380658 \times 10^{-23}$ T = Temperature in degrees Kelvin (273 $+^{\circ}$ C) $R_F \parallel R_G$ = Parallel resistance of $R_F$ and $R_G$ To get the equivalent output noise of the amplifier, just multiply the equivalent input noise density ( $e_{ni}$ ) by the overall amplifier gain ( $A_{V}$ ). $$e_{no} = e_{ni} A_V = e_{ni} \left( 1 + \frac{R_F}{R_G} \right)$$ (noninverting case) As the previous equations show, to keep noise at a minimum, small value resistors should be used. As the closed-loop gain is increased (by reducing $R_G$ ), the input noise is reduced considerably because of the parallel resistance term. This leads to the general conclusion that the most dominant noise sources are the source resistor ( $R_S$ ) and the internal amplifier noise voltage ( $e_n$ ). Because noise is summed in a root-mean-squares method, noise sources smaller than 25% of the largest noise source can be effectively ignored. This can greatly simplify the formula and make noise calculations much easier to calculate. For more information on noise analysis, please refer to the *Noise Analysis* section in *Operational Amplifier Circuits Applications Report* (literature number SLVA043). #### noise calculations and noise figure (continued) This brings up another noise measurement usually preferred in RF applications, the noise figure (NF). Noise figure is a measure of noise degradation caused by the amplifier. The value of the source resistance must be defined and is typically 50 $\Omega$ in RF applications. $$NF = 10log \left[ \frac{e_{ni}^{2}}{\left(e_{Rs}\right)^{2}} \right]$$ Because the dominant noise components are generally the source resistance and the internal amplifier noise voltage, we can approximate noise figure as: $$NF = 10log \left[ 1 + \frac{\left[ \left( e_n \right)^2 + \left( IN + \times R_S \right)^2 \right]}{4 \text{ kTR}_S} \right]$$ Figure 32 shows the noise figure graph for the THS402x. Figure 32. Noise Figure vs Source Resistance #### driving a capacitive load Driving capacitive loads with high performance amplifiers is not a problem as long as certain precautions are taken. The first is to realize that the THS402x has been internally compensated to maximize its bandwidth and slew rate performance. When the amplifier is compensated in this manner, capacitive loading directly on the output will decrease the device's phase margin leading to high frequency ringing or oscillations. Therefore, for capacitive loads of greater than 10 pF, it is recommended that a resistor be placed in series with the output of the amplifier, as shown in Figure 33. A minimum value of 20 $\Omega$ should work well for most applications. For example, in 75- $\Omega$ transmission systems, setting the series resistor value to 75 $\Omega$ both isolates any capacitance loading and provides the proper line impedance matching at the source end. Figure 33. Driving a Capacitive Load #### offset nulling The THS402x has very low input offset voltage for a high-speed amplifier. However, if additional correction is required, an offset nulling function has been provided on the THS4021. The input offset can be adjusted by placing a potentiometer between terminals 1 and 8 of the device and tying the wiper to the negative supply. This is shown in Figure 34. Figure 34. Offset Nulling Schematic #### offset voltage The output offset voltage, $(V_{OO})$ is the sum of the input offset voltage $(V_{IO})$ and both input bias currents $(I_{IB})$ times the corresponding gains. The following schematic and formula can be used to calculate the output offset voltage: Figure 35. Output Offset Voltage Model #### general configurations When receiving low-level signals, limiting the bandwidth of the incoming signals into the system is often required. The simplest way to accomplish this is to place an RC filter at the noninverting terminal of the amplifier (see Figure 36). Figure 36. Single-Pole Low-Pass Filter #### circuit layout considerations To achieve the levels of high frequency performance of the THS402x, follow proper printed-circuit board high frequency design techniques. A general set of guidelines is given below. In addition, a THS402x evaluation board is available to use as a guide for layout or for evaluating the device performance. - Ground planes It is highly recommended that a ground plane be used on the board to provide all components with a low inductive ground connection. However, in the areas of the amplifier inputs and output, the ground plane can be removed to minimize the stray capacitance. - Proper power supply decoupling Use a 6.8-μF tantalum capacitor in parallel with a 0.1-μF ceramic capacitor on each supply terminal. It may be possible to share the tantalum among several amplifiers depending on the application, but a 0.1-μF ceramic capacitor should always be used on the supply terminal of every amplifier. In addition, the 0.1-μF capacitor should be placed as close as possible to the supply terminal. As this distance increases, the inductance in the connecting trace makes the capacitor less effective. The designer should strive for distances of less than 0.1 inches between the device power terminals and the ceramic capacitors. - Sockets Sockets are not recommended for high-speed operational amplifiers. The additional lead inductance in the socket pins will often lead to stability problems. Surface-mount packages soldered directly to the printed-circuit board is the best implementation. - Short trace runs/compact part placements Optimum high frequency performance is achieved when stray series inductance has been minimized. To realize this, the circuit layout should be made as compact as possible, thereby minimizing the length of all trace runs. Particular attention should be paid to the inverting input of the amplifier. Its length should be kept as short as possible. This will help to minimize stray capacitance at the input of the amplifier. - Surface-mount passive components Using surface-mount passive components is recommended for high frequency amplifier circuits for several reasons. First, because of the extremely low lead inductance of surface-mount components, the problem with stray series inductance is greatly reduced. Second, the small size of surface-mount components naturally leads to a more compact layout, thereby minimizing both stray inductance and capacitance. If leaded components are used, it is recommended that the lead lengths be kept as short as possible. #### general PowerPAD design considerations The THS402x is available packaged in a thermally-enhanced DGN package, which is a member of the PowerPAD family of packages. This package is constructed using a downset leadframe upon which the die is mounted [see Figure 37(a) and Figure 37(b)]. This arrangement results in the lead frame being exposed as a thermal pad on the underside of the package [see Figure 37(c)]. Because this thermal pad has direct thermal contact with the die, excellent thermal performance can be achieved by providing a good thermal path away from the thermal pad. The PowerPAD package allows for both assembly and thermal management in one manufacturing operation. During the surface-mount solder operation (when the leads are being soldered), the thermal pad can also be soldered to a copper area underneath the package. Through the use of thermal paths within this copper area, heat can be conducted away from the package into either a ground plane or other heat dissipating device. The PowerPAD package represents a breakthrough in combining the small area and ease of assembly of the surface mount with the, heretofore, awkward mechanical methods of heatsinking. #### general PowerPAD design considerations (continued) NOTE A: The thermal pad is electrically isolated from all terminals in the package. Figure 37. Views of Thermally Enhanced DGN Package Although there are many ways to properly heatsink this device, the following steps illustrate the recommended approach. Figure 38. PowerPAD PCB Etch and Via Pattern - 1. Prepare the PCB with a top side etch pattern as shown in Figure 38. There should be etch for the leads as well as etch for the thermal pad. - 2. Place five holes in the area of the thermal pad. These holes should be 13 mils in diameter. Keep them small so that solder wicking through the holes is not a problem during reflow. - 3. Additional vias may be placed anywhere along the thermal plane outside of the thermal pad area. This helps dissipate the heat generated by the THS402xDGN IC. These additional vias may be larger than the 13-mil diameter vias directly under the thermal pad. They can be larger because they are not in the thermal pad area to be soldered, so wicking is not a problem. - 4. Connect all holes to the internal ground plane. - 5. When connecting these holes to the ground plane, do not use the typical web or spoke via connection methodology. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes the soldering of vias that have plane connections easier. In this application, however, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the THS402xDGN package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole. - 6. The top-side solder mask should leave the terminals of the package and the thermal pad area with its five holes exposed. The bottom-side solder mask should cover the five holes of the thermal pad area. This prevents solder from being pulled away from the thermal pad area during the reflow process. - 7. Apply solder paste to the exposed thermal pad area and all of the IC terminals. - 8. With these preparatory steps in place, the THS402xDGN IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed. #### general PowerPAD design considerations (continued) The actual thermal performance achieved with the THS402xDGN in its PowerPAD package depends on the application. In the example above, if the size of the internal ground plane is approximately 3 inches $\times$ 3 inches, then the expected thermal coefficient, $\theta_{JA}$ , is about 58.4°C/W. For comparison, the non-PowerPAD version of the THS402x IC (SOIC) is shown. For a given $\theta_{JA}$ , the maximum power dissipation is shown in Figure 39 and is calculated by the following formula: $$\mathsf{P}_\mathsf{D} = \left(\frac{\mathsf{T}_\mathsf{MAX}^{-\mathsf{T}}\mathsf{A}}{\theta_\mathsf{JA}}\right)$$ Where: P<sub>D</sub> = Maximum power dissipation of THS402x IC (watts) T<sub>MAX</sub> = Absolute maximum junction temperature (150°C) $T_A$ = Free-ambient air temperature (°C) $\theta_{JA} = \theta_{JC} + \theta_{CA}$ $\theta_{JC}$ = Thermal coefficient from junction to case $\theta_{CA}$ = Thermal coefficient from case to ambient air (°C/W) # MAXIMUM POWER DISSIPATION vs FREE-AIR TEMPERATURE NOTE A: Results are with no air flow and PCB size = $3"\times 3"$ Figure 39. Maximum Power Dissipation vs Free-Air Temperature More complete details of the PowerPAD installation process and thermal management techniques can be found in the Texas Instruments Technical Brief, *PowerPAD Thermally Enhanced Package*. This document can be found at the TI web site (www.ti.com) by searching on the key word PowerPAD. The document can also be ordered through your local TI sales office. Refer to literature number SLMA002 when ordering. #### general PowerPAD design considerations (continued) The next consideration is the package constraints. The two sources of heat within an amplifier are quiescent power and output power. The designer should never forget about the quiescent heat generated within the device, especially multiamplifier devices. Because these devices have linear output stages (Class A-B), most of the heat dissipation is at low output voltages with high output currents. Figure 40 to Figure 43 show this effect, along with the guiescent heat, with an ambient air temperature of 50°C. Obviously, as the ambient temperature increases, the limit lines shown will drop accordingly. The area under each respective limit line is considered the safe operating area. Any condition above this line will exceed the amplifier's limits and failure may result. When using V<sub>CC</sub> = ±5 V, there is generally not a heat problem, even with SOIC packages. But, when using V<sub>CC</sub> = ±15 V, the SOIC package is severely limited in the amount of heat it can dissipate. The other key factor when looking at these graphs is how the devices are mounted on the PCB. The PowerPAD devices are extremely useful for heat dissipation. But, the device should always be soldered to a copper plane to fully use the heat dissipation properties of the PowerPAD. The SOIC package, on the other hand, is highly dependent on how it is mounted on the PCB. As more trace and copper area is placed around the device, $\theta_{JA}$ decreases and the heat dissipation capability increases. The currents and voltages shown in these graphs are for the total package. For the dual amplifier package (THS4022), the sum of the RMS output currents and voltages should be used to choose the proper package. The graphs shown assume that both amplifier's outputs are identical. 200 $V_{CC} = \pm 5 V$ **Maximum Output Current Limit Line** T<sub>i</sub> = 150°C Io |- Maximum RMS Output Current - mA 180 $T_A = 50^{\circ}C$ 160 140 **Package With** 120 θ<sub>JA</sub> < = 120°C/W 100 SO-8 Package 80 θ<sub>JA</sub> = 167°C/W **Low-K Test PCB** 60 40 Safe Operating 20 Area 0 3 0 2 5 | VO | - RMS Output Voltage - V Figure 40 # THS4021 MAXIMUM RMS OUTPUT CURRENT vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS #### general PowerPAD design considerations (continued) **THS4022 MAXIMUM RMS OUTPUT CURRENT** vs RMS OUTPUT VOLTAGE DUE TO THERMAL LIMITS **Maximum Output** Package With **Current Limit Line** $\theta_{JA} \le 60^{\circ} \text{C/W}$ IIO |- Maximum RMS Output Current - mA 180 160 140 120 100 SO-8 Package $\theta_{JA} = 167^{\circ}\text{C/W}$ 80 **Low-K Test PCB** 60 Safe Operating Area $V_{CC} = \pm 5 V$ 40 SO-8 Package T<sub>J</sub> = 150°C $\theta_{\text{J}}\Delta = 98^{\circ}\text{C/W}$ $T_A = 50^{\circ}C$ 20 High-K Test PCB **Both Channels** 0 2 3 4 5 | V<sub>O</sub> | – RMS Output Voltage – V Figure 42 #### evaluation board An evaluation board is available for the THS4021 (literature number SLOP129) and THS4022 (literature number SLOP231). This board has been configured for very low parasitic capacitance in order to realize the full performance of the amplifier. A schematic of the evaluation board is shown in Figure 44. The circuitry has been designed so that the amplifier may be used in either an inverting or noninverting configuration. For more information, please refer to the *THS4021 EVM User's Guide* or the *THS4022 EVM User's Guide*. To order the evaluation board, contact your local TI sales office or distributor. Figure 44. THS4021 Evaluation Board SLOS265B – SEPTEMBER 1999 – REVISED FEBRUARY 2000 #### **MECHANICAL INFORMATION** #### D (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### 14 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 #### **MECHANICAL INFORMATION** #### DGN (S-PDSO-G8) #### PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions include mold flash or protrusions. - D. The package thermal performance may be enhanced by attaching an external heat sink to the thermal pad. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. - E. Falls within JEDEC MO-187 PowerPAD is a trademark of Texas Instruments Incorporated. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated