TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC ## TC9223P, TC9223F ### PLL FREQUENCY SYNTHESIZER LSI FOR COMMUNICATION USE TC9223P, TC9223F are developed as PLL frequency synthesizer LSI for communication use and has the following features. #### **FEATURES** - Can be used as PLL LSI in many communication equipment, e.g., personal radio, mobile radio telephone, CB radio and so on because of its system design for wide applications. - With a built-in 14bit reference frequency divider, capable of frequency divison ranging from 5 to 16,383 divisions. - Built-in 7bit and 11bit programmable dividers of pulse swallow type. - Provided with 2 systems of phase comparator outputs. - Provided with one general purpose output port. - PSC (Prescaler Control) output can be switched according to input signal rising or falling timing by program. - DIP16pin and SOP16pin packages. #### PIN CONNECTION Weight DIP16-P-300-2.54A : 1.00g (Typ.) SOP16-P-300-1.27 : 0.16g (Typ.) TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to the foreign exchange and foreign trade laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. #### **BLOCK DIAGRAM** #### **PIN FUNCTION** | PIN<br>No. | SYMBOL | PIN NAME | FUNCTION AND OPERATION | REMARKS | |--------------|----------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 1 | GND | Ground-1 | Logic ground terminal. | _ | | 2<br>3 | X <sub>T</sub><br>X <sub>T</sub> | Crystal oscillator terminal | Reference frequency crystal oscillator input and output. | Feedback<br>resistor built in | | 4 | Po | General purpose output port | General purpose output port externally controllable by serial data. | CMOS output | | 5 | TEST | Test terminal | Used normally at "L" level or Open state. Test mode operation at "H" level. | Pull-down resistor built in | | 6 | P <sub>IN</sub> | Programmable counter input | Programmable counter input terminal. Input an external prescaler output through a coupling capacitor. | Built in amps | | 7 | PSC | Prescaler control | 2 modulus prescaler frequency division control signal output. "H" level : P, "L" level : P+1 | CMOS output | | 8<br>9<br>10 | CK<br>DATA<br>STB | Serial data input | Serial data input terminals to control this LSI externally. Schmitt trigger input. | Built in schmitt<br>trigger circuit | | 11 | GND | Ground-2 | Ground terminal of phase comparator charge pump. | _ | | 12 | LD | Lock detector | Outputs "H" level pulse when phase difference is detected by the phase comparator. Can be set compulsorily by data given externally. | CMOS output | | 13<br>14 | L<br>H | Phase comparator output | Phase comparator output terminals to connect external high voltage charge pump. | N-ch open<br>drain output | | 15 | DO | Phase comparator charge pump output | D <sub>O</sub> is tri-state output. | _ | | 16 | $V_{DD}$ | Power supply | +5V power supply terminal. | _ | TOSHIBA #### **OPERATION** 1. Serial data input Serial data can control 4 group functions separately. Data is always input from. LSB and final 2 bits data selects the group. - Group 1 —— Reference divider frequency division ratio - Group 2 —— Programmable counter frequency division ratio The serial data input circuit is composed of 3 lines of DATA, CK and STB. Data is taken in order into the internal shift register at the leading edge of CK. By setting STB at "H" level after all data are input, data are transferred to the latch selected by the group code and this LSI is controlled. Each of 3 serial data input terminals has a built-in Schmitt trigger circuit that prevent data error by For details of data construction of each group, refer to the explanations of respective blocks. Serial data transfer timing (\*) Set a time from the last CK rising to STB rising at $0.1\mu s$ or above. TC9223P/F #### 2. Reference divider This block generates PLL reference frequency and is composed of an amplifier for a crystal oscillator and 14bit programmable divider. - The programmable divider is composed of binary 14 bits and is capable frequency division from 5 to 16,383 divisions by serial data given externally. Therefore, a crystal needed to generate reference frequency is freely selectable and common use of the crystal for other purpose is also possible. - Serial data to control reference divider block is of 16 bits as following construction. (\*) $D_0 \sim D_{13}$ is binary code N of frequency division ratio intended. $5 \le N \le 16,383$ #### 3. Programmable counter Programmable counter circuit adopts swallow system to generate high frequency and is composed of 7 bits swallow counter, 11 bits programmable counter and prescaler control logic to switch frequency division ratio of 2 modulus prescaler connected externally. • Total frequency division ratio is defined as below. Frequency division ratio = $$(P + 1) \cdot A + P \cdot (N - A)$$ = $P \cdot N + A$ (Note) $N > A$ - Frequency division ratio of the external perscaler should be "P+1" when PSC is "L" level and "P" when PSC is "H" level. - Serial data Serial data which defines frequency division ratio of programmable counter is composed of 20bits but changes according to "P" of external prescaler. (1) When used with an external prescaler of P = 128 - (\*) $D_0 \sim D_{17}$ is binary code D of frequency division ratio intended. Generally $16,384 \le D \le 262,143$ - (2) When used with an external prescaler of P = 64 - (\*) $D_0 \sim D_{16}$ is binary code D of frequency division ratio intended. The 7th bit should be fixed at "L". Generally $4,096 \le D \le 131,071$ - (3) When used as a normal programmable counter (\*) $D_0 \sim D_{10}$ is binary code D of frequency division ratio intended. $5 \le D \le 2,047$ TOSHIBA - 4. Inversion of S/R input to PSC control/phase comparator - PSC control "PSC" (prescaler) output is capable of switching operation according to rising or falling timing of "PIN" input signal. • Inversion of S/R inputs to phase comparator S/R switching bit is a control latch for mutual replacement of reference divider output and programmable divider output when they are led to the phase comparator. • Serial data - 5. General purpose output port/lock detector - General purpose output port "PO" output port is available for many functions, e.g., transmitter/receiver switching signal, band switching signal, sensitivity switching and frequency band switching according to serial data. Lock detector The lock detector output pulse signal for a phase difference time detected by the phase detector circuit. In addition, this lock detector output can be fixed in the unlocked state by force by serial data given externally. By fixing the lock detector in the unlocked state immediately before channel changing to stop transmission output and releasing the detector from the unlocked state at a definite time after the channel change, troubles at channel changing, e.g., by overshoot can be prevented. Serial data #### **MAXIMUM RATINGS** (Ta = 25°C) | CHARACTERISTIC | SYMBOL | RATING | UNIT | |-----------------------|------------------|--------------------------|------| | Supply Voltage | $V_{DD}$ | -0.3~7.0 | V | | Input Voltage | VIN | $-0.3 \sim V_{DD} + 0.3$ | ٧ | | Power Dissipation | PD | 300 | mW | | Operating Temperature | T <sub>opr</sub> | <b>- 40∼85</b> | ٥° | | Storage Temperature | T <sub>stq</sub> | <b>-65∼150</b> | °C | **ELECTRICAL CHARACTERISTICS** (Unless otherwise specified, Ta = 25°C, $V_{DD} = 5V$ ) | CHARACTERISTIC | | TEST<br>CIR-<br>CUIT | TEST CONDITION | | MIN. | TYP. | MAX. | UNIT | | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--| | Operating Supply<br>Voltage | | _ | $f_{XT} = 30MHz, 0.5V_{p-p}$<br>$f_{P IN} = 30MHz, 1.0V_{p-p}$ | (*) | 4.5 | 5.0 | 5.5 | V | | | Operating Supply<br>Current | | _ | $f_{XT} = 30MHz, 0.5V_{p-p}$<br>$f_{P IN} = 30MHz, 1.0V_{p-p}$ | (*) | | 15.0 | 20.0 | mA | | | Operating Input<br>Frequency | | _ | $V_{DD} = 4.5 \sim 5.5 \text{V}, \ V_{IN} = 0.5 \text{V}_{p}$ | <sub>-p</sub> (Note 1) | 1.0 | | 30.0 | MHz | | | | | _ | $V_{DD} = 3.0V, V_{IN} = 0.5V_{p-p}$ | (Note 1) | 1.0 | _ | 10.0 | | | | | | _ | $V_{DD} = 4.5 \sim 5.5 \text{V}, \ V_{IN} = 1.0 \text{V}_{p}$ | <sub>-p</sub> (Note 2) | 0.1 | | 30.0 | | | | | | _ | $V_{DD} = 3.0V, V_{IN} = 1.0V_{p-p}$ | (Note 2) | 0.1 | _ | 10.0 | | | | X'tal Oscillation<br>Frequency | | _ | $V_{DD} = 4.5 \sim 5.5 V$ | (Note 3) | 1.0 | _ | 30.0 | MHz | | | Operating Input | | _ | $V_{DD} = 4.5 \sim 5.5 V$ | | 0.5 | _ | $V_{DD}$ | V | | | Voltage | | _ | $V_{DD} = 4.5 \sim 5.5 V$ | | 1.0 | _ | $V_{DD}$ | V <sub>p-p</sub> | | | Input "H" Level Voltage "L" Level | | | CV DATA STD | | 3.8 | | 5.0 | V | | | | | _ | CK, DATA, 31B | 0.0 | | 1.2 | | | | | | ۱н | _ | CK DATA CTD | V <sub>IH</sub> = 5V | | _ | 1.0 | | | | "L" Level | կլ | _ | CK, DATA, STB | V <sub>IL</sub> = 0V | - 1.0 | _ | _ | $\mu$ A | | | Breakdown Voltage | | _ | l <sub>OH</sub> ≦ 0.1 <i>μ</i> A | | _ | _ | 12.0 | V | | | Tri-State Off-Leak<br>Current | | _ | $D_O$ $V_{OH} = 5V$ , $V_{OL} = 5V$ | | - 0.1 | _ | 0.1 | $\mu$ A | | | "H" Level | I <sub>OH1</sub> | _ | D <sub>O</sub> , L V <sub>OH</sub> = 4V | | | - 1.0 | - 0.5 | | | | "L" Level | lOL1 | _ | $D_O$ , H, L $V_{OL} = 1V$ | | 0.5 | 1.0 | | - | | | "H" Level | I <sub>OH2</sub> | _ | L <sub>D</sub> , PSC, P <sub>O</sub> V <sub>OH</sub> = 4V | | | - 1.5 | - 1.0 | mA | | | "L" Level | l <sub>OL2</sub> | _ | $L_D$ , PSC, $P_O$ $V_{OL} = 1V$ | | 1.0 | 1.5 | _ | | | | Input Frequency | | _ | CK | | | | 200 | kHz | | | | g Supply g Supply g Input g Input g Input "H" Level "L" Level "L" Level wn Voltage Off-Leak "H" Level "L" Level "H" Level "L" Level | g Supply g Supply JDD g Supply fXT1 fXT2 fP IN1 fP IN2 illation cy g Input VXT VP IN "H" Level VIH "L" Level VIL "H" Level III "L" Level III "H" Level III "L" Level III "L" Level III "H" Level III "L" Level III "H" IIII IIIII "H" Level IIIII "H" Level IIIII "H" Level IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | CTERISTIC SYMBOL CIRCUIT g Supply VDD — g Supply IDD — fXT1 — fXT2 — fP IN1 — fP IN2 — illation fOSC — g Input VXT — VP IN — "H" Level VIH — "L" Level VIL — "H" Level IIH — "L" Level IIL — "N Voltage VOH — Off-Leak IOZ — "H" Level IOH1 — "L" Level IOH1 — "L" Level IOH2 — "L" Level IOL2 — | CTERISTIC SYMBOL CIRCUIT TEST CONDITION g Supply $V_{DD}$ — f <sub>XT</sub> = 30MHz, 0.5V <sub>p-p</sub> f <sub>p IN</sub> = 30MHz, 1.0V <sub>p-p</sub> g Supply $I_{DD}$ — f <sub>XT</sub> = 30MHz, 0.5V <sub>p-p</sub> f <sub>p IN</sub> = 30MHz, 1.0V <sub>p-p</sub> g Input f <sub>XT1</sub> — V <sub>DD</sub> = 4.5~5.5V, V <sub>IN</sub> = 0.5V <sub>p</sub> f <sub>p IN</sub> = 0.5V <sub>p-p</sub> g Input f <sub>XT2</sub> — V <sub>DD</sub> = 3.0V, V <sub>IN</sub> = 0.5V <sub>p-p</sub> fp IN1 — V <sub>DD</sub> = 3.0V, V <sub>IN</sub> = 1.0V <sub>p-p</sub> illation f <sub>OSC</sub> — V <sub>DD</sub> = 3.0V, V <sub>IN</sub> = 1.0V <sub>p-p</sub> illation f <sub>OSC</sub> — V <sub>DD</sub> = 4.5~5.5V g Input V <sub>XT</sub> — V <sub>DD</sub> = 4.5~5.5V y <sub>I</sub> — V <sub>DD</sub> = 4.5~5.5V "H" Level V <sub>IL</sub> — "H" Level V <sub>IL</sub> — "H" Level I <sub>IL</sub> — "MN Voltage V <sub>OH</sub> — I <sub>OH</sub> ≤ 0.1μA Off-Leak I <sub>OZ</sub> — D <sub>O</sub> V <sub>OH</sub> = 5V "H" Level I <sub>OH</sub> 1 — D <sub>O</sub> V <sub>OH</sub> = 4V "H" Level I <sub>OH</sub> 2 — L <sub>D</sub> , PSC, P <sub>O</sub> V <sub>OH</sub> = 1V | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | <sup>(\*)</sup> $Ta = -40 \sim 85^{\circ}C$ (Note 1) X<sub>T</sub> is SIN wave input. (Note 2) P<sub>IN</sub> is SQ wave input. Rising and falling slopes of input waveform are specified as follows. (Note 3) Use a crystal oscillator that has a low CI value and a good starting characteristic. #### OUTLINE DRAWING DIP16-P-300-2.54A Unit: mm Weight: 1.00g (Typ.) # Weight: 0.16g (Typ.)