## Micropower Sampling 10-Bit A/D Converter - Low Cost - 10-Bit Serial Sampling ADC - Guaranteed ±1.0 LSB Max INL - 8-Pin NSOIC Plastic Package - Low Power @ 230μA including Automatic Shutdown: 1nA (typ) - Full differential input stage - Single Supply 3.0V to 5.5V operation - Digital Serial Interface - Sample Rate: 26.1µS #### DESCRIPTION The **SP8527** is a very low power 10-Bit A/D converter. The **SP8527** typically draws $230\mu$ A of supply current when sampling at 38.3 kHz. Supply current drops linearly as the sample rate is reduced. The ADC automatically powers down when not performing conversions, drawing only leakage current. The **SP8527** is available in 8-Pin NSOIC packages, specified over Commercial and Industrial temperature ranges. The **SP8527** is best suited for Battery-Operated Systems, Portable Data Acquisition Instrumentation, Battery Monitoring, and Remote Sensing applications. The serial port allows efficient data transfer to a wide range of microprocessors and microcontrollers over 3 wires. SP8527 Block Diagram #### **ABSOLUTE MAXIMUM RATINGS** These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | (TA=+25°C unless otherwise noted) | | |-----------------------------------|------------------| | VCC to GND | | | Vin to GND | 0.3 to VCC +0.3V | | Digital input to GND | 0.3 to VCC +0.3V | | Digital output to GND | 0.3 to VCC +0.3V | | Operating Temperature Range | | | Commercial (J, K Version) | 0°C to 70°C | | Industrial (A, B Version) | 40°C to +85°C | | Lead Temperature (Solder 10Sec) | +300°C | | Storage Temperature | 65°C to +150°C | | Power Dissipation to 70°C | 500mW | ESD (ElectroStatic Discharge) sensitive device. Permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. Personnel should be properly grounded prior to handling this device. The protective foam should be discharged to the destination socket before devices are removed. #### **SPECIFICATIONS** Unless otherwise noted the following specifications apply for VCC=5V or 3.3V with limits applicable for Tmin to Tmax. Typical applies for Ta=25°C. | | V | CC=5. | 0V | V | CC=3. | 3V | | | |-----------------------------------------------------------------------------------------------------------------|-----------|-------------------------------|-----------------------------|-------------------|-------------------------------|-----------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | PARAMETERS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | DC ACCURACY Resolution Integral Linearity K,B | | 10<br><u>+</u> 0.5 | <u>+</u> 1.0 | | 10<br><u>+</u> 0.5 | <u>+</u> 1.0 | Bits<br>LSB | | | Differential Linearity Error<br>K,B | | <u>+</u> 0.6 | <u>+</u> 2.0 | | <u>+</u> 0.6 | <u>+</u> 2.0 | LSB | | | Gain Error<br>K,B | | <u>+</u> 0.2 | <u>+</u> 2.0 | | <u>+</u> 0.2 | <u>+</u> 2.0 | LSB | | | Offset Error<br>K,B | | <u>+</u> 0.3 | <u>+</u> 2.0 | | <u>+</u> 0.3 | <u>+</u> 3.0 | LSB | | | ANALOG INPUT Input Signal FS Range Input Impedance On Channel Off Channel Input Bias Current Analog Input Range | 05 | 20<br>100<br>3<br>100<br>.001 | V <sub>ref</sub> 1 7 cc+.09 | 0 505 | 20<br>100<br>3<br>100<br>.001 | V <sub>ref</sub> 1 7 CC+.05 | pF<br>MΩ<br>pF<br>MΩ<br>μΑ<br>Volts | In Parallel with 100M $\Omega$ In Parallel with 100M $\Omega$ | | CONVERSION SPEED Sample Time Conversion Time Complete Cycle Clock Period Clock High Time Clock Low Time | 2.0<br>.9 | 1.5 | 38.3 | 3.0<br>1.4<br>1.4 | 1.5 | 25.5 | clock<br>cycles<br>clock<br>cycles<br>kHz<br>μS<br>μS | See Timing Diagrams | ## **SPECIFICATIONS (cont.)** Unless otherwise noted the following specifications apply for VCC=5V or 3.3V with limits applicable for Tmin to Tmax. Typical applies for Ta=25°C. | | VCC=5.0V VCC=3.3V | | | | | | | | |-------------------------------------------|-------------------|-----------|--------------|------|-----------|--------------|----------------|--------------------------------------------------------------------------------------------| | PARAMETERS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | DIGITAL INPUTS | | | | | | | | | | Input Low Voltage, VIL | | | 0.8 | | | 0.8 | Volts | V <sub>DD</sub> =5V ±5% | | Input High Voltage, VIH Input Current IIN | 2.0 | | <u>+</u> 2.0 | 2.0 | | <u>+</u> 2.0 | Volts<br>μΑ | V <sub>DD</sub> =5V ±5% | | Input Capacitance | | 3.0 | | | 3.0 | | pF | | | DICITAL CUITDUTC | | | | | | | | | | DIGITAL OUTPUTS Data Format | | | | | | | | | | Data Coding | | | | | | | | See Timing Diagram | | VOH<br>VOL | 4.0 | | 0.4 | 2.0 | | 0.4 | Volts<br>Volts | V <sub>DD</sub> =5V <u>+</u> 5%, IOH=-0.4mA<br>V <sub>DD</sub> =5V <u>+</u> 5%, IOL=+1.6mA | | VOL | | | 0.4 | | | 0.4 | VOIIS | V <sub>DD</sub> =5V ±5%, IOL=+1.6IIIA | | AC ACCURACY | | | | | | | | | | Spurious free Dynamic<br>Range (SFDR) | | 70 | | | 68 | | dB | For all FFT's<br>(Full Differential Mode) | | Range (SFDR) | | | | | | | | | | | | | | | | | | If $V_{CC} = 5V$<br>fsample = 38.3kHz | | | | | | | | | | fin = 15kHz | | Total Harmonic Distortion (THD) | | -70 | | | -70 | | dB | | | Signal to Noise & | | 60 | | | 60 | | dB | If $V_{CC} = 3.3V$ | | Distortion (SINAD) | | | | | | | | If $V_{CC} = 3.3V$<br>fsample = 25.5kHz | | Signal to Noise (SNR) | | 61 | | | 61 | | dB | fin = 12kHz | | Giginal to 1 tolog (Gillity | | | | | • | | 1 | | | SAMPLING DYNAMICS | | | | | • | 4.5 | | | | Acquisition Time to 0.05% | | 2 | 3 | | 3 | 4.5 | μs | | | -3dB Small Signal BW | | 4 | | | 3 | | MHz | | | Aperture Delay Aperture Jitter | | 20<br>150 | | | 30<br>150 | | nS<br>pS | | | Common-Mode Rejection Ratio | 70 | 80 | | 70 | 80 | | dB | f <sub>CM</sub> = 15kHz @ 5 volts<br>2.8kHz @ 3.3 volts | | · | | | | | | | | 2.8kHz @ 3.3 volts | | POWER SUPPLIES | | | | | | | Volts | | | V <sub>CC</sub> | +3.0 | +5.0 | +5.5 | +3.0 | +3.3 | +5.5 | VOILO | | | | | | | | | | | | | Operation Mode | | 230 | 400 | | 80 | 300 | μA | (CS=0) 38.3kHz, 5V conversion | | • | | | | | | | • | rate. 25.5kHz 3.3 volts | | Shutdown Mode | | .001 | 0.5 | | .001 | 0.5 | μА | (CS=1) | | Davier Diagination | | | | | | | • | | | Power Dissipation Operating Mode | | 1.15 | 2 | | 0.26 | 0.99 | mW | | | Shutdown Mode | | .005 | 2.5 | | .003 | 1.7 | μW | | | TEMPERATURE RANGE | | | | | | | | | | Commercial | 0° | to +70 | °C | 0° | to +70 | °C | °C | | | Industrial | -40 | )° to +8 | 35°C | -40 | ° to +8 | 35°C | °C | | | Storage | -65 | s° to + | 150°C | -65 | s° to +′ | 150°C | °C | | ## **SPECIFICATIONS (cont.)** **Recommended Operating Conditions** | | ded Operating Co | VCC=5.0V | | | VCC=3.3V | | | | |---------------------|--------------------------------------------|----------|------|------|----------|------|------|-------------| | SYMBOL | PARAMETERS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | V <sub>cc</sub> | Supply Voltage | +3.0 | +5.0 | +5.5 | +3.0 | +3.3 | +5.5 | Volts | | f <sub>CLK</sub> | Clock Frequency | | | 500 | | | 333 | kHz | | t <sub>CYC</sub> | Total Cycle Time | 26.1 | | | 39.2 | | | μS | | t <sub>suCS</sub> | Setup Time CSv<br>Before CLK^ | 100 | | | 150 | | | nS | | t <sub>WHCLK</sub> | CLK High Time | .9 | | | 1.4 | | | μS | | t <sub>WLCLK</sub> | CLK Low Time | .9 | | | 1.4 | | | μS | | t <sub>whcs</sub> | CS High Time between Data Transfers Cycles | 100 | | | 150 | | | nS | | t <sub>SAMPLE</sub> | S/H Acquisition Time | | 2 | | | 2 | | SCLK Cycles | | t <sub>CONV</sub> | ADC Conversion Time | | 10 | | | 10 | | SCLK Cycles | | t <sub>CLK</sub> | Clock Period | 2.0 | | | 3.0 | | | μS | | t <sub>en</sub> | SCLK to D <sub>OUT</sub> Enable | | 80 | 200 | | 150 | 300 | nS | | t <sub>DIS</sub> | CSN to D <sub>OUT</sub> Hi - Z | | 80 | 200 | | 150 | 200 | nS | | t <sub>R</sub> | D <sub>OUT</sub> Rise Time | | 5 | 25 | | 10 | 50 | nS | | t <sub>F</sub> | D <sub>OUT</sub> Fall Time | | 5 | 25 | | 10 | 50 | nS | | t <sub>HDO</sub> | D <sub>OUT</sub> Valid After SCLK | _ | 80 | 200 | | 150 | 300 | nS | #### **PIN DESCRIPTION** ## **PIN ASSIGNMENTS** Pin 1- $V_{REF}$ - Reference Voltage Pin 2- +IN - Positive Input Pin 3- -IN - Negative Input Pin 4- GND - Ground Pin 5- CS/SHDN - Chip Select Bar/Shutdown Pin 6 - D<sub>OUT</sub> - Data Out Pin 7- SCLK - Serial Clock Pin 8- $V_{CC}$ - Supply #### **DESCRIPTION** The **SP8527** is a 10 bit full differential sampling ADC with a serial data interface. The ADC samples and converts 10 bits of data in 26.1 $\mu$ S with a 5V supply voltage applied. The **SP8527** will also operate at a 3.3V supply at 39.2 $\mu$ S throughput. The device automatically shuts down to a $\pm$ 0.5 $\mu$ A (MAX) level as soon as the chip is deselected ( $\overline{CS}$ =1). Serial data output is available in an MSB first format. #### **FEATURES** The input sampling scheme is full differential, where the maximum full scale range is V<sub>REF</sub>. The signal is applied between +IN and -IN. The signals applied at each input may both be dynamic. This is in contrast with pseudo differential devices which must have input low held at a constant level during conversion. The converter will provide significant common mode rejection because of the full differential sampling. Each input independently must remain between ground and Vcc to avoid clamping the inputs. For proper conversion the differential input (+IN - -IN) must be less than or equal to Vref. The device uses a capacitive DAC architecture which provides the sampling behavior. This results in full Nyquist performance at the fastest throughput rate (38.3kHz) the device is capable of. The power supply voltage is variable from 3.0V to 5.5V which provides supply flexibility. At the 5.0V supply level, conversion plus sampling time is 26.1 $\mu$ S and supply current is 230 $\mu$ A (1.15 mW). With a 3.3V supply the conversion plus sampling time is 39.2 $\mu$ S and current is reduced to 80 $\mu$ A (0.26 mW). The device features automatic shutdown and will shutdown to a $\pm 0.5~\mu A$ power level as $\overline{CS}$ is brought high (de-selected). Power is proportional to conversion duty cycle and varies from 230 $\mu A$ at 26.1 $\mu S$ (Duty cycle = 100%) to 5.75 $\mu A$ at 1.04 ms (Duty cycle = 2.5%). #### **Examples:** | <b>Conversion rate</b> | <u>I<sub>cc</sub> @ 5V</u> | <b>Duty Cycle</b> | |------------------------|----------------------------|-------------------| | $26.1 \mu\text{S}$ | 230 μΑ | 100% | | 52.2 μS | 115 µA | 50% | | 104 μS | 57.5 μΑ | 25% | | 1.04 mS | $5.75 \mu A$ | 2.5% | The device is configured such that it delivers serial data MSB first requiring 13 clock periods for a full conversion. Please refer to the timing diagram. ## **Circuit Operation** The SP8527 is a SAR converter with full differential sampled front end, capacitive DAC, precision comparator, Successive Approximations Register, control logic and data output register. After the input is sampled and held the conversion process begins. The DAC MSB is set and its output is compared with the signal input, if the DAC output is less than the input, the comparator outputs a one which is latched into the SAR and simultaneously made available at the ADC serial output pin. Each bit is tested in a similar manner until the SAR contains a code which represents the signal input to within $\pm 1/2$ LSB. During this process the SAR content has been shifted out of the ADC serially. The data appears at the DOUT pin MSB through LSB in 13 clock periods. Note that the Chip Select Bar pin must be toggled high between conversions. The DOUT pin will be in a high impedance state whenever Chip Select Bar is high. After Chip Select Bar has been toggled and brought low again, the converter begins a new conversion. #### ADC TRANSFER FUNCTION | INPUT VOLTAGE<br>(+ININ) | INPUT VOLTAGE<br>AT V <sub>REF</sub> = 5V | OUTPUT<br>CODE | |--------------------------|-------------------------------------------|----------------| | 0 LSB | 0V | 0000000000 | | 1 LSB | 0.0049V | 0000000001 | | 512 LSB | 2.5000V | 1000000000 | | 1022 LSB | 4.9902V | 1111111110 | | 1023 LSB | 4.9951V | 1111111111 | # Single Ended or Full Differential Operation The SP8527 has a balanced full differential front end. The SP8527 can be used in this manner, or it can be used in single-ended circuits as well. For single-ended systems, simply tie the -IN to the Reference Low of the input signal, which is allowed to range from 0V to $V_{CC}$ . For a full differential sampling configuration, both inputs are sampled and held simultaneously. Because of the balanced differential sampling, dynamic common mode noise riding along the input signal is cancelled above and beyond DC noise. This is a significant improvement over psuedodifferential sampling schemes, where the low side of the input must remain constant during the conversion, and therefore only DC noise (i.e. signal offset) is cancelled. If AC common mode noise is left to be converted along with the differental component, the output signal will be degraded. Full differential sampling allows flexibility in converting the input signal. If the signal low-side is already tied to a ground elsewhere in the system, it can be hardwired to the low side input (i.e., -IN) which acts as a signal ground sense, breaking a potential ground loop. It is also possible to drive the inputs balanced differential, as long as both inputs are within the power rails. In this configuration, both the high and low signals have the same impedance looking back to ground, and therefore pick up the same noise along the physical path from signal source (i.e., sensor, transducer, battery) to the converter. This noise becomes common mode, and is cancelled out by the differential sampling of the **SP8527**. #### **Layout Considerations** To preserve the high resolution and linearity of the **SP8527** attention must be given to circuit board layout, ground impedance and bypassing. A circuit board layout which includes separate analog and digital ground planes will prevent the coupling of noise into sensitive converter circuits and will help to preserve the dynamic performance of the device. In single ended mode, the analog input signal should be referenced to the ground pin of the converter. This prevents any voltage drops that occur in the power supply's common return from appearing in series with the input signal. In full differential mode, the high and low side board traces should run close to each other, with the same layout. This will insure that any noise coupling will be common mode, and cancelled by the converters (patent pending) full differential architecture. If separate analog and digital ground planes are not possible, care should be used to prevent coupling between analog and digital signals. If analog and digital lines must cross, they should do so at right angles. Parallel analog and digital lines should be separated by a circuit board trace which is connected to common. The reference pin on the **SP8527** should be kept as clean as possible. A noise signal of 4.88mV (for VREF = 5.0V) will produce 1 lsb of error in the output code. For convenience, the VREF pin can be tied to the VCC pin, but now the same care should be taken with the VCC pin as with the VREF pin. Whether or not VCC is tied to VREF, the VCC pin should always be bypassed to the GROUND pin with a parallel combination of a 6.8µF tantalum and a 0.1µF ceramic capacitor. To maintain maximum system accuracy, the supply connected to the VCC pin should be well isolated from digital supplies and wide load variations. A separate conductor from the supply regulator to the A/D converter will limit the effects of digital switching elsewhere in the system. Power supply noise can degrade the converters performance. Especially corrupting are noise and spikes from a switching power supply. To avoid introducing distortion when driving the A/D converter input, the input signal source should be able to charge the **SP8527's** equivalent 20 pF of input capacitance from zero volts to the signal level in 1.5 clock periods. FIGURE 1. MSB FIRST TIMING FIGURE 2. DETAILED TIMING SP8527 Timing Diagram For all plots, $V_{CC} = 5V$ , Conversion Rate = 38.3kHz. | ORDERING INFORMATION | | | | | | | |----------------------|-----------------|-------------------|---------------------------|--|--|--| | Model | Linearity (LSB) | Temperature Range | Package | | | | | SP8527BN | ±1.0 | 40°C to +85°C | 8-pin, 0.3" Plastic DIP | | | | | | | 0°C to +70°C | | | | | | | | 40°C to +85°C | | | | | | SP8527KS | +1.0 | 0°C to +70°C | 8-pin. 0.15" Plastic SOIC | | | | Please consult the factory for pricing and availability on a Tape-On-Reel option. SIGNAL PROCESSING EXCELLENCE #### **Sipex Corporation** Headquarters and Sales Office 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com #### Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described hereing; neither does it convey any license under its patent rights nor the rights of others.