2457.4 Data Sheet August 1999 File Number # 4.3A, 1000V, 3.500 Ohm, High Voltage, N-Channel Power MOSFETs The RFP4N100 and RFP4N100SM are N-Channel enhancement mode silicon gate power field effect transistors. They are designed for use in applications such as switching regulators, switching converters, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. This type can be operated directly from an integrated circuit. Formerly developmental type TA09850. ### **Ordering Information** | PART NUMBER | PACKAGE | BRAND | |-------------|----------|----------| | RFP4N100 | TO-220AB | RFP4N100 | | RF1S4N100SM | TO-263AB | F1S4N100 | NOTE: When ordering, use the entire part number. #### **Features** - 4.3A, 1000V - $r_{DS(ON)} = 3.500\Omega$ - UIS Rating Curve (Single Pulse) - -55°C to 150°C Operating Temperature - · Related Literature - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards" ### Symbol ### **Packaging** **JEDEC TO-220AB** #### JEDEC TO-263AB ### RFP4N100, RF1S4N100SM ### **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | RFP4N100,<br>RF1S4N100SM | UNITS | |------------------------------------------------------------------------------|--------------------------------------------|----------| | Drain to Source Breakdown Voltage (Note 1) | 1000 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1) | 1000 | V | | Continuous Drain Current | 4.3 | Α | | Pulsed Drain Current (Note 3) | 17 | Α | | Gate to Source Voltage | ±20 | V | | Single Pulse Avalanche Rating | (See UIS SOA Curve)<br>(Figures 4, 14, 15) | mJ | | Maximum Power Dissipation | 150<br>1.2 | W/oC | | Operating and Storage Temperature | -55 to 150 | oC | | Maximum Temperature for Soldering Leads at 0.063in (1.6mm) from case for 10s | 300<br>260 | °C<br>°C | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. $T_J = 25^{\circ}C$ to $125^{\circ}C$ . ### $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{C} = 25^{o}\text{C, Unless Otherwise Specified}$ | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------|------|-----|-------|-------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = 250\mu A, V_{GS} = 0V \text{ (Figure 10)}$ | 1000 | - | = | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250\mu A$ | 2 | - | 4 | V | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 1000V, V <sub>GS</sub> = 0V | - | - | 25 | μΑ | | | | $V_{DS} = 800V, V_{GS} = 0V, T_{C} = 150^{\circ}C$ | - | - | 100 | μΑ | | Gate to Source Leakage Current | I <sub>GSS</sub> | V <sub>GS</sub> = ±20V | - | - | ±100 | nA | | Drain to Source On Resistance (Note 2) | r <sub>DS(ON)</sub> | I <sub>D</sub> = 2.5A, V <sub>GS</sub> = 10V (Figures 8, 9) | - | - | 3.500 | Ω | | Turn-On Delay Time | t <sub>d(ON)</sub> | $V_{DD} = 500V$ , $I_{D} \approx 3.9A$ , $R_{GS} = 9.1\Omega$ , $R_{L} = 120\Omega$ ) | - | - | 30 | ns | | Rise Time | t <sub>r</sub> | | - | - | 50 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | - | - | 170 | ns | | Fall Time | t <sub>f</sub> | | - | - | 50 | ns | | Total Gate Charge<br>(Gate to Source + Gate to Drain) | Q <sub>g(TOT)</sub> | $V_{GS} = 20V$ , $I_{D} = 3.9A$ , $V_{DS} = 800V$ (Figure 13) | - | - | 120 | nC | | Thermal Resistance Junction to Case | $R_{\theta JC}$ | | - | - | 0.83 | oC/W | | Thermal Resistance Junction to Ambient | $R_{\theta JA}$ | | - | - | 62 | °C/W | ### **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|-----------------|---------------------------------------------|-----|-----|------|-------| | Source to Drain Diode Voltage | $V_{SD}$ | I <sub>SD</sub> = 4.3A | - | - | 1.8 | V | | Reverse Recovery Time | t <sub>rr</sub> | $I_{SD} = 3.9A$ , $dI_{SD}/dt = 100A/\mu s$ | - | - | 1000 | ns | #### NOTES: - 2. Pulse test: pulse width $\leq 80 \mu s,$ duty cycle $\leq 2\%.$ - 3. Repetitive rating: pulse width limited by maximum junction temperature. ### Typical Performance Curves T<sub>C</sub> = 25°C, Unless Otherwise Specified FIGURE 1. NORMALIZED POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 3. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. OUTPUT CHARACTERISTICS FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE FIGURE 4. UNCLAMPED INDUCTIVE SWITCHING SOA FIGURE 6. SATURATION CHARACTERISTICS ### Typical Performance Curves T<sub>C</sub> = 25°C, Unless Otherwise Specified (Continued) FIGURE 7. TRANSFER CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE FIGURE 11. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 8. DRAIN TO SOURCE ON RESISTANCE vs DRAIN CURRENT FIGURE 10. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE FIGURE 12. DRAIN CURRENT vs SOURCE TO DRAIN DIODE VOLTAGE ## **Typical Performance Curves** $T_C = 25^{\circ}C$ , Unless Otherwise Specified (Continued) FIGURE 13. GATE TO SOURCE VOLTAGE vs GATE CHARGE ### Test Circuits and Waveforms FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 15. UNCLAMPED ENERGY WAVEFORMS FIGURE 16. SWITCHING TIME TEST CIRCUIT FIGURE 17. RESISTIVE SWITCHING WAVEFORMS #### Test Circuits and Waveforms (Continued) FIGURE 19. GATE CHARGE WAVEFORMS All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com ### Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 ASIA Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029