# 512K x 16 Static RAM ### **Features** - High Speed - 55 ns and 70 ns availability - · Low voltage range: - CY62157CV18: 1.65V-1.95V - Ultra-low active power - Typical Active Current: 0.5 mA @ f = 1 MHz - Typical Active Current: 4 mA @ f = f<sub>max</sub> (70 ns speed) - · Low standby power - Easy memory expansion with $\overline{CE}_1$ , $\overline{CE}_2$ and $\overline{OE}$ features - · Automatic power-down when deselected - CMOS for optimum speed/power ### **Functional Description** The CY62157CV18 is a high-performance CMOS static RAM organized as 512K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW or both BHE and BLE are HIGH). The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when: deselected (CE $_1$ HIGH or CE $_2$ LOW), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH), or during a write operation (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH and WE LOW). Writing to the device is accomplished by taking Chip Enables $(\overline{CE}_1 \text{ LOW} \text{ and } CE_2 \text{ HIGH}) \text{ and Write Enable } (\overline{WE}) \text{ inputs}$ LOW. If Byte Low Enable ( $\overline{\rm BLE})$ is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). Reading from the device is accomplished by taking Chip Enable (CE<sub>1</sub> LOW and CE<sub>2</sub> HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the truth table at the back of this datasheet for a complete description of read and write modes. The CY62157CV18 is available in a 48-ball FBGA package. MoBL, MoBL2, and More Battery Life are trademarks of Cypress Semiconductor Corporation. ## Pin Configuration<sup>[1, 2]</sup> ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage to Ground Potential.....-0.2V to +2.4V | DC Voltage Applied to Outputs in High Z State <sup>13</sup> | ·····]_0.2V to V <sub>CC</sub> + 0.2V | |-------------------------------------------------------------|---------------------------------------| | DC Input Voltage <sup>[3]</sup> | $-0.2V$ to $V_{CC}$ + $0.2V$ | | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current | >200 mA | ### **Operating Range** | Device | Range | Ambient Temperature | V <sub>CC</sub> | |-------------|------------|---------------------|-----------------| | CY62157CV18 | Industrial | -40°C to +85°C | 1.65V to 1.95V | ### **Product Portfolio** | | | | | | | Powe | er Dissipat | ion (Indus | strial) | | |-------------|-------|-----------------------|-------|-------|---------|---------|-----------------------|------------|---------------------|-----------------------| | | | | | | | Operati | ng (I <sub>CC</sub> ) | | | | | | | V <sub>CC</sub> Range | | | f = 1 | MHz | f = 1 | max | Standb | y (I <sub>SB2</sub> ) | | Product | Min. | Typ. <sup>[4]</sup> | Max. | Speed | Тур.[4] | Max. | Typ. <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup> | Max. | | CY62157CV18 | 1.65V | 1.8V | 1.95V | 55 ns | 0.5 mA | 3 mA | 5 mA | 15 mA | 1.5 μΑ | 20 μΑ | | | | | | 70 ns | 0.5 mA | 3 mA | 4 mA | 12 mA | | | - NC pins are not connected to the die. E3 (DNU) can be left as NC or V<sub>SS</sub> to ensure proper application. V<sub>IL(min.)</sub> = -2.0V for pulse durations less than 20 ns. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C. ## **Electrical Characteristics** Over the Operating Range | | | | | CYE | 2157CV | 18-55 | CY6 | 2157CV | 18-70 | | |------------------|----------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|------|---------------------|--------------------------|------|----------------------------|--------------------------|------| | Parameter | Description | Test Con | ditions | Min. | Typ. <sup>[4]</sup> | Max. | Min. | <b>Typ.</b> <sup>[4]</sup> | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | V <sub>CC</sub> = 1.65V | 1.4 | | | 1.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | V <sub>CC</sub> = 1.65V | | | 0.2 | | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 1.4 | | V <sub>CC</sub><br>+0.2V | 1.4 | | V <sub>CC</sub><br>+0.2V | V | | V <sub>IL</sub> | Input LOW Voltage | | | -0.2 | | 0.4 | -0.2 | | 0.4 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | -1 | | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \leq V_O \leq V_{CC}, C$ | Output Disabled | -1 | | +1 | -1 | | +1 | μΑ | | | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = 1.95V$ | | 5 | 15 | | 4 | 12 | mA | | Icc | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | | 0.5 | 3 | | 0.5 | 3 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | $\begin{tabular}{ c c c c c c c c c c c c c c c c c c c$ | | | 1.5 | 20 | | 1.5 | 20 | μА | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | $\overline{CE}_1 \ge V_{CC} - 0.2V$ $V_{IN} \ge V_{CC} - 0.2V$ $f = 0, V_{CC} = 1.95$ | or $V_{IN} \leq 0.2V$ , | | | | | | | | ## Capacitance<sup>[5]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | ## **Thermal Resistance** | Description | Test Conditions | Symbol | BGA | Unit | |---------------------------------------------------------|---------------------------------------------------------------------------|-------------------|-----|------| | Thermal Resistance (Junction to Ambient) <sup>[5]</sup> | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 55 | °C/W | | Thermal Resistance (Junction to Case) <sup>[5]</sup> | | $\Theta_{\sf JC}$ | 16 | °C/W | #### Note: 5. Tested initially and after any design or process changes that may affect these parameters. ## **AC Test Loads and Waveforms** | Parameters | 1.8V | Unit | |-----------------|-------|-------| | R1 | 13500 | Ohms | | R2 | 10800 | Ohms | | R <sub>TH</sub> | 6000 | Ohms | | V <sub>TH</sub> | 0.80 | Volts | ## Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | Typ. <sup>[4]</sup> | Max. | Unit | |---------------------------------|-----------------------------------------|------------|-----------------|---------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 1.0 | | 1.95 | V | | I <sub>CCDR</sub> | Data Retention Current | | | 1 | 10 | μΑ | | t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data<br>Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[6]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | ### Data Retention Waveform[7] - 6. Full Device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 us or stable at V<sub>CC(min.)</sub> ≥ 100 μs. 7. BHE.BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. ## Switching Characteristics Over the Operating Range<sup>[8]</sup> | | | 55 | ns | 70 | ns | | |-----------------------------|---------------------------------------------------------------------------|--------------------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | • | • | | • | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[9]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[9]</sup> | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power-Down | | 55 | | 70 | ns | | t <sub>DBE</sub> | BLE / BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE / BHE LOW to Low Z <sup>[9]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | BLE / BHE HIGH to HIGH Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | WRITE CYCLE <sup>[11]</sup> | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End | 45 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 45 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | WE Pulse Width 45 | | 50 | | ns | | t <sub>BW</sub> | BLE / BHE LOW to Write End | 45 | | 60 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | Up to Write End 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[9]</sup> | 5 | | 10 | | ns | #### Notes: Test conditions assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> for any given device thzoe, thzoe, thzoe, thzee, thzee, and thzee transitions are measured when the outputs enter a high impedance state. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. ## **Switching Waveforms** # Read Cycle No. 1 (Address Transition controlled)<sup>[12, 13]</sup> ## Read Cycle No. 2 (OE controlled)[13, 14] - Device is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE<sub>1</sub>, BHE, BLE transition LOW and CE<sub>2</sub> transition HIGH. ## Switching Waveforms (continued) # Write Cycle No. 1(WE Controlled) [11, 15, 16] ### [11, 15, 16] Write Cycle No. 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) - 15. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . - 16. If CE<sub>1</sub> goes HIGH and CE<sub>2</sub> goes LOW simultaneously with WE = V<sub>IH</sub>, the output remains in a high-impedance state. 17. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) ## Write Cycle No. 3 (WE Controlled, OE LOW)[16] # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) [16] # **Typical DC and AC Characteristics** (Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ.)}$ , $T_A = 25^{\circ}C$ ) ### **Operating Current vs. Supply Voltage** ## Standby Current vs. Supply Voltage ### Access Time vs. Supply Voltage Truth Table | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|-----|-----|----------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | Χ | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Χ | L | Х | Х | Х | Χ | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | Х | Н | Н | High Z | Deselect/Power-Down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O0-I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | Data Out (I/O0–I/O7);<br>High Z (I/O8–I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | High Z (I/O0–I/O7);<br>Data Out (I/O8–I/O15) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O0-I/O15) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O0–I/O7);<br>High Z (I/O8–I/O15) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | High Z (I/O0–I/O7);<br>Data In (I/O8–I/O15) | Write | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|---------------------|-----------------|------------------------|--------------------| | 55 | CY62157CV18LL-55BAI | BA48F | 48-Ball Fine Pitch BGA | Industrial | | 70 | CY62157CV18LL-70BAI | | | | ## **Package Diagram** A ₿ ### 48-Ball (6 mm x 10 mm x 1.2 mm) Fine Pitch BGA BA48F PIN f CORNER 1 2 3 4 5 6 A I B I CC D E G H H TOP VIEW 6.00±0.20 51-85128-\*A | | Document Title:CY62157CV18 MoBL2™ 512K x 16 Static RAM<br>Document Number: 38-05012 | | | | | | | | | | |------|-------------------------------------------------------------------------------------|---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | | | | ** | 106158 | 04/06/01 | MGN | New Data Sheet, replaces CY62157BV18. | | | | | | | | *A | 107242 | 07/31/01 | MGN | Changing from Preliminary to Final. | | | | | | | | *B | 109231 | 08/31/01 | MGN | Add comment on front page about Active Current at different frequencies. | | | | | | | | *C | 110574 | 11/02/01 | MGN | Improved t <sub>DOE</sub> from 35 ns to 25 ns (@55 ns). Added Typical DC & AC Characteristics. Format standardization | | | | | | |