- Dual Output Voltages for Split-Supply Applications - Selectable Power Up Sequencing for DSP Applications - Output Current Range of 500 mA on Regulator 1 and 250 mA on Regulator 2 - Fast Transient Response - Voltage Options are 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and Dual Adjustable Outputs - Open Drain Power-On Reset With 120-ms Delay ## description TPS701xx family devices are designed to provide a complete power management solution for DSP, processor power, ASIC, FPGA, and digital applications where dual output voltage regulators are required. Easy programmability of the sequencing function makes this family ideal for any DSP applications with power sequencing requirement. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit, manual reset inputs, and enable function, provide a complete system solution. - Open Drain Power Good for Regulator 1 - Ultra Low 190 μA (typ) Quiescent Current - 1 μA Input Current During Standby - Low Noise: 65 μV<sub>RMS</sub> Without Bypass Capacitor - Quick Output Capacitor Discharge Feature - Two Manual Reset Inputs - 2% Accuracy Over Load and Temperature - Undervoltage Lockout (UVLO) Feature - 20-Pin PowerPAD™ TSSOP Package - Thermal Shutdown Protection #### PWP PACKAGE (TOP VIEW) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments Incorporated. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### description (continued) The TPS701xx family of voltage regulators offers very low dropout voltage and dual outputs with power up sequence control, which is designed primarily for DSP applications. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10 uF low ESR capacitors. These devices have fixed 3.3-V/2.5-V, 3.3-V/1.8-V, 3.3-V/1.5-V, 3.3-V/1.2-V, and adjustable/adjustable voltage options. The 3.3-V output regulator (regulator 1) can support up to 500 mA, and the other regulator (regulator 2) can support up to 250 mA. Separate voltage inputs allow the designer to configure the source power. Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170 mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of $225~\mu\text{A}$ over the full range of output current). This LDO family also features a sleep mode; applying a high signal to $\overline{\text{EN}}$ (enable) shuts down both regulators, reducing the input current to 1 $\mu\text{A}$ at $T_J = 25^{\circ}\text{C}$ . The device is enabled when the $\overline{\text{EN}}$ pin is connected to a low-level input voltage. The output voltages of the two regulators are sensed at the VSENSE1 and VSENSE2 pins respectively. The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is enabled and the SEQ terminal is pulled high or left open, VOUT2 will turn on first and VOUT1 will remain off until VOUT2 reaches approximately 83% of it's regulated output voltage. At that time VOUT1 will be turned on. If VOUT2 is pulled below 83% (i.e. over load condition) VOUT1 will be turned off. Pulling the SEQ terminal low, reverses the power-up order and VOUT1 will be turned on first. The SEQ pin is connected to an internal pullup current source. For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off(disabled). The PG1 pin reports the voltage conditions at the VOUT1, which can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 1. The TPS701xx features a $\overline{RESET}$ (SVS, POR, or Power On Reset). $\overline{RESET}$ output initiates a reset in DSP systems in the event of an undervoltage condition. $\overline{RESET}$ indicates the status of the $V_{OUT2}$ and both manual reset pins ( $\overline{MR1}$ and $\overline{MR2}$ ). When $V_{OUT2}$ reaches 95% of it's regulated voltage and $\overline{MR1}$ and $\overline{MR2}$ are in the logic high state, $\overline{RESET}$ will go to a high impedance state after 120 ms delay. $\overline{RESET}$ will go to logic low state when $V_{OUT2}$ regulated output voltage is pulled below 95% (i.e. over load condition) of it's regulated voltage. To monitor $V_{OUT1}$ , the PG1 output pin can be connected to $\overline{MR1}$ or $\overline{MR2}$ . The device has an undervoltage lockout UVLO circuit which prevents the internal regulators from turning on until VIN1 reaches 2.5V. #### **AVAILABLE OPTIONS** | TJ | REGULATOR 1<br>V <sub>O</sub> (V) | REGULATOR 2<br>V <sub>O</sub> (V) | TSSOP<br>(PWP) | |----------------|-----------------------------------|-----------------------------------|----------------| | | 3.3 V | 1.2 V | TPS70145PWP | | | 3.3 V | 1.5 V | TPS70148PWP | | -40°C to 125°C | 3.3 V | 1.8 V | TPS70151PWP | | -40 C to 125 C | 3.3 V | 2.5 V | TPS70158PWP | | | Adjustable<br>(1.22 V to 5.5 V) | Adjustable<br>(1.22 V to 5.5 V) | TPS70102PWP | NOTE: The TPS70102 is programmable using external resistor dividers (see application information) The PWP package is available taped and reeled. Add an R suffix to the device type (e.g., TPS70102PWPR). SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 # detailed block diagram - fixed voltage version - NOTES: A. For most applications, VSENSE1 and VSENSE2 should be externally connected to VOUT as close as possible to the device. For other implementations, refer to SENSE terminal connection discussion in Application information section. - B. If the SEQ terminal is floating at the input, the VOUT2 will power-up first. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 # detailed block diagram - adjustable voltage version NOTES: A. For most applications, FB1 and FB2 should be externally connected to resistor dividers as close as possible to the device. For other implementations, refer to FB terminals connection discussion in Application information section. B. If the SEQ terminal is floating at the input, the V<sub>OUT2</sub> will power-up first. # **RESET** timing diagram - NOTES: A. V<sub>res</sub> is the minimum input voltage for a valid RESET. The symbol V<sub>res</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology. - B. VIT Trip voltage is typically 5% lower than the output voltage ( $95\%V_O$ ) $V_{IT-}$ to $V_{IT+}$ is the hysteresis voltage. # **PG** timing diagram - NOTES: A. V<sub>res</sub> is the minimum input voltage for a valid PG. The symbol V<sub>res</sub> is not currently listed within EIA or JEDEC standards for semiconductor symbology. - B. VIT –Trip voltage is typically 5% lower than the output voltage (95% $V_{O}$ ) $V_{IT-}$ to $V_{IT-}$ is the hysteresis SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### **Terminal Functions** | TERMIN | TERMINAL | | MINAL I/O | | DESCRIPTION | |--------------------------|-----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | NAME | NO. | 1/0 | DESCRIPTION | | | | EN | 6 | I | Active low enable | | | | GND | 8 | | Ground | | | | MR1 | 4 | I | Manual reset input 1, active low, pulled up internally | | | | MR2 | 5 | I | Manual reset input 2, active low, pulled up internally | | | | NC | 1, 11, 20 | | No connection | | | | PG1 | 16 | 0 | Open drain output, low when VOUT1 voltage is less than 55 of the nominal regulated voltage | | | | RESET | 15 | 0 | Open drain output, SVS (power on reset) signal, active low | | | | SEQ | 7 | I | Power up sequence control: SEQ=High, V <sub>OUT2</sub> powers up first; SEQ=Low, V <sub>OUT1</sub> powers up first, SEQ terminal pulled up internally. | | | | V <sub>IN1</sub> | 2, 3 | I | Input voltage of regulator 1 | | | | V <sub>IN2</sub> | 9, 10 | I | Input voltage of regulator 2 | | | | V <sub>OUT1</sub> | 18, 19 | 0 | Output voltage of regulator 1 | | | | VOUT2 | 12, 13 | 0 | Output voltage of regulator 2 | | | | VSENSE2/FB2 | 14 | ı | Regulator 2 output voltage sense/ regulator 2 feedback for adjustable | | | | V <sub>SENSE1</sub> /FB1 | 17 | Ī | Regulator 1 output voltage sense/ regulator 2 feedback for adjustable | | | # absolute maximum ratings over operating junction temperature (unless otherwise noted)† | Input voltage range <sup>‡</sup> : V <sub>IN1</sub> | | |-----------------------------------------------------------------|-------------------------------| | V <sub>IN2</sub> | –0.3 V to 7 V | | Voltage range at EN | 0.3 V to 7 V | | Output voltage range (V <sub>OUT1</sub> , V <sub>SENSE1</sub> ) | | | Output voltage range (V <sub>OUT2</sub> , V <sub>SENSE2</sub> ) | 5.5 V | | Maximum RESET, PG1 voltage | 7 V | | Maximum MR1, MR2, and SEQ voltage | V <sub>IN1</sub> | | Peak output current | Internally limited | | Continuous total power dissipation | See Dissipation Rating Tables | | Operating virtual junction temperature range, T <sub>J</sub> | –40°C to 125°C | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | ESD rating, HBM | 2 kV | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### **DISSIPATION RATING TABLE** | PACKAGE | AIR FLOW<br>(CFM) | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ | DERATING FACTOR | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | |---------|-------------------|----------------------------------------------------------------|-----------------|-----------------------|-----------------------| | PWP§ | 0 | 3.067 W | 30.67 mW/°C | 1.687 W | 1.227 W | | | 250 | 4.115 W | 41.15 mW/°C | 2.265 W | 1.646 W | <sup>§</sup> This parameter is measured with the recommended copper heat sink pattern on a 4-layer PCB, 1 oz. copper on 4-in × 4-in ground layer. For more information, refer to TI technical brief SLMA002. <sup>‡</sup> All voltages are tied to network ground. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 # recommended operating conditions | | MIN | MAX | UNIT | |--------------------------------------------------------|------|-----|------| | Input voltage, V <sub>I</sub> <sup>†</sup> | 2.7 | 6 | V | | Output current, IO (regulator 1) | 0 | 500 | mA | | Output current, IO (regulator 2) | 0 | 250 | mA | | Output voltage range (for adjustable option) | 1.22 | 5.5 | V | | Operating virtual junction temperature, T <sub>J</sub> | -40 | 125 | °C | To calculate the minimum input voltage for maximum output current, use the following equation: $V_{I(min)} = V_{O(max)} + V_{DO(max load)}$ . # electrical characteristics over recommended operating junction temperature ( $T_J = -40^{\circ}C$ to 125°C) $V_{I} = V_{O(nom)} + 1 \text{ V}$ , $I_O = 1 \text{ mA}$ , $\overline{EN} = 0$ , $C_O = 33 \mu F(unless otherwise noted)$ | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------------|----------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|---------------------|---------| | | | Adjustable | 1.22 V $\leq$ V <sub>O</sub> $\leq$ 5.5 V, 2.7 V $<$ V <sub>IN</sub> $<$ 6 V, FB connected to V <sub>O</sub> | | ٧o | | | | | | voltage | $\begin{array}{ll} 1.22 \ \text{V} \leq \text{V}_{O} \leq 5.5 \ \text{V}, & 2.7 \ \text{V} < \text{V}_{IN} < 6 \ \text{V}, \\ \text{FB connected to V}_{O} & \end{array}$ | 0.98 V <sub>O</sub> | | 1.02 V <sub>O</sub> | | | | | 1.2 V Output | 2.7 V < V <sub>IN</sub> < 6 V, T <sub>J</sub> = 25°C | | 1.2 | | | | | | 1.2 v Output | 2.7 V < V <sub>IN</sub> < 6 V | 1.176 | | 1.224 | | | l | Output voltage | 1.5 V Output | $2.7 \text{ V} < \text{V}_{1N} < 6 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$ | | 1.5 | | | | ۷o | (see Notes 1 and 3) | 1.5 v Output | 2.7 V < V <sub>IN</sub> < 6 V | 1.47 | | 1.53 | V | | | | 1.8 V Output | $2.8 \text{ V} < \text{V}_{\text{IN}} < 6 \text{ V}, \qquad T_{\text{J}} = 25^{\circ}\text{C}$ | | 1.8 | | V | | | | 1.0 V Output | 2.8 V < V <sub>IN</sub> < 6 V | 1.764 | | 1.836 | | | | | 2.5 V Output | $3.5 \text{ V} < \text{V}_{1N} < 6 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$ | | 2.5 | | | | | | 2.5 v Output | 3.5 V < V <sub>IN</sub> < 6 V | 2.45 | | 2.55 | | | | | 3.3 V Output | $4.3 \text{ V} < \text{V}_{\text{IN}} < 6 \text{ V}, \qquad T_{\text{J}} = 25^{\circ}\text{C}$ | | 3.3 | | V | | | | 3.3 v Output | 4.3 V < V <sub>IN</sub> < 6 V | 3.234 | | 3.366 | | | | Quiescent current (GND current) for regulator 1 and | | See Note 3, $T_J = 25^{\circ}C$ | | 190 | | μΑ | | regulate | or 2, $\overline{EN} = 0 \text{ V}$ , (see Note 1) | | See Note 3 | | | 230 | μΑ | | | voltage line regulation (ΔV <sub>O</sub> /V <sub>O</sub> ) for | | $V_O + 1 V < V_I \le 6 V$ , $T_J = 25^{\circ}C$ , (see Note 1 | ) | 0.01% | | V | | regulate | or 1 and regulator 2 (see Note 2) | | $V_O + 1 V < V_I \le 6 V$ , (see Note 1) | | | 0.1% | v | | Load re | gulation for VOUT1 and VOUT2 | | T <sub>J</sub> = 25°C | | 1 | | mV | | Vn | Output noise voltage | Regulator 1 | BW = 300 Hz to 50 kHz, C <sub>O</sub> = 33 μF, T <sub>.1</sub> = 25°C | | 65 | | μVrms | | ٧n | Output hoise voltage | Regulator 2 | $= 300 \text{ Hz to 50 kHz}, CO = 33 \mu\text{F}, IJ = 25^{\circ}\text{C}$ | | 65 | | μνιιιιδ | | Output | current limit | Regulator 1 | V <sub>O</sub> = 0 V <sub>I</sub> | | 1.6 | 1.9 | Α | | Output current limit Regulator | | Regulator 2 | VO = 0 VI | | 0.750 | 1 | 1 ^ | | Thermal shutdown junction temperature | | T <sub>J</sub> = 25°C | | 150 | | °C | | | Domile | | Regulator 1 | $\overline{\text{EN}} = V_{\text{J}}, \qquad \qquad T_{\text{J}} = 25^{\circ}\text{C}$ | T <sub>J</sub> = 25°C | | 1 | μА | | l | 04 | | EN = V <sub>I</sub> | | | 3 | μΑ | | I(stand | by) Standby current | Regulator 2 | $\overline{\text{EN}} = V_{\text{J}}, \qquad \qquad T_{\text{J}} = 25^{\circ}\text{C}$ | | | 1 | | | | | | EN = V <sub>I</sub> | | | 3 | μΑ | | PSRR | Power supply ripple rejection | | $f = 1 \text{ kHz}, C_0 = 33 \mu\text{F}, T_J = 25^{\circ}\text{C}, \text{ (see Note 1)}$ | ) | 60 | | dB | NOTES: 1. Minimum input operating voltage is 2.7 V or $V_{O(typ)}$ + 1 V, whichever is greater. Maximum input voltage = 6 V, minimum output current 1 mA. 2. If $V_0$ < 1.8 V then $V_{imax}$ = 6 V, $V_{imin}$ = 2.7 V: Line Regulation (mV) = $$(\%/V) \times \frac{V_O(V_{imax} - 2.7 \text{ V})}{100} \times 1000$$ If $V_0 > 2.5 \text{ V}$ then $V_{imax} = 6 \text{ V}$ , $V_{imin} = V_0 + 1 \text{ V}$ : Line Regulation (mV) = $$(\%/V) \times \frac{V_O(V_{imax} - (V_O + 1))}{100} \times 1000$$ 3. $I_{\Omega} = 1$ mA to 500 mA for Regulator 1 and 1 mA to 250 mA for Regulator 2. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 # electrical characteristics over recommended operating junction temperature ( $T_J = -40^{\circ}\text{C}$ to 125°C) $V_I = V_{O(nom)} + 1 \text{ V}$ , $I_O = 1 \text{ mA}$ , $\overline{\text{EN}} = 0$ , $C_O = 33 \,\mu\text{F}$ (unless otherwise noted) (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | | Minimum input voltage for valid RESET | $I(RESET) = 300 \mu A,$ $V(RESET) \le 0.8 V$ | | 1.0 | 1.3 | V | | | Trip threshold voltage | V <sub>O</sub> decreasing | 92% | | 98% | ٧o | | | Hysteresis voltage | Measured at V <sub>O</sub> | | 0.5% | | Vo | | RESET | t(RESET) | RESET pulse duration | 80 | 120 | 160 | ms | | | tr(RESET) | Rising edge deglitch | | 30 | | μs | | | Output low voltage | V <sub>I</sub> = 3.5 V, I <sub>O(RESET)</sub> = 1 mA | | 0.15 | 0.4 | V | | | Leakage current | V(RESET) = 6 V | | | 1 | μΑ | | | Minimum input voltage for valid PG | $I_{O(PG)} = 300 \mu\text{A}, \qquad V_{(PG1)} \le 0.8 \text{V}$ | | 1.0 | 1.3 | V | | | Trip threshold voltage | V <sub>O</sub> decreasing | 92% | | 98% | VO | | | Hysteresis voltage | Measured at V <sub>O</sub> | | 0.5% | | Vo | | PG | t <sub>r</sub> (PG1) | Rising edge deglitch | | 30 | | μs | | | Output low voltage | $V_{I} = 2.7 \text{ V}, \qquad I_{O(PG)} = 1 \text{ mA}$ | | 0.15 | 0.4 | V | | | Leakage current | V <sub>(PG1)</sub> = 6 V | | | 1 | μΑ | | | High level EN input voltage | | 2 | | | V | | -N | Low level EN input voltage | | | | 0.7 | V | | EN | Input current (EN) | | -1 | | 1 | μΑ | | | Falling Edge deglitch | Measured at VO | | 140 | | μs | | | High level SEQ input voltage | | 2 | | | V | | SEQ | Low level SEQ input voltage | | | | 0.7 | V | | SEQ | Falling edge deglitch | Measured at VO | | 140 | | μs | | | SEQ pull up current source | | | 6 | | μΑ | | | High level input voltage | | 2 | | | V | | MR1 / MR2 | Low level input voltage | | | | 0.7 | V | | WINT / WINZ | Falling edge deglitch | Measured at VO | | 140 | | μs | | | Pull up current source | | | 6 | | μΑ | | | V <sub>OUT2</sub> UV comparator – positive-going input threshold voltage of V <sub>OUT1</sub> UV comparator | | 80% V <sub>O</sub> | 83% V <sub>O</sub> | 86% V <sub>O</sub> | V | | V | V <sub>OUT2</sub> UV comparator – hysteresis | | | 0.5%V <sub>O</sub> | | mV | | VOUT2 | V <sub>OUT2</sub> UV comparator – falling edge deglitch | VSENSE_2 decreasing below threshold | | 140 | | μs | | | Peak output current | 2 ms pulse width | | 375 | | mA | | | Discharge transistor current | V <sub>OUT2</sub> = 1.5 V | | 7.5 | | mA | | | V <sub>OUT1</sub> UV comparator – positive-going input threshold voltage of V <sub>OUT1</sub> UV comparator | | 80% V <sub>O</sub> | 83% V <sub>O</sub> | 86% V <sub>O</sub> | V | | | V <sub>OUT1</sub> UV comparator – hysteresis | | | 0.5%V <sub>O</sub> | | mV | | VOUT1 | VOUT1 UV comparator – falling edge deglitch | VSENSE_1 decreasing below threshold | | 140 | | μs | | | Dropout voltage (see Note 4) | I <sub>O</sub> = 500 mA, V <sub>IN1</sub> = 3.2 V | | 170 | | mV | | | Diopoul voltage (see Note 4) | $I_O = 500 \text{ mA}, \qquad \qquad V_{IN1} = 3.2 \text{ V}$ | | | 275 | IIIV | | | Peak output current | 2 ms pulse width | | 750 | | mA | | | Discharge transistor current | V <sub>OUT1</sub> = 1.5 V | | 7.5 | | mA | | VOUT1 UVLO | UVLO threshold | | 2.4 | | 2.65 | V | | FB | Input current – TPS70102 | FB = 1.8 V | | 2 | | nA | NOTE 4: Input voltage $(V_{IN1} \text{ or } V_{IN2}) = V_O(Typ) - 100 \text{ mV}. 1.5 \text{ V}, 1.8 \text{ V} \text{ and } 2.5 \text{ V} \text{ regulators}, \text{ the dropout voltage is limited by input voltage range}.$ The 3.3 V regulator input voltage is to 3.2 V to perform this test. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### **Table of Graphs** | | | | FIGURE | |----------------|------------------------------------|---------------------|---------| | \/- | Outrout voltage | vs Output current | 1 – 3 | | Vo | Output voltage | vs Temperature | 4 – 7 | | | Ground current | vs Temperature | 8, 9 | | PSRR | Power supply rejection ratio | vs Frequency | 10 – 13 | | | Output spectral noise density | vs Frequency | 14 – 17 | | Z <sub>o</sub> | Output impedance | vs Frequency | 18 – 21 | | | Duanautualtana | vs Temperature | 22, 23 | | | Dropout voltage | vs Input voltage | 24, 25 | | | Load transient response | | 26, 27 | | | Line transient response | | 28, 29 | | | Output voltage | vs. Time (start-up) | 30, 31 | | Stability | Equivalent series resistance (ESR) | vs Output current | 33 – 36 | #### **TYPICAL CHARACTERISTICS** #### TYPICAL CHARACTERISTICS # **TPS70145 OUTPUT VOLTAGE OUTPUT CURRENT** 1.201 $V_{IN2} = 2.7 V$ T<sub>A</sub> = 25°C 1.200 V<sub>OUT2</sub> V<sub>O</sub> - Output Voltage - V 1.199 1.198 1.197 1.196 1.195 0.15 0.05 0.1 0.2 0.25 0.3 IO - Output Current - A Figure 3 #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS TPS70151 **POWER SUPPLY REJECTION RATIO** vs **FREQUENCY** -10 I<sub>O</sub> = 10 mA PSRR - Power Supply Rejection Ratio - dB $C_0 = 22 \, \mu F$ -20 V<sub>OUT1</sub> -30-40 -50 -60 -70 -80 -90<u>-</u> 100 100 k 1 k 10 k 1 M f - Frequency - Hz Figure 10 TPS70151 #### TYPICAL CHARACTERISTICS **OUTPUT SPECTRAL NOISE DENSITY** #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS #### TYPICAL CHARACTERISTICS Figure 29 #### TYPICAL CHARACTERISTICS Figure 32. Test Circuit for Typical Regions of Stability <sup>†</sup> Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to Co. #### TYPICAL CHARACTERISTICS <sup>†</sup> Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to Co. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### **APPLICATION INFORMATION** #### pin functions #### enable The $\overline{EN}$ terminal is an input which enables or shuts down the device. If $\overline{EN}$ is at a voltage high signal the device will be in shutdown mode. When the $\overline{EN}$ goes to voltage low, then the device will be enabled. #### sequence The SEQ terminal is an input that programs which output voltage ( $V_{OUT1}$ or $V_{OUT2}$ ) will be turned on first. When the device is enabled and the SEQ terminal is pulled high or left open, $V_{OUT2}$ will turn on first and $V_{OUT1}$ will remain off until $V_{OUT2}$ reaches approximately 83% of its regulated output voltage. At that time the $V_{OUT1}$ will be turned on. If $V_{OUT2}$ is pulled below 83% (i.e., over load condition) $V_{OUT1}$ will be turned off. For a detailed timing diagram, refer to Figures 37 – 43. These terminals have a 6- $\mu$ A pullup current to $V_{IN1}$ . Pulling the SEQ terminal low reverses the power-up order and V<sub>OUT1</sub> will be turned on first. For detail timing diagram refer to Figures 37 and 42. #### power-good The PG1 is an open drain, active high output terminal which indicates the status of the $V_{OUT1}$ regulator. When the $V_{OUT1}$ reaches 95% of its regulated voltage, PG1 will go to a high impedance state. It will go to a low impedance state when it is pulled below 95% (i.e. over load condition) of its regulated voltage. The open drain output of the PG1 terminal requires a pullup resistor # manual reset pins (MR1 and MR2) $\overline{MR1}$ and $\overline{MR2}$ are active low input terminals used to trigger a reset condition. When either $\overline{MR1}$ or $\overline{MR2}$ is pulled to logic low, a POR ( $\overline{RESET}$ ) will occur. These terminals have a 6- $\mu$ A pullup current to $V_{IN1}$ . #### sense (V<sub>SENSE1</sub>, V<sub>SENSE2</sub>) The sense terminals of fixed-output options must be connected to the regulator output, and the connection should be as short as possible. Internally, sense connects to high-impedance wide-bandwidth amplifiers through a resistor-divider network and noise pickup feeds through to the regulator output. It is essential to route the sense connection in such a way to minimize/avoid noise pickup. Adding RC networks between the $V_{SENSE}$ terminals and $V_{OUT}$ terminals to filter noise is not recommended because it can cause the regulators to oscillate. #### FB1 and FB2 FB1 and FB2 are input terminals used for adjustable-output devices and must be connected to the external feedback resistor divider. FB1 and FB2 connections should be as short as possible. it is essential to route them in such a way as to minimize/avoid noise pickup. Adding RC networks between the FB terminals and V<sub>OUT</sub> terminals to filter noise is not recommended because it can cause the regulators to oscillate. #### **RESET** indicator The TPS701xx features a $\overline{RESET}$ (SVS, POR, or Power On Reset). $\overline{RESET}$ can be used to drive power-on reset circuitry or a low-battery indicator. $\overline{RESET}$ is an active low, open drain output which indicates the status of the V<sub>OUT2</sub> regulator and both manual reset pins ( $\overline{MR1}$ and $\overline{MR2}$ ). When V<sub>OUT2</sub> exceeds to 95% of it's regulated voltage, and $\overline{MR1}$ and $\overline{MR2}$ are in the high impedance state, $\overline{RESET}$ will go to a high-impedance state after 120-ms delay. $\overline{RESET}$ will go to a low impedance state when V<sub>OUT2</sub> is pulled below 95% (i.e. over load condition) of it's regulated voltage. To monitor V<sub>OUT1</sub>, PG1 output pin can be connected to $\overline{MR1}$ or $\overline{MR2}$ . The open drain output of the $\overline{RESET}$ terminal requires a pullup resistor. If $\overline{RESET}$ is not used, it can be left floating. # V<sub>IN1</sub> and V<sub>IN2</sub> V<sub>IN1</sub> and V<sub>IN2</sub> are input to the regulators. Internal bias voltages are powered by V<sub>IN1</sub>. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### **APPLICATION INFORMATION** #### V<sub>OUT1</sub> and V<sub>OUT2</sub> $V_{OUT1}$ and $V_{OUT2}$ are output terminals of the LDO. The TPS701xx low dropout regulator family provides dual regulated output voltages for DSP applications, which require high performance power management solution. These devices provide fast transient response and high accuracy with small output capacitors, while drawing low quiescent current. Programmable sequencing provides a power solution for DSPs without any external component requirements. This reduces the component cost and board space while increasing total system reliability. TPS701xx family has an enable feature which puts the device in sleep mode reducing the input currents to less than 3 $\mu$ A. Other features are integrated SVS (Power On Reset, RESET) and Power Good (PG1) that monitor output voltages and provide logic output to the system. These differentiated features provide a complete DSP power solution. The TPS701xx, unlike many other LDOs, feature very low quiescent current which remains virtually constant even with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). The TPS701xx uses a PMOS transistor to pass current; because the gate of the PMOS is voltage driven, operating current is low and stable over the full load range. #### **APPLICATION INFORMATION** #### sequencing timing diagram The following figures provide a timing diagram of how this device functions in different configurations. Application condition; $\overline{MR2}$ is tied to PG1, $V_{IN1}$ and $V_{IN2}$ are tied to same input voltage, the SEQ pin is tied to logic low and the device is toggled with enable $(\overline{EN})$ function. When the device is enabled ( $\overline{\text{EN}}$ is pulled low) $V_{\text{OUT1}}$ will turn on first and $V_{\text{OUT2}}$ will remain off until $V_{\text{OUT1}}$ reaches to approximately 83% of its regulated output voltage. At that time $V_{\text{OUT2}}$ will be turned on. When $V_{\text{OUT1}}$ reaches to 95% of its regulated output the PG1 will turn on (active high). Since $\overline{\text{MR2}}$ is connected to PG1 for this application, it will follow the logic of PG1. When $V_{\text{OUT2}}$ reaches to 95% of its regulated voltage, RESET will switch to high voltage level after 120 ms delay (see Figure 37). Figure 37. Timing When SEQ = Low #### APPLICATION INFORMATION Application condition; MR2 is tied to PG1, V<sub>IN1</sub> and V<sub>IN2</sub> are tied to same input voltage, the SEQ pin is tied to logic high and the device is toggled with enable $(\overline{EN})$ function. When the device is enabled (EN is pulled low), VOUT2 will begin to power up and when it reaches to 83% of its regulated voltage, $V_{\mbox{OUT1}}$ will begin to power up. PG1 will turn on when VOUT1 reaches 95% of its regulated voltage, and since MR2 and PG1 is tied together, MR2 will follow the logic of the PG1 output. When VOUT1 reaches 95% of its regulated voltage, RESET will switch to high voltage level after 120 ms delay (see Figure 38). Figure 38. Timing When SEQ = High #### **APPLICATION INFORMATION** Application condition; $\overline{\text{MR2}}$ is tied to PG1, V<sub>IN1</sub> and V<sub>IN2</sub> are tied to same input voltage, the SEQ pin is tied to logic high and $\overline{\text{MR1}}$ is toggled. When the device is enabled ( $\overline{\text{EN}}$ is pulled low), $V_{OUT2}$ will begin to power up and when it reaches to 83% of its regulated voltage, $V_{OUT1}$ will begin to power up. PG1 will turn on when $V_{OUT1}$ reaches to 95% of its regulated voltage, and since the $\overline{\text{MR2}}$ and PG1 is tied together, $\overline{\text{MR2}}$ will follow the logic of the PG1 output. When $V_{OUT1}$ reaches to 95% of its regulated voltage, the RESET will switch to high voltage level after 120 ms delay. When $\overline{\text{MR1}}$ is toggled, it causes $\overline{\text{RESET}}$ to occur but the regulators will remain in regulation. (see Figure 39) Figure 39. Timing When MR1 is Toggled #### **APPLICATION INFORMATION** Application condition; $\overline{\text{MR2}}$ is tied to PG1, V<sub>IN1</sub> and V<sub>IN2</sub> are tied to same input voltage, the SEQ pin is tied to logic high and V<sub>OUT1</sub> faults out. V<sub>OUT2</sub> will begin to power up when device is enabled (EN is pulled low). When V<sub>OUT2</sub> reaches 83% of its regulated voltage, then V<sub>OUT1</sub> will begin to power up. When $V_{OUT1}$ reaches 95% of its regulated voltage, the PG1 will turn on and RESET will switch to high voltage level after 120 ms delay. When $V_{OUT1}$ faults out, $V_{OUT2}$ remains powered on. PG1 is tied to $\overline{\text{MR2}}$ and they change state to logic low. $\overline{\text{RESET}}$ will be driven by $V_{OUT1}$ . (see Figure 40). $t1 - V_{out1}$ and $V_{out2}$ are greater than the PG thresholds and $\overline{MR1}$ is logic high. Figure 40. Timing When V<sub>OUT1</sub> Faults Out #### **APPLICATION INFORMATION** Application condition; $\overline{\text{MR2}}$ is tied to PG1, V<sub>IN1</sub> and V<sub>IN2</sub> are tied to same input voltage, the SEQ is tied to logic high, device is enabled, and V<sub>OUT2</sub> faults out. When $V_{OUT2}$ faults out. $V_{OUT2}$ will begin to power up when device is enabled ( $\overline{EN}$ is pulled low). When $V_{OUT2}$ reaches 95% of its regulated voltage, then $V_{OUT1}$ will begin to power up. When $V_{OUT1}$ reaches 95% of its regulated voltage, PG1 will turn on and $\overline{RESET}$ will switch to high voltage level after 120 ms delay. When $V_{OUT2}$ faults out, $V_{OUT1}$ will be powered down. PG1 is tied to MR2 and they change state to logic low. $\overline{RESET}$ will be driven by $V_{OUT2}$ .(see Figure 41). $\rm t1-V_{Out1}$ and $\rm V_{Out2}$ are greater than the PG thresholds and $\rm \overline{MR1}$ is logic high. Figure 41. Timing When V<sub>OUT2</sub> Faults Out #### **APPLICATION INFORMATION** # split voltage DSP application Figure 42 shows a typical application where the TPS70151 is powering up a DSP. In this application by grounding the SEQ pin, $V_{OUT1}(I/O)$ will be powered up first, and then $V_{OUT2}(core)$ . Figure 42. Application Timing Diagram (SEQ = Low) #### **APPLICATION INFORMATION** # split voltage DSP application Figure 43 shows a typical application where the TPS70151 is powering up a DSP. In this application by pulling up the SEQ pin, $V_{OUT2}(Core)$ will be powered up first, and then $V_{OUT1}(I/O)$ . Figure 43. Application Timing Diagram (SEQ = High) #### **APPLICATION INFORMATION** #### input capacitor For a typical application, an input bypass capacitor $(0.1 \,\mu\text{F} - 1 \,\mu\text{F})$ is recommended. This capacitor will filter any high frequency noise generated in the line. For fast transient condition where droop at the input of the LDO may occur due to high inrush current, it is recommended to place a larger capacitor at the input as well. The size of this capacitor is dependant on the output current and response time of the main power supply, as well as the distance to the load (LDO). #### output capacitor As with most LDO regulators, the TPS701xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 10 $\mu$ F and the ESR (equivalent series resistance) must be between 50 m $\Omega$ and 2.5 $\Omega$ . Capacitor values 10 $\mu$ F or larger are acceptable, provided the ESR is less than 2.5 $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Larger capacitors provide a wider range of stability and better load transient response. Below is a partial listing of surface-mount capacitors usable with the TPS701xx. for fast transient response application. This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user's application. When necessary to achieve low height requirements along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above. | VALUE | MFR. | MAX ESR† | PART NO. | |------------|-------|----------------|-----------------| | 22 μF | Kemet | 345 m $\Omega$ | 7495C226K0010AS | | 33 μF | Sanyo | 100 m $\Omega$ | 10TPA33M | | $47~\mu F$ | Sanyo | 100 m $\Omega$ | 6TPA47M | | 68 μF | Sanyo | 45 m $\Omega$ | 10TPC68M | #### **ESR** and transient response LDOs typically require an external output capacitor for stability. In fast transient response applications, capacitors are used to support the load current while LDO amplifier is responding. In most applications, one capacitor is used to support both functions. Besides its capacitance, every capacitor also contains parasitic impedances. These parasitic impedances are resistive as well as inductive. The resistive impedance is called equivalent series resistance (ESR), and the inductive impedance is called equivalent series inductance (ESL). The equivalent schematic diagram of any capacitor can therefore be drawn as shown in Figure 44. Figure 44. - ESR and ESL In most cases one can neglect the effect of inductive impedance ESL. Therefore, the following application focuses mainly on the parasitic resistance ESR. #### APPLICATION INFORMATION Figure 45 shows the output capacitor and its parasitic impedances in a typical LDO output stage. Figure 45. - LDO Output Stage With Parasitic Resistances ESR and ESL In steady state (dc state condition), the load current is supplied by the LDO (solid arrow) and the voltage across the capacitor is the same as the output voltage ( $V(C_O) = V_O$ ). This means no current is flowing into the $C_O$ branch. If $I_O$ suddenly increases (transient condition), the following occurs; The LDO is not able to supply the sudden current need due to its response time ( $t_1$ in Figure 46). Therefore, capacitor $C_0$ provides the current for the new load condition (dashed arrow). $C_0$ now acts like a battery with an internal resistance, ESR. Depending on the current demand at the output, a voltage drop will occur at $R_{ESR}$ . This voltage is shown as $V_{ESR}$ in Figure 45. When $C_O$ is conducting current to the load, initial voltage at the load will be $V_O = V(C_O) - V_{ESR}$ . Due to the discharge of $C_O$ , the output voltage $V_O$ will drop continuously until the response time $t_1$ of the LDO is reached and the LDO will resume supplying the load. From this point, the output voltage starts rising again until it reaches the regulated voltage. This period is shown as $t_0$ in Figure 46. The figure also shows the impact of different ESRs on the output voltage. The left brackets show different levels of ESRs where number 1 displays the lowest and number 3 displays the highest ESR. From above, the following conclusions can be drawn: - The higher the ESR, the larger the droop at the beginning of load transient. - The smaller the output capacitor, the faster the discharge time and the bigger the voltage droop during the LDO response period. #### **APPLICATION INFORMATION** #### conclusion To minimize the transient output droop, capacitors must have a low ESR and be large enough to support the minimum output voltage requirement. Figure 46. – Correlation of Different ESRs and Their Influence to the Regulation of $V_{\rm O}$ at a Load Step From Low-to-High Output Current #### APPLICATION INFORMATION #### programming the TPS70102 adjustable LDO regulator The output voltage of the TPS70102 adjustable regulators are programmed using external resistor dividers as shown in Figure 47. Resistors R1 and R2 should be chosen for approximately 50 $\mu$ A divider current. Lower value resistors can be used, but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at the sense terminal increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 k $\Omega$ to set the divider current at approximately 50 $\mu$ A and then calculate R1 using: $$R1 = \left(\frac{V_O}{V_{ref}} - 1\right) \times R2$$ Where: $V_{ref} = 1.224 \text{ V typ (the internal reference voltage)}$ # OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT<br>VOLTAGE | R1 | R2 | UNIT | |-------------------|------|------|------| | 2.5 V | 33.5 | 30.1 | kΩ | | 3.3 V | 53.6 | 30.1 | kΩ | | 3.6 V | 61.9 | 30.1 | kΩ | Figure 47. TPS70102 Adjustable LDO Regulator Programming #### regulator protection Both TPS701xx PMOS-pass transistors have built-in back diodes that conduct reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate. The TPS701xx also features internal current limiting and thermal protection. During normal operation, the TPS701xx regulator 1 limits output current to approximately 1.6 A (typ) and regulator 2 limits output current to approximately 750 mA (typ). When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C(typ), regulator operation resumes. SLVS222A - DECEMBER 1999 - REVISED MARCH 2000 #### power dissipation and junction temperature Specified regulator operation is assured to a junction temperature of $125^{\circ}$ C; the maximum junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_{D}$ , which must be less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using the following equation: $$P_{D(max)} = \frac{T_J max - T_A}{R_{\theta JA}}$$ Where: T<sub>.</sub>Imax is the maximum allowable junction temperature. $R_{\theta JA}$ is the thermal resistance junction-to-ambient for the package, i.e., 32.6°C/W for the 20-terminal PWP with no airflow. T<sub>A</sub> is the ambient temperature. The regulator dissipation is calculated using: $$P_{D} = (V_{I} - V_{O}) \times I_{O}$$ Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the thermal protection circuit. #### **MECHANICAL DATA** #### PWP (R-PDSO-G\*\*) #### PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE #### **20-PIN SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusions. D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads. E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments Incorporated. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated