SCCS059 - August 1994 - Revised March 2000 ### **Features** - · FCT-E speed at 3.4 ns - . Power-off disable outputs permits live insertion - Edge-rate control circuitry for significantly improved noise characteristics - Typical output skew < 250 ps</li> - ESD > 2000V - TSSOP (19.6-mil pitch) and SSOP (25-mil pitch) packages - Industrial temperature range of -40°C to +85°C - $V_{CC} = 5V \pm 10\%$ #### CY74FCT16543T Features: - · 64 mA sink current, 32 mA source current - Typical $V_{OLP}$ (ground bounce) <1.0V at $V_{CC}$ = 5V, $T_A$ = 25°C #### CY74FCT162543T Features: - · Balanced 24 mA output drivers - Reduced system switching noise - Typical $V_{OLP}$ (ground bounce) <0.6V at $V_{CC}$ = 5V, $T_A$ = 25°C ### CY74FCT162H543T Features: - · Bus hold retains last active state - Eliminates the need for external pull-up or pull-down resistors # **Functional Description** The CY74FCT16543T and CY74FCT162543T are 16-bit, high-speed, low power latched transceivers that are organized as two independent 8-bit D-type latched transceivers containing two sets of eight D-type latches with separate Latch Enable (LEAB, LEAB) and Output Enable (OEAB, OEAB) controls for each set to permit independent control of inputting and outputting in either direction of data flow. For data flow from A to B, for example, the A-to-B input Enable (CEAB) must be LOW in order to enter data from A or to take data from B as indicated in the truth table. With CAEB LOW, a LOW signal on the A-to-B Latch Enable (LEAB) makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the LEAB signal puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB and OEAB both LOW, the three-state B output buffers are active and reflect the data present at the output of the A latches. Control of data from B to A is similar, but uses CEAB, LEAB, and OEAB inputs flow-through pinout and small shrink packaging and in simplifying board design. The output buffers are designed with a power-off disable feature to allow live insertion of boards. 16-Bit Latched Transceivers The CY74FCT16543T is ideally suited for driving high-capacitance loads and low-impedance backplanes. The CY74FCT162543T has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162543T is ideal for driving transmission lines. The CY74FCT162H543T is a 24-mA balanced output part that has "bus hold" on the data inputs. The device retains the input's last state whenever the input goes to high impedance. This eliminates the need for pull-up/down resistors and prevents floating inputs. ### **Pin Description** | Name | Description | |------|-----------------------------------------------------------------| | OEAB | A-to-B Output Enable Input (Active LOW) | | OEBA | B-to-A Output Enable Input (Active LOW) | | CEAB | A-to-B Enable Input (Active LOW) | | CEBA | B-to-A Enable Input (Active LOW) | | LEAB | A-to-B Latch Enable Input (Active LOW) | | LEBA | B-to-A Latch Enable Input (Active LOW) | | Α | A-to-B Data Inputs or B-to-A Three-State Outputs <sup>[9]</sup> | | В | B-to-A Data Inputs or A-to-B Three-State Outputs <sup>[9]</sup> | # Maximum Ratings<sup>[3, 4]</sup> ### Function Table<sup>[1]</sup> | | Inputs | | Latch<br>Status | Output<br>Buffers | |------|--------|------|-----------------|-------------------------------------| | CEAB | LEAB | OEAB | A to B | В | | Н | Х | Х | Storing | High Z | | Х | Н | Х | Storing | Х | | Х | Х | Н | Х | High Z | | L | L | L | Transparent | Current A<br>Inputs | | L | Н | L | Storing | Previous A<br>Inputs <sup>[2]</sup> | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |------------|------------------------|-----------------| | Industrial | –40°C to +85°C | 5V ± 10% | ### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | Min. | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|---------------------------------------------------------|------------------------------------------------------------|------|---------------------|------|------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | V <sub>H</sub> | Input Hysteresis <sup>[6]</sup> | | | 100 | | mV | | V <sub>IK</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> =Min., I <sub>IN</sub> =-18 mA | | -0.7 | -1.2 | V | | I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> =Max., V <sub>I</sub> =V <sub>CC</sub> | | | ±1 | μΑ | | I <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> =Max., V <sub>I</sub> =GND | | | ±1 | μΑ | | l <sub>OZH</sub> | High Impedance Output Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.7V | | | ±1 | μА | | I <sub>OZL</sub> | High Impedance Output Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =0.5V | | | ±1 | μА | | I <sub>OS</sub> | Short Circuit Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =GND | -80 | -140 | -200 | mA | | Io | Output Drive Current <sup>[7]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =2.5V | -50 | | -180 | mA | | I <sub>OFF</sub> | Power-Off Disable | V <sub>CC</sub> =0V, V <sub>OUT</sub> ≤4.5V <sup>[8]</sup> | | | ±1 | μΑ | #### Notes: - A-to-B data flow shown; B-to-A flow control is the same, except using CEBA, LEBA, and OEBA. Data prior to LEAB LOW-to-HIGH Transition H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care. Z = High Impedance. Operation beyond the limits set forth may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground. - Typical values are at $V_{CC}$ = 5.0V, $T_A$ = +25°C ambient. - This parameter is specified but not tested. - In sparameter is specified but not tested. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, Ios tests should be performed last. - Tested at +25°C. On the 74FCT162H543T, these pins have bus hold. # **Output Drive Characteristics for CY74FCT16543T** | Parameter | Description | Test Conditions | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | |-----------------|---------------------|------------------------------------------------|------|----------------------------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-3 mA | 2.5 | 3.5 | | V | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =-15 mA | 2.4 | 3.5 | | | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =-32 mA | 2.0 | 3.0 | | | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA | | 0.2 | 0.55 | V | # Output Drive Characteristics for CY74FCT162543T, CY74FCT162H543T | Parameter | Description | Test Conditions | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | |------------------|------------------------------------|---------------------------------------------------------------------------------------------------|------|----------------------------|------|------| | I <sub>ODL</sub> | Output LOW Current <sup>[7]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | 60 | 115 | 150 | mA | | I <sub>ODH</sub> | Output HIGH Current <sup>[7]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | -60 | -115 | -150 | mA | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-24 mA | 2.4 | 3.3 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =24 mA | | 0.3 | 0.55 | V | # **Capacitance**<sup>[6]</sup> ( $T_A = +25^{\circ}C$ , f = 1.0 MHz) | Parameter | Description | Test Conditions | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|--------------------|-----------------------|---------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4.5 | 6.0 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 5.5 | 8.0 | pF | # **Power Supply Characteristics** | Parameter | Description | Test Condition | าร | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|----------------------|--------| | Icc | Quiescent Power Supply Current | V <sub>CC</sub> =Max. | V <sub>IN</sub> ≤0.2V,<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | 5 | 500 | μΑ | | Δl <sub>CC</sub> | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max. | V <sub>IN</sub> =3.4V <sup>[10]</sup> | 0.5 | 1.5 | mA | | I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[11]</sup> | V <sub>CC</sub> =Max., One Input<br>Toggling, 50% <u>Duty</u> Cycle,<br>Outputs Open, <del>OE</del> =GND | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 60 | 100 | μA/MHz | | I <sub>C</sub> | Total Power Supply Current <sup>[12]</sup> | V <sub>CC</sub> =Max., f <sub>1</sub> =10 MHz,<br>50% Duty Cycle, Outputs | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 0.6 | 1.5 | mA | | | | Open, One Bit Toggling,<br>OE=GND | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | 0.9 | 2.3 | mA | | | | V <sub>CC</sub> =Max., f <sub>1</sub> =2.5 MHz,<br>50% Duty Cycle, Outputs | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 2.4 | 4.5 <sup>[13]</sup> | mA | | | | Open, Sixteen Bits Toggling,<br>OE=GND | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | 6.4 | 16.5 <sup>[13]</sup> | mA | 10. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND. 11. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. This parameter is not directly testable, but is derived for use in $I_{C} = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$ $I_{C} = I_{CC} + \Delta I_{CC} D_{H} N_{T} + I_{CCD} (f_{0}/2 + I_{1}N_{1})$ $I_{CC} = Quiescent Current with CMOS input levels$ $\Delta I_{CC} = Power Supply Current for a TTL HIGH input (<math>V_{IN} = 3.4V$ ) $D_{H} = Duty Cycle for TTL inputs HIGH$ $N_{T} = Number of TTL inputs at <math>D_{H}$ $I_{CCD} = Dynamic Current caused by an input transition pair (HLH or LHL)$ $f_{0} = Clock frequency for registered devices, otherwise zero.$ Clock frequency for registered devices, otherwise zero Input signal frequency = Number of inputs changing at f<sub>1</sub> All currents are in milliamps and all frequencies are in megahertz. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested. # Switching Characteristics Over the Operating Range<sup>[14]</sup> | | | CY74FCT16543T CY74FCT16543AT CY74FCT162543AT | | | Fig | | | |--------------------------------------|-------------------------------------------------------------------|----------------------------------------------|------|------|------|------|-----------------------------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[15]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Transparent Mode<br>A to B or B to A | 1.5 | 8.5 | 1.5 | 6.5 | ns | 1, 3 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay LEBA to A, LEAB to B | 1.5 | 12.5 | 1.5 | 8.0 | ns | 1, 5 | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time OEBA or OEAB to A or B CEBA or CEAB to A or B | 1.5 | 12.0 | 1.5 | 9.0 | ns | 1, 7, 8 | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time OEBA or OEAB to A or B CEBA or CEAB to A or B | 1.5 | 9.0 | 1.5 | 7.5 | ns | 1, 7, 8 | | t <sub>SU</sub> | Set-up Time HIGH or LOW<br>A or B to LEAB or LEBA | 2.0 | _ | 2.0 | _ | ns | 4 | | t <sub>H</sub> | Hold Time HIGH or LOW<br>A or B to LEAB or LEBA | 2.0 | _ | 2.0 | _ | ns | 4 | | t <sub>W</sub> | LEBA or LEAB Pulse Width LOW | 4.0 | _ | 4.0 | _ | ns | 5 | | t <sub>SK(O)</sub> | Output Skew <sup>[16]</sup> | _ | 0.5 | _ | 0.5 | ns | _ | | | | CY74FCT1 | FCT16543CT<br>CT162543CT<br>CT162H543CT<br>CY74FCT162543ET | | | | Fig. | |--------------------------------------|-------------------------------------------------------------------|----------|------------------------------------------------------------|------|------|------|-----------------------------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[15]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Transparent Mode<br>A to B or B to A | 1.5 | 5.1 | 1.5 | 3.4 | ns | 1, 3 | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay LEBA to A, LEAB to B | 1.5 | 5.6 | 1.5 | 3.7 | ns | 1, 5 | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time OEBA or OEAB to A or B CEBA or CEAB to A or B | 1.5 | 7.8 | 1.5 | 4.8 | ns | 1, 7, 8 | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time OEBA or OEAB to A or B CEBA or CEAB to A or B | 1.5 | 6.5 | 1.5 | 4.0 | ns | 1, 7, 8 | | t <sub>SU</sub> | Set-up Time HIGH or LOW<br>A or B to LEAB or LEBA | 2.0 | _ | 1.0 | _ | ns | 4 | | t <sub>H</sub> | Hold Time HIGH or LOW<br>A or B to LEAB or LEBA | 2.0 | _ | 1.0 | _ | ns | 4 | | t <sub>W</sub> | LEBA or LEAB Pulse Width LOW | 4.0 | _ | 3.0 | _ | ns | 5 | | t <sub>SK(O)</sub> | Output Skew <sup>[16]</sup> | | 0.5 | | 0.5 | ns | | ### Notes: Minimum limits are specified but not tested on Propagation Delays. See "Parameter Measurement Information" in the General Information section. Skew between any two outputs of the same package switching in the same directional. This parameter is ensured by design. # **Ordering Information CY74FCT16543** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|------------------------|-----------------|-------------------------|--------------------| | 3.4 | CY74FCT16543ETPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT16543ETPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | ] | | 5.1 | CY74FCT16543CTPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | | 6.5 | CY74FCT16543ATPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | 8.5 | CY74FCT16543TPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | # Ordering Information CY74FCT162543 | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------------|-----------------|-------------------------|--------------------| | 3.4 | 74FCT162543ETPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT162543ETPVC | O56 | 56-Lead (300-Mil) SSOP | | | | 74FCT162543ETPVCT | O56 | 56-Lead (300-Mil) SSOP | | | 5.1 | 74FCT162543CTPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT162543CTPVC | O56 | 56-Lead (300-Mil) SSOP | | | | 74FCT162543CTPVCT | O56 | 56-Lead (300-Mil) SSOP | | | 6.5 | 74FCT162543ATPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | 8.5 | CY74FCT162543TPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | # Ordering Information CY74FCT162H543T | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|--------------------|-----------------|-------------------------|--------------------| | 5.1 | 74FCT162H543CTPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | # **Package Diagrams** ## 56-Lead Shrunk Small Outline Package O56 ## 56-Lead Thin Shrunk Small Outline Package Z56 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated