SLAS277 - MARCH 2000 - Member of the Pin-Compatible CommsDAC™ Product Family - 100 MSPS Update Rate - 8-Bit Resolution - Signal-to-Noise and Distortion Ratio (SINAD) at 5 MHz: 50 dB - Integral Nonlinearity INL: 0.25 LSB - Differential Nonlinearity DNL: 0.25 LSB - 1 ns Setup/Hold Time - Glitch Energy: 5 pV-s - Settling Time to 0.1%: 35 ns - Differential Scalable Current Outputs: 2 mA to 20 mA - On-Chip 1.2-V Reference - 3-V and 5-V Single Supply Operation - Straight Binary or Twos Complement Input - Power Dissipation: 100 mW at 3.3 V, Sleep - Mode: 17 mW at 3.3 V - Package: 28-Pin SOIC and TSSOP ## SOIC (DW) OR TSSOP (PW) PACKAGE (TOP VIEW) NC - No internal connection ### description The THS5641A is an 8-bit resolution digital-to-analog converter (DAC) optimized for video applications and digital data transmission in wired and wireless communication systems. The 8-bit DAC is a member of the CommsDAC™ series of high-speed, low-power CMOS digital-to-analog converters. The CommsDAC™ family consists of pin compatible 14-, 12-, 10-, and 8-bit DACs. All devices offer identical interface options, small outline package and pinout. The THS5641A offers superior ac and dc performance while supporting update rates up to 100 MSPS. The THS5641A operates from an analog and digital supply of 3 V to 5.5 V. Its inherent low power dissipation of 100 mW ensures that the device is well suited for portable and low power applications. Lowering the full-scale current output reduces the power dissipation without significantly degrading performance. The device features a SLEEP mode, which reduces the standby power to approximately 17 mW, thereby optimizing the power consumption for system needs. The THS5641A is manufactured in Texas Instruments advanced high-speed mixed-signal CMOS process. A current-source-array architecture combined with simultaneous switching shows excellent dynamic performance. On-chip edge-triggered input latches and a 1.2 V temperature compensated bandgap reference provide a complete monolithic DAC solution. The digital supply range of 3 V to 5.5 V supports 3 V and 5 V CMOS logic families. Minimum data input setup and hold times allow for easy interfacing with external logic. The THS5641A supports both a straight binary and twos complement input word format, enabling flexible interfacing with digital signal processors. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. CommsDAC is a trademark of Texas Instruments. ### description (continued) SLAS277 -MARCH 2000 The THS5641A provides a nominal full-scale differential output current of 20 mA and >300 k $\Omega$ output impedance, supporting both single-ended and differential applications. The output current can be directly fed to the load (e.g., external resistor load or transformer), with no additional external output buffer required. An accurate on-chip reference and control amplifier allows the user to adjust this output current from 20 mA down to 2 mA, with no significant degradation of performance. This reduces power consumption and provides 20 dB gain range control capabilities. Alternatively, an external reference voltage and control amplifier may be applied in applications using a multiplying DAC. The THS5641A is available in both a 28-pin SOIC and TSSOP package. The device is characterized for operation over the industrial temperature range of -40°C to 85°C. | AVAILABLE OPTIONS | | | | | | | |-------------------|------------------|-----------------|--|--|--|--| | | PACKAGE | | | | | | | TA | 28-TSSOP<br>(PW) | 28-SOIC<br>(DW) | | | | | | -40°C to 85°C | THS5641AIPW | THS5641AIDW | | | | | ### functional block diagram ### **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | |-----------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | AGND | 20 | I | Analog ground return for the internal analog circuitry | | $AV_{DD}$ | 24 | I | Positive analog supply voltage (3 V to 5.5 V) | | BIASJ | 18 | 0 | Full-scale output current bias | | CLK | 28 | I | External clock input. Input data latched on rising edge of the clock. | | COMP1 | 19 | I | Compensation and decoupling node, requires a 0.1 μF capacitor to AV <sub>DD</sub> . | | COMP2 | 23 | I | Internal bias node, requires a 0.1 μF decoupling capacitor to AGND. | | D[7:0] | [1:8] | I | Data bits 0 through 7. D7 is most significant data bit (MSB), D0 is least significant data bit (LSB). | | DGND | 26 | ı | Digital ground return for the internal digital logic circuitry | | $DV_{DD}$ | 27 | Ι | Positive digital supply voltage (3 V to 5.5 V) | | EXTIO | 17 | I/O | Used as external reference input when internal reference is disabled (i.e., EXTLO = $AV_{DD}$ ). Used as internal reference output when EXTLO = AGND, requires a 0.1 $\mu$ F decoupling capacitor to AGND when used as reference output | | EXTLO | 16 | 0 | Internal reference ground. Connect to AV <sub>DD</sub> to disable the internal reference source | | IOUT1 | 22 | 0 | DAC current output. Full scale when all input bits are set 1 | | IOUT2 | 21 | 0 | Complementary DAC current output. Full scale when all input bits are 0 | | MODE | 25 | I | Mode select. Internal pulldown. Mode 0 is selected if this pin is left floating or connected to DGND. See timing diagram. | | NC | [9:14] | N | No connection | | SLEEP | 15 | Ī | Asynchronous hardware power down input. Active High. Internal pulldown. Requires 5 $\mu$ s to power down but 3 ms to power up. | ### absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage range, AV <sub>DD</sub> (see Note 1) | . −0.3 V to 6.5 V | |------------------------------------------------------------------|-----------------------------| | DV <sub>DD</sub> (see Note 2) | . −0.3 V to 6.5 V | | Voltage between AGND and DGND | . −0.3 V to 0.5 V | | Supply voltage range, AV <sub>DD</sub> to DV <sub>DD</sub> | . −6.5 V to 6.5 V | | CLK, SLEEP, MODE (see Note 2) | io DV <sub>DD</sub> + 0.3 V | | Digital input D7–D0 (see Note 2) | io DV <sub>DD</sub> + 0.3 V | | IOUT1, IOUT2 (see Note 1) | to $AV_{DD} + 0.3 V$ | | COMP1, COMP2 (see Note 1) | to $AV_{DD} + 0.3 V$ | | EXTIO, BIASJ (see Note 1) | to $AV_{DD} + 0.3 V$ | | EXTLO (see Note 1) | 0.3 V to 0.3 V | | Peak input current (any input) | 20 mA | | Peak total input current (all inputs) | –30 mA | | Operating free-air temperature range, T <sub>A</sub> : THS5641AI | . −40°C to 85°C | | Storage temperature range | -65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. Measured with respect to AGND. 2. Measured with respect to DGND. electrical characteristics over recommended operating free-air temperature range, $AV_{DD} = 5 \text{ V}$ , $DV_{DD} = 5 \text{ V}$ , $IOUT_{FS} = 20 \text{ mA}$ (unless otherwise noted) ### dc specifications | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------|-----------------------------------------------------------------------------------------|----------|----------|------|------------------| | Resolution | n | | 8 | | | Bits | | DC accura | acy† | • | | | | | | INL | Integral nonlinearity | T. 400C to 950C | -0.25 | ±0.1 | 0.25 | LSB | | DNL | Differential nonlinearity | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ | -0.25 | ±0.05 | 0.25 | LSB | | Monotonio | city | | N | onotonic | | | | Analog ou | ıtput | | | | | | | | Offset error | | | 0.02 | | %FSR | | | Caia area | Without internal reference | | 2.3 | | 0/ ECD | | | Gain error | With internal reference | | 1.3 | | %FSR | | | Full scale output current‡ | | 2 | | 20 | mA | | | Output assessings assess | $AV_{DD} = 5 \text{ V}$ , $IOUT_{FS} = 20 \text{ mA}$ | -1 | | 1.25 | V | | | Output compliance range | AV <sub>DD</sub> = 3.3 V IOUT <sub>FS</sub> = 20 mA | -1 | | 0.6 | V | | | Output resistance | | | 300 | | kΩ | | | Output capacitance | | | 5 | | pF | | Reference | output | • | • | | | | | | Reference voltage | | 1.18 | 1.22 | 1.32 | V | | | Reference output current§ | | | 100 | | nA | | Reference | | • | | | | | | VEXTIO | Input voltage range | | 0.1 | | 1.25 | V | | | Input resistance | | | 1 | | MΩ | | | Small signal bandwidth¶ | Without C <sub>COMP1</sub> | | 1.3 | | MHz | | | Input capacitance | | | 100 | | pF | | Temperati | ure coefficients | | | | | - | | | Offset drift | | | 0 | | | | | | Without internal reference | | ±40 | | ppm of | | | Gain drift | With internal reference | | ±120 | | ppm of<br>FSR/°C | | | Reference voltage drift | | | ±35 | | | | Power sup | pply | • | <u> </u> | | | - | | AV <sub>DD</sub> | Analog supply voltage | | 3 | | 5.5 | V | | $DV_DD$ | Digital supply voltage | | 3 | | 5.5 | V | | | Analog supply current | | | 25 | 30 | mA | | IAVDD | Sleep mode supply current | Sleep mode | | 3 | 5 | mA | | I <sub>DVDD</sub> | Digital supply current# | | $\top$ | 5 | 6 | mA | | | | $AV_{DD} = 5 \text{ V}, DV_{DD} = 5 \text{ V} \qquad \text{IOUT}_{FS} = 20 \text{ mA}$ | $\top$ | 175 | | | | | Power dissipation | $AV_{DD} = 3.3 \text{ V}, DV_{DD} = 3.3 \text{ V}, IOUT_{FS} = 20 \text{ mA}$ | $\top$ | 100 | | mW | | $AV_{DD}$ | | | $\top$ | ±0.4 | | 0/55-7: | | DV <sub>DD</sub> | Power supply rejection ratio | | $\top$ | ±0.025 | | %FSR/V | | | Operating range | <u> </u> | -40 | | 85 | °C | <sup>†</sup> Measured at IOUT1 in virtual ground configuration. Specifications subject to change <sup>‡</sup> Nominal full-scale current IOUTFS equals 32X the IBIAS current. $<sup>\</sup>S$ Use an external buffer amplifier with high impedance input to drive any external load. <sup>¶</sup> Reference bandwidth is a function of external cap at COMP1 pin and signal level. $<sup>^{\#}</sup>$ Measured at f<sub>CLK</sub> = 50 MSPS and f<sub>OUT</sub>= 1 MHz. II Measured for 50 $\Omega$ RLOAD at IOUT1 and IOUT2, fCLK = 50 MSPS and fOUT = 20 MHz. electrical characteristics over recommended operating free-air temperature range, AV<sub>DD</sub> = 5 V, DV<sub>DD</sub> = 5 V, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load (unless otherwise noted) ### ac specifications | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|--------| | Analog o | utput | • | - | | | | | four | Maximum output update rate | DV <sub>DD</sub> = 4.5 V to 5.5 V | 100 | | | Mene | | fCLK | waximum output update rate | DV <sub>DD</sub> = 3 V to 3.6 V | 67 | | | MSPS | | ts(DAC) | Output settling time to 0.1% <sup>†</sup> | | | 35 | | ns | | <sup>t</sup> pd | Output propagation delay | | | 1 | | ns | | GE | Glitch energy <sup>‡</sup> | Worst case LSB transition (code 127 – code 128) | | 5 | | pV-s | | tr(IOUT) | Output rise time 10% to 90%† | | | 1 | | ns | | t <sub>f</sub> (IOUT) | Output fall time 90% to 10%† | | | 1 | | ns | | | Output poice | IOUT <sub>FS</sub> = 20 mA | | 15 | | _ | | | Output noise | IOUT <sub>FS</sub> = 2 mA | | 10 | | pA/√H2 | | AC linear | rity (to Nyquist) | | | | | | | | | f <sub>CLK</sub> = 5 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | 48 | | | | | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | Signal-to-noise and distortion ratio | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | 50 | | dB | | SINAD | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | | 47 | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | 50 | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | | 46 | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | 47 | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 22 MHz, T <sub>A</sub> = 25°C | | 47 | | 1 | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 40 MHz, T <sub>A</sub> = 25°C | | 45 | | | | | | f <sub>CLK</sub> = 5 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | -69 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | -67 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | -69 | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | -57 | | | | | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | | -67 | | | | | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = -40°C to 85°C | | | -64 | | | | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | -66 | | | | THD | Total harmonic distortion | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | | -52 | | dBc | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | | -64 | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | -60 | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | | -48 | | 1 | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | | -53 | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 22 MHz, T <sub>A</sub> = 25°C | | -53 | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 40 MHz, T <sub>A</sub> = 25°C | | -47 | | | $<sup>\</sup>dagger$ Measured single ended into 50 $\Omega$ load at IOUT1. <sup>‡</sup> Single-ended output IOUT1, 50 $\Omega$ doubly terminated load. electrical characteristics over recommended operating free-air temperature range, AV $_{DD}$ = 5 V, DV $_{DD}$ = 5 V, IOUT $_{FS}$ = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load (unless otherwise noted) (continued) ### ac specifications | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | |----------|-----------------------------|----------------------------------------------------------------------------------|---------|-----|------|--|--| | AC linea | AC linearity (to Nyquist) | | | | | | | | | | f <sub>CLK</sub> = 5 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | 68 | | | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | 69 | | | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | 68 | | | | | | | | f <sub>CLK</sub> = 25 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | 56 | | | | | | | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 1 MHz, T <sub>A</sub> = 25°C | 67 | | | | | | | Spurious free dynamic range | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | 67 | | | | | | SFDR | | f <sub>CLK</sub> = 50 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | 53 | | dBc | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 5 MHz, T <sub>A</sub> = 25°C | 65 | | | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | 63 | | | | | | | | f <sub>CLK</sub> = 70 MSPS, f <sub>OUT</sub> = 20 MHz, T <sub>A</sub> = 25°C | 48 | | | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 10 MHz, T <sub>A</sub> = 25°C | 55 | | | | | | | | f <sub>CLK</sub> = 100 MSPS, f <sub>OUT</sub> = 22 MHz, T <sub>A</sub> = 25°C | 55 | | | | | | | | $f_{CLK} = 100 \text{ MSPS}, f_{OUT} = 40 \text{ MHz}, T_A = 25^{\circ}\text{C}$ | 48 | | | | | ### digital specifications | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------|---------------------------------|-----|-----|-----|------| | Interface | | | | | | | | \/ | High level input voltage | $DV_{DD} = 5 V$ | 3.5 | 5 | | V | | VIH | High-level input voltage | DV <sub>DD</sub> = 3.3 V | 2.1 | 3.3 | | V | | \/ | Low level input veltage | $DV_{DD} = 5 V$ | | 0 | 1.3 | V | | VIL | Low-level input voltage | DV <sub>DD</sub> = 3.3 V | | 0 | 0.9 | V | | lН | High-level input current | DV <sub>DD</sub> = 3 V to 5.5 V | -10 | | 10 | μΑ | | Iμ | Low-level input current | DV <sub>DD</sub> = 3 V to 5.5 V | -10 | | 10 | μΑ | | | Input capacitance | | 1 | | 5 | pF | | Timing | | | | | | | | t <sub>su(D)</sub> | Input setup time | | 1 | | | ns | | t <sub>h(D)</sub> | Input hold time | | 1 | | | ns | | t <sub>w(LPH)</sub> | Input latch pulse high time | | 4 | | | ns | | t <sub>d(D)</sub> | Digital delay time | | | | 1 | clk | Specifications subject to change ### SPURIOUS FREE DYNAMIC RANGE **OUTPUT FREQUENCY** 78 Fclock = 5 MSPS $AV_{DD} = 5 V$ 72 $DV_{DD} = 5 V$ Fclock = 25 MSPS 66 Fclock = 50 MSPS SFDR - dBc 60 Fclock = 70 MSPS Fclock = 100 MSPS 54 48 42 10 30 50 20 40 0 Fout - MHz Figure 1 <sup>†</sup> AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) ### TOTAL HARMONIC DISTORTION **OUTPUT FREQUENCY** -48 67 MSPS -54 5 MSPS 50 MSPS -60 THD - dBc -66 25 MSPS $AV_{DD} = 3.3 V$ -72 $DV_{DD} = 3.3 V$ 5 10 0 15 20 25 35 30 Fout - MHz Figure 5 # Fout = 2 MHZ Fout = 10 MHZ 48 Fout = 25 MHZ AVDD = 5 V DVpD = 5 V 0 20 Ambient Temperature – °C Figure 7 40 60 80 SIGNAL-TO-NOISE AND DISTORTION RATIO $<sup>^\</sup>dagger$ AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) 42 -40 -20 ### SPURIOUS FREE DYNAMIC RANGE **FULL-SCALE OUTPUT CURRENT AT 100 MSPS** 78 72 Fout = 2.5 MHz 66 Fout = 10 MHz SFDR - dBc 60 54 Fout = 28.6 MHz 48 Fout = 40 MHz $AV_{DD} = 5 V$ 42 $DV_{DD} = 5 V$ 36 6 10 12 14 16 18 20 IoutFS - mA Figure 9 # SPURIOUS FREE DYNAMIC RANGE vs OUTPUT FREQUENCY AT 50 MSPS # SIGNAL-TO-NOISE AND DISTORTION RATIO VS <sup>†</sup> AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) ### SPURIOUS FREE DYNAMIC RANGE **OUTPUT FREQUENCY** 78 $AV_{DD} = 3.3 V$ **DIFFERENTIAL OUTPUT** $DV_{DD} = 3.3 V$ @ 25 MSPS 72 SINGLE-ENDED **OUTPUT IOUT1** 66 @ 50 MSPS SFDR - dBc 60 SINGLE-ENDED **OUTPUT IOUT1** @ 25 MSPS 54 DIFFERENTIAL OUTPUT @ 50 MSPS 48 0 5 10 15 20 25 Fout - MHz Figure 13 Figure 15 <sup>&</sup>lt;sup>†</sup> AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) Figure 16 Figure 17 Figure 18 <sup>†</sup> AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) Time - 5ns/DIV Figure 22 5 MSPS 0.5 0.4 2 0.1 0.2 0.3 Ratio – (Fclock/Fout) Figure 21 <sup>†</sup> AV<sub>DD</sub> and DV<sub>DD</sub> specified for each chart seperately, IOUT<sub>FS</sub> = 20 mA, single-ended output IOUT1, 50 $\Omega$ doubly terminated load, T<sub>A</sub> = 25°C (unless otherwise noted.) The THS5641A architecture is based on current steering, combining high update rates with low power consumption. The CMOS device consists of a segmented array of PMOS transistor current sources, which are capable of delivering a full-scale current up to 20 mA. High-speed differential current switches direct the current of each current source to either one of the output nodes, IOUT1 or IOUT2. The complementary output currents thus enable differential operation, canceling out common mode noise sources (on-chip and PCB noise), dc offsets, even order distortion components, and increase signal output power by a factor of two. Major advantages of the segmented architecture are minimum glitch energy, excellent DNL, and very good dynamic performance. The DAC's high output impedance of >300 k $\Omega$ and fast switching result in excellent dynamic linearity (spurious free dynamic range SFDR). The full-scale output current is set using an external resistor $R_{BIAS}$ in combination with an on-chip bandgap voltage reference source (1.2 V) and control amplifier. The current $I_{BIAS}$ through resistor $R_{BIAS}$ is mirrored internally to provide a full-scale output current equal to 32 times $I_{BIAS}$ . The full-scale current can be adjusted from 20 mA down to 2 mA. ### data interface and timing The THS5641A comprises separate analog and digital supplies, i.e. $AV_{DD}$ and $DV_{DD}$ . The analog and digital supply voltage can be set independently from 5.5 V down to 3 V. The THS5641A provides two operating modes, as shown in Table 1. Mode 0 (mode pin connected to DGND) supports a straight binary input data word format, whereas mode 1 (mode pin connected to $DV_{DD}$ ) sets a twos complement input configuration. Figure 23 shows the timing diagram. Internal edge-triggered flip-flops latch the input word on the rising edge of the input clock. The THS5641A provides for minimum setup and hold times (> 1 ns), allowing for noncritical external interface timing. Conversion latency is one clock cycle for both modes. The clock duty cycle can be chosen arbitrarily under the timing constraints listed in the digital specifications table. However, a 50% duty cycle will give optimum dynamic performance. Figure 24 shows a schematic of the equivalent digital inputs of the THS5641A, valid for pins D7–D0, SLEEP, and CLK. The digital inputs are CMOS-compatible with logic thresholds of DV<sub>DD</sub>/2 $\pm$ 20%. Since the THS5641A is capable of being updated up to 100 MSPS, the quality of the clock and data input signals are important in achieving the optimum performance. The drivers of the digital data interface circuitry should be specified to meet the minimum setup and hold times of the THS5641A, as well as its required min/max input logic level thresholds. Typically, the selection of the slowest logic family that satisfies the above conditions will result in the lowest data feed-through and noise. Additionally, operating the THS5641A with reduced logic swings and a corresponding digital supply (DV<sub>DD</sub>) will reduce data feed-through. Note that the update rate is limited to 67 MSPS for a digital supply voltage DV<sub>DD</sub> of 3 V to 3.6 V. Figure 23. Timing Diagram **Table 1. Input Interface Modes** | | MODE 0 | MODE 1 | | |-------------------|----------------------------|----------------------------|--| | FUNCTION/MODE | MODE PIN CONNECTED TO DGND | MODE PIN CONNECTED TO DVDD | | | Input code format | Binary | Twos complement | | Figure 24. Digital Equivalent Input ### **DAC** transfer function The THS5641A delivers complementary output currents IOUT1 and IOUT2. Output current IOUT1 equals the approximate full-scale output current when all input bits are set high in mode 0 (straight binary input), i.e. the binary input word has the decimal representation 255. For mode 1, the MSB is inverted (twos complement input format). Full-scale output current will flow through terminal IOUT2 when all input bits are set low (mode 0, straight binary input). The relation between IOUT1 and IOUT2 can thus be expressed as: $$IOUT1 = IOUT_{FS} - IOUT2$$ where IOUT<sub>FS</sub> is the full-scale output current. The output currents can be expressed as: $$IOUT1 = IOUT_{FS} \times \frac{CODE}{256}$$ $$IOUT2 = IOUT_{FS} \times \frac{(255 - CODE)}{256}$$ where CODE is the decimal representation of the DAC data input word. Output currents IOUT1 and IOUT2 drive resistor loads $R_{LOAD}$ or a transformer with equivalent input load resistance $R_{LOAD}$ . This would translate into single-ended voltages VOUT1 and VOUT2 at terminal IOUT1 and IOUT2, respectively, of: $$VOUT1 = IOUT1 \times R_{LOAD} = \frac{CODE}{256} \times IOUT_{FS} \times R_{LOAD}$$ $$VOUT2 = IOUT2 \times R_{LOAD} = \frac{(255-CODE)}{256} \times IOUT_{FS} \times R_{LOAD}$$ The differential output voltage VOUTDIFF can thus be expressed as: $$VOUT_{DIFF} = VOUT1-VOUT2 = \frac{(2CODE-255)}{256} \times IOUT_{FS} \times R_{LOAD}$$ The latter equation shows that applying the differential output will result in doubling of the signal power delivered to the load. Since the output currents of IOUT1 and IOUT2 are complementary, they become additive when processed differentially. Care should be taken not to exceed the compliance voltages at node IOUT1 and IOUT2, which would lead to increased signal distortion. ### reference operation SLAS277 -MARCH 2000 The THS5641A comprises a bandgap reference and control amplifier for biasing the full-scale output current. The full-scale output current is set by applying an external resistor $R_{BIAS}$ . The bias current $I_{BIAS}$ through resistor $R_{BIAS}$ is defined by the on-chip bandgap reference voltage and control amplifier. The full-scale output current equals 32 times this bias current. The full-scale output current IOUT<sub>FS</sub> can thus be expressed as: $$IOUT_{FS} = 32 \times I_{BIAS} = \frac{32 \times V_{EXTIO}}{R_{BIAS}}$$ where $V_{EXTIO}$ is the voltage at terminal EXTIO. The bandgap reference voltage delivers an accurate voltage of 1.2 V. This reference is active when terminal EXTLO is connected to AGND. An external decoupling capacitor $C_{EXT}$ of 0.1 $\mu$ F should be connected externally to terminal EXTIO for compensation. The bandgap reference can additionally be used for external reference operation. In that case, an external buffer with high impedance input should be applied in order to limit the bandgap load current to a maximum of 100 nA. The internal reference can be disabled and overridden by an external reference by connecting EXTLO to $AV_{DD}$ . Capacitor $C_{EXT}$ may hence be omitted. Terminal EXTIO thus serves as either input or output node. The full-scale output current can be adjusted from 20 mA down to 2 mA by varying resistor R<sub>BIAS</sub> or changing the externally applied reference voltage. The internal control amplifier has a wide input range, supporting the full-scale output current range of 20 dB. The bandwidth of the internal control amplifier is defined by the internal 1 nF compensation capacitor at pin COMP1 and the external compensation capacitor C1. The relatively weak internal control amplifier may be overridden by an externally applied amplifier with sufficient drive for the internal 1 nF load, as shown in Figure 25. This provides the user with more flexibility and higher bandwidths, which are specifically attractive for gain control and multiplying DAC applications. Pin SLEEP should be connected to AGND or left disconnected when an external control amplifier is used. Figure 25. Bypassing the Internal Reference and Control Amplifier ### analog current outputs Figure 26 shows a simplified schematic of the current source array output with corresponding switches. Differential PMOS switches direct the current of each individual PMOS current source to either the positive output node IOUT1 or its complementary negative output node IOUT2. The output impedance is determined by the stack of the current sources and differential switches, and is typically >300 k $\Omega$ in parallel with an output capacitance of 5 pF. Output nodes IOUT1 and IOUT2 have a negative compliance voltage of –1 V, determined by the CMOS process. Beyond this value, transistor breakdown may occur, resulting in reduced reliability of the THS5641A device. The positive output compliance depends on the full-scale output current IOUT $_{FS}$ and positive supply voltage AV $_{DD}$ . The positive output compliance equals 1.25 V for AV $_{DD}$ = 5 V and IOUT $_{FS}$ = 20 mA. For AV $_{DD}$ = 3.3 V the output compliance is limited to 0.6 V. Exceeding the positive compliance voltage adversely affects distortion performance and integral nonlinearity. The optimum distortion performance for a single-ended or differential output is achieved when the maximum full-scale signal at IOUT1 and IOUT2 does not exceed 0.5 V (e.g. when applying a 50 $\Omega$ doubly terminated load for 20 mA full-scale output current). Applications requiring the THS5641A output (i.e., OUT1 and/or OUT2) to extend its output compliance should size $R_{LOAD}$ accordingly. Figure 26. Equivalent Analog Current Output Figure 27(a) shows the typical differential output configuration with two matched externally resistor loads. The nominal resistor load of 50 $\Omega$ will give a differential output swing of 2 V<sub>PP</sub> when applying a 20 mA full-scale output current. The output impedance of the THS5641A depends slightly on the output voltage at nodes IOUT1 and IOUT2. Consequently, for optimum dc integral nonlinearity, the configuration of Figure 27(b) should be chosen. In this I–V configuration, terminal IOUT1 is kept at virtual ground by the inverting operational amplifier. The complementary output should be connected to ground to provide a dc current path for the current sources switched to IOUT2. Note that the INL/DNL specifications for the THS5641A are measured with IOUT1 maintained at virtual ground. The amplifier's maximum output swing and the DAC's full-scale output current determine the value of the feedback resistor R<sub>FB</sub>. Capacitor C<sub>FB</sub> filters the steep edges of the THS5641A current output, thereby reducing the operational amplifier slew-rate requirements. In this configuration, the op amp should operate on a dual supply voltage due to its positive and negative output swing. Node IOUT1 should be selected if a single-ended unipolar output is desirable. SLAS277 -MARCH 2000 ### **APPLICATION INFORMATION** Figure 27. Differential and Single-Ended Output Configuration The THS5641A can be easily configured to drive a doubly terminated 50 $\Omega$ cable. Figure 28(a) shows the single-ended output configuration, where the output current IOUT1 flows into an equivalent load resistance of 25 $\Omega$ . Node IOUT2 should be connected to ground or terminated with a resistor of 25 $\Omega$ . Differential-to-single conversion (e.g., for measurement purposes) can be performed using a properly selected RF transformer, as shown in Figure 28(b). This configuration provides maximum rejection of common-mode noise sources and even order distortion components, thereby doubling the power to the output. The center tap on the primary side of the transformer is connected to AGND, enabling a dc current flow for both IOUT1 and IOUT2. Note that the ac performance of the THS5641A is optimum using this differential transformer coupled output, limiting the voltage swing at IOUT1 and IOUT2 to $\pm 0.5$ V. Figure 28. Driving a Doubly Terminated 50 $\Omega$ Cable ### sleep mode The THS5641A features a power-down mode that turns off the output current and reduces the supply current to less than 5 mA over the analog supply range of 3 V to 5.5 V and temperature range. The power-down mode is activated by applying a logic level 1 to the SLEEP pin (e.g., by connecting pin SLEEP to AVDD). An internal pulldown circuit at node SLEEP ensures that the THS5641A is enabled if the input is left disconnected. Power-up and power-down activation times depend on the value of external capacitor at node SLEEP. For a nominal capacitor value of 0.1 $\mu$ F power down takes less than 5 $\mu$ s, and approximately 3 ms to power backup. The SLEEP mode should not be used when an external control amplifier is used, as shown in Figure 25. ### definitions of specifications and terminology ### integral nonlinearity (INL) The relative accuracy or integral nonlinearity (INL), sometimes referred to as linearity error, is the maximum deviation of the output from the line between zero and full scale excluding the effects of zero code and full-scale errors. ### differential nonlinearity (DNL) The differential nonlinearity (DNL), sometimes referred to as differential error, is the difference between the measured and ideal 1 LSB amplitude change of any two adjacent codes. Monotonic means the output voltage changes in the same direction (or remains constant) as a change in the digital input code. ### offset error Offset error is defined as the deviation of the output current from the ideal of zero at a digital input value of 0. ### gain error Gain error is the error in slope of the DAC transfer function. ### signal-to-noise and distortion ratio (S/N+D or SINAD) S/N+D or SINAD is the ratio of the rms value of the output signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for S/N+D is expressed in decibels. ### spurious free dynamic range (SFDR) SFDR is the difference between the rms value of the output signal and the rms value of the largest spurious signal within a specified bandwidth. The value for SFDR is expressed in decibels. ### total harmonic distortion (THD) THD is the ratio of the rms sum of the first six harmonic components to the rms value of the fundamental signal and is expressed in decibels. ### output compliance range The maximum and minimum allowable voltage of the output of the DAC, beyond which either saturation of the output stage or breakdown may occur. ### settling time The time required for the output to settle within a specified error band. ### glitch energy The time integral of the analog value of the glitch transient. ### THS5641A 8-BIT, 100 MSPS, CommsDAC™ DIGITAL-TO-ANALOG CONVERTER SLAS277 -MARCH 2000 ### offset drift The change in offset error versus temperature from the ambient temperature ( $T_A = 25$ °C) in ppm of full-scale range per °C. ### gain drift The change in gain error versus temperature from the ambient temperature ( $T_A = 25^{\circ}C$ ) in ppm of full-scale range per $^{\circ}C$ . ### reference voltage drift The change in reference voltage error versus temperature from the ambient temperature ( $T_A = 25$ °C) in ppm of full-scale range per °C. ### THS5641A evaluation board An evaluation module (EVM) board for the THS5641A digital-to-analog converter is available for evaluation. This board allows the user the flexibility to operate the THS5641A in various configurations. Possible output configurations include transformer coupled, resistor terminated, and inverting/noninverting amplifier outputs. The digital inputs are designed to interface with the TMS320 C5000 or C6000 family of DSPs or to be driven directly from various pattern generators with the onboard option to add a resistor network for proper load termination. See the THS56x1 Evaluation Module User's Guide for more details (SLAU032). Figure 30. Board Layout, Layer 1 Figure 31. Board Layout, Layer 2 Figure 32. Board Layout, Layer 3 Figure 33. Board Layout, Layer 4 Figure 34. Board Layout, Layer 5 Table 2. Bill of Materials | QTY | REF. DES | PART NUMBER | DESCRIPTION | MFG. | |-----|-------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------|--------------------| | 3 | C1, C22, C31 | 1206ZC105KAT2A | Ceranucm 1 μF, 10 V, X7R, 10% | AVX | | 4 | C18, C19, C28, C35 | ECSTOJY475 | 6.3 V, 4.7 μF, tantalum | Panasonic | | 3 | C15, C24, C4 | ECSTOJY106 | 6.3 V, 10 μF, tantalum | Panasonic | | 0 | C25, C32 | | Ceramic, not installed, 50 V, X7R, 10% | | | 6 | C14, C2, C20, C26, C29, C33 | 12065C103KAT2A | Ceramic, 0.01 μF, 50 V, X7R, 10% | AVX | | 17 | C10, C11, C12, C13, C16,<br>C17, C21, C23, C27, C3, C30,<br>C34, C5, C6, C7, C8, C9 | 12065C104KAT2A | Ceramic, 0.1 μF, 50 V, X7R, 10% | AVX | | 2 | D1, D2 | AND/AND5GA or equivalent | GREEN LED, 1206 size SM chip LED | | | 4 | FB1, FB2, FB3, FB4 | 27-43-037447 | Fair-Rite SM beads #27-037447 | FairRite | | 1 | J1 | TSW-117-07-L-D or equivalent | 34-Pin header for IDC | Samtec | | 1 | J2 | KRMZ2 or equivalent | 2 Terminal screw connector,<br>2TERM_CON | Lumberg | | 1 | J3 | TSW-112-07-L-S or equivalent | Single row 12-pin header | Samtec | | 1 | J4 | KRMZ3 or equivalent | 3 Terminal screw connector | Lumberg | | 3 | J5, J6, J7 | 142-0701-206 or equivalent | PCB Mount SMA jack, SMA_PCB_MT | Johnson Components | | 0 | J8, J9 | 142-0701-206 or equivalent | PCB Mount SMA jack, not installed | Johnson Components | | 3 | L1, L2, L3 | DO1608C-472 | DO1608C-series, DS1608C-472 | Coil Craft | | 1 | R1 | 1206 | 1206 Chip resistor, 1.5K, 1/4 W, 1% | | | 4 | R10, R11, R4, R5 | CTS/CTS766-163-(R)330-G-TR | 8 Element isolated resistor pack, 33 $\Omega$ | | ### Table 2. Bill of Materials (Continued) | QTY | REF. DES | PART NUMBER | DESCRIPTION | MFG. | |-----|-----------------------|---------------------------------------|-------------------------------------------------|--------------| | 4 | R12, R19, R7, R9 | 1206 | 1206 Chip resistor, 33 Ω, 1/4 W, 1% | | | 5 | R13, R17. R2, R21, R8 | 1206 | 1206 Chip resistor, 0 Ω, 1/4 W, 1% | | | 1 | R14 | 3214W-1-502 E or equivalent | 4 mm SM Pot, 5K | Bourns | | 1 | R15 | 1206 | 1206 Chip resistor, 2.94K, 1/4 W, 1% | | | 1 | R16 | 1206 | 1206 Chip resistor, 3K, 1/4 W, 1% | | | 3 | R18, R24, R29 | 1206 | 1206 Chip resistor, 49.94K, 1/4 W, 1% | | | 3 | R20, R3, R6 | 1206 | 1206 Chip resistor, 10K, 1/4 W, 1% | | | 1 | R22 | 1206 | 1206 Chip resistor, 10K, 1/4 W, 1% | | | 1 | R23 | 1206 | 1206 Chip resistor, 100K, 1/4 W, 1% | | | 1 | R25 | 1206 | 1206 Chip resistor, TBD, 1/4 W, 1% | | | 4 | R26, R27, R28, R30 | 1206 | 1206 Chip resistor, 750K, 1/4 W, 1% | | | 1 | T1 | T1-1T-KK81 | RF Transformer, T1-1T-KK81 | MiniCircuits | | 2 | U1, U2 | SN74LVT245BDW | Octal bus transceiver, 3-state,<br>SN74LVT245B | TI | | 1 | U3 | SN74AHCT1G00DBVR/<br>SN74AHC1G00DBVR | Single gate NAND, SN74AHC1G00 | TI | | 1 | U4 | SN74AHCT1G32DBVR/<br>SN74AHCC1G32DBVR | Single 2 input positive or gate,<br>SN74AHC1G32 | TI | | | THS5641A | THS5641AIDW | DAC, 3-5.5 V, 8 Bit, 100 MSPS | TI | | | THS5651A | THS5651AIDW | DAC, 3-5.5 V, 10 Bit, 125 MSPS | TI | | | THS5661A | THS5661AIDW | DAC, 3-5.5 V, 12 Bit, 125 MSPS | TI | | | THS5671A | THS5647AIDW | DAC, 3-5.5 V, 14 Bit, 125 MSPS | TI | | 1 | SN74ALVC08 | SN74ALVC08D | Quad AND gate | TI | | 1 | LT1004D | LT1004CD-1-2/LT1004ID-1-2 | Precision 1.2 V reference | TI | | 0 | NOT INSTALLED | AD1580BRT | Precision voltage reference, not installed | | | 1 | THS3001 | THS3001CD/THS2001ID | THS3001 high-speed op amp | TI | | 4 | W2 | TSW-102-07-L-S or equivalent | 2 position jumper1" spacing, W2 | Samtec | | 3 | W3 | TSW-102-07-L-S or equivalent | 3 position jumper1" spacing, W3 | Samtec | | 2 | 2X3_JUMPER | TSW-102-07-L-S or equivalent | 6-Pin header dual row, 0.025×0.1, 2X3_JUMPER | Samtec | ### **MECHANICAL DATA** ### DW (R-PDSO-G\*\*) ### **16 PINS SHOWN** ### PLASTIC SMALL-OUTLINE PACKAGE - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 ### SLAS277 -MARCH 2000 ### **MECHANICAL DATA** ### PW (R-PDSO-G\*\*) ### 14 PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Of course, customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated