SLLS270C - MARCH 1997 - REVISED NOVEMBER 1999 - 21:3 Data Channel Compression at up to 163 Million Bytes per Second Throughput - Suited for SVGA, XGA, or SXGA Data Transmission From Controller to Display With Very Low EMI - 21 Data Channels Plus Clock In Low-Voltage TTL and 3 Data Channels Plus Clock Out Low-Voltage Differential - Operates From a Single 3.3-V Supply and 250 mW (Typ) - 5-V Tolerant Data Inputs - ESD Protection Exceeds 6 kV - SN75LVDS84 Has Falling Clock-Edge Triggered Inputs, SN75LVDS85 Has Rising Clock-Edge-Triggered Inputs - Packaged in Thin Shrink Small-Outline Package (TSSOP) With 20-Mil Terminal Pitch - Consumes Less Than 1 mW When Disabled - Wide Phase-Lock Input Frequency Range: 31 MHz to 68 MHz - No External Components Required for PLL - Outputs Meet or Exceed the Requirements of ANSI EIA/TIA-644 Standard - Improved Replacement for the DS90C561 ## DGG PACKAGE (TOP VIEW) | | P - | | 1 | |-------|-----|----|---------------------| | D4 [ | 1. | 48 | D3 | | Vcc [ | 2 | 47 | D2 | | D5 [ | 3 | 46 | GND | | D6 [ | 4 | 45 | [] D1 | | GND [ | 5 | 44 | D0 | | D7 [ | 6 | 43 | ] NC | | D8 [ | 7 | 42 | LVDSGND | | Vcc [ | 8 | 41 | ] Үом | | D9 [ | 9 | 40 | ] Y0P | | D10 [ | 10 | 39 | ] Y1M | | GND [ | 11 | 38 | ] Y1P | | D11 [ | 12 | 37 | LVDSV <sub>CC</sub> | | D12 [ | 13 | 36 | ] LVDSGND | | NC [ | 14 | 35 | ] Y2M | | D13 [ | 15 | 34 | ] Y2P | | D14 [ | 16 | 33 | CLKOUTM | | GND [ | 17 | 32 | CLKOUTP | | D15 [ | 18 | 31 | LVDSGND | | D16 [ | 19 | 30 | ] PLLGND | | D17 [ | 20 | 29 | PLLV <sub>CC</sub> | | Vcc [ | 21 | 28 | PLLGND | | D18 [ | 22 | 27 | SHTDN | | D19 [ | 23 | 26 | CLKIN | | GND [ | 24 | 25 | D20 | | | | | I | NC - Not Connected ## description The SN75LVDS84 and SN75LVDS85 FlatLink transmitters each contain three 7-bit parallel-load serial-out shift registers, a 7× clock synthesizer, and four low-voltage differential signaling (LVDS) line drivers in a single integrated circuit. These functions allow 21 bits of single-ended low-voltage TTL (LVTTL) data to be synchronously transmitted over three balanced-pair conductors for receipt by a compatible receiver, such as the SN75LVDS82 or SN75LVDS86. When transmitting, data bits D0 – D20 are each loaded into registers of the SN75LVDS84 upon the falling edge and into the registers of the SN75LVDS85 on the rising edge of the input clock signal (CLKIN). The frequency of CLKIN is multiplied seven times and then used to unload the data registers in 7-bit slices and serially. The three serial streams and a phase-locked clock (CLKOUT) are then output to LVDS output drivers. The frequency of CLKOUT is the same as the input clock, CLKIN. #### **AVAILABLE OPTIONS**† | LATCHING CLOCK EDGE | | | | | | |---------------------------------|---------------------------------|--|--|--|--| | FALLING | RISING | | | | | | SN75LVDS84DGG<br>SN75LVDS84DGGR | SN75LVDS85DGG<br>SN75LVDS85DGGR | | | | | <sup>&</sup>lt;sup>†</sup>The R suffix indicates taped and reeled packaging. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. FlatLink is a trademark of Texas Instruments Incorporated. TEXAS INSTRUMENTS POST OFFICE BOX 655303 • DALLAS, TEXAS 75265 # description (continued) The SN75LVDS84 or SN75LVDS85 require no external components and little or no control. The data bus appears the same at the input to the transmitter and output of the receiver with the data transmission transparent to the user(s). The only possible user intervention is the use of the shutdown/clear (SHTDN) active-low input to inhibit the clock and shut off the LVDS output drivers for lower power consumption. A low level on this signal clears all internal registers to a low level. The SN75LVDS84 and SN75LVDS85 are characterized for operation over ambient free-air temperatures of 0°C to 70°C. # functional block diagram Figure 1. Load and Shift Timing Sequences # schematics of input and output SLLS270C - MARCH 1997 - REVISED NOVEMBER 1999 # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | –0.5 V to 4 \ | |--------------------------------------------------------------|----------------------------------| | Output voltage range, VO (all terminals) | 0.5 V to V <sub>CC</sub> + 0.5 \ | | Input voltage range, V <sub>I</sub> (all terminals) | 0.5 V to 5.5 \ | | Continuous total power dissipation | See Dissipation Rating Table | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | NOTE 1: All voltage values are with respect to the GND terminals. ## **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \leq 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR <sup>‡</sup><br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | |---------|-----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------| | DGG | 1316 mW | 13.1 mW/°C | 726 mW | <sup>&</sup>lt;sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board mounted and with no air flow. ## recommended operating conditions | | MIN | NOM | MAX | UNIT | |------------------------------------------------|-----|-----|-----|------| | Supply voltage, V <sub>CC</sub> | 3 | 3.3 | 3.6 | V | | High-level input voltage, VIH | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | | | 0.8 | V | | Differential load impedance, Z <sub>L</sub> | 90 | | 132 | Ω | | Operating free-air temperature, T <sub>A</sub> | 0 | | 70 | °C | # timing requirements | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------------------------------------|-------------------|-----|-------------------|------| | t <sub>C</sub> | Input clock period | 14.7 | | 32.4 | ns | | t <sub>W</sub> | Pulse duration, high-level input clock | 0.4t <sub>C</sub> | | 0.6t <sub>C</sub> | ns | | t <sub>t</sub> | Transition time, input signal | | | 5 | ns | | t <sub>su</sub> | Setup time, data, D0 – D27 valid before CLKIN↓ ('84) or CLKIN↑ ('85) (See Figure 2) | 3 | | | ns | | th | Hold time, data, D0 – D27 valid after CLKIN↓ ('84) or CLKIN↑ ('85) (See Figure 2) | 1.5 | | | ns | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. SLLS270C - MARCH 1997 - REVISED NOVEMBER 1999 # electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------------------|-------|------| | VIT | Input threshold voltage | | | 1.4 | | V | | IVODI | Differential steady-state output voltage magnitude | $R_{I} = 100 \Omega$ | 247 | | 454 | mV | | Δ VOD | Change in the steady-state differential output voltage magnitude between opposite binary states | See Figure 3 | | | 50 | mV | | V <sub>OC(SS)</sub> | Steady-state common-mode output voltage | See Figure 3 | 1.125 | | 1.375 | V | | V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage | See Figure 3 | | 80 | 150 | mV | | lн | High-level input current | VIH = VCC | | | 20 | μΑ | | I <sub>I</sub> L | Low-level input current | V <sub>IL</sub> = 0 | | | ±10 | μΑ | | 1 | Short-circuit output current | $V_{O(Yn)} = 0$ | | | ±24 | mA | | IOS | | V <sub>OD</sub> = 0 | | | ±12 | mA | | loz | High-impedance output current | $V_O = 0$ to $V_{CC}$ | | | ±10 | μΑ | | | | Disabled,<br>All inputs at GND | | | 280 | μΑ | | ICC(AVG) | Quiescent supply current (average) | Enabled,<br>$R_L = 100 \Omega$ (4 places)<br>Gray-scale pattern (see Figure 4),<br>$V_{CC} = 3.3 V$ ,<br>$t_C = 15.38 \text{ ns}$ | | 68 | 80 | mA | | Change in the steady-state differed magnitude between opposite binary VOC(SS) Steady-state common-mode outpout VOC(PP) Peak-to-peak common-mode outpout current III Low-level input current IOS Short-circuit output current IOZ High-impedance output current | | Enabled,<br>$R_L = 100 \Omega$ , (4 places)<br>Worst-case pattern (see Figure 5),<br>$t_C = 15.38 \text{ ns}$ | | 75 | 100 | mA | | Cl | Input capacitance | | | 3 | | pF | <sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. # SN75LVDS84, SN75LVDS85 FLATLINK™ TRANSMITTERS SLLS270C - MARCH 1997 - REVISED NOVEMBER 1999 # switching characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN TYP <sup>†</sup> MAX | | MAX | UNIT | |---------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------|--------------------|------------------------------------|------| | t <sub>d0</sub> | Delay time, CLKOUT↑ to serial bit position 0 | | -0.2 | 0 | 0.2 | ns | | <sup>t</sup> d1 | Delay time, CLKOUT↑ to serial bit position 1 | | $\frac{1}{7}t_{C} - 0.2$ | | $\frac{1}{7}$ t <sub>C</sub> + 0.2 | ns | | t <sub>d2</sub> | Delay time, CLKOUT↑ to serial bit position 2 | $t_c = 15.38 \text{ ns } (\pm 0.2\%).$ | $\frac{2}{7}t_{C} - 0.2$ | | $\frac{2}{7}t_{C} + 0.2$ | ns | | t <sub>d3</sub> | Delay time, CLKOUT↑ to serial bit position 3 | | $\frac{3}{7}t_{C} - 0.2$ | | $\frac{3}{7}t_{C} + 0.2$ | ns | | t <sub>d4</sub> | Delay time, CLKOUT↑ to serial bit position 4 | | $\frac{4}{7}t_{C} - 0.2$ | | $\frac{4}{7}t_{C} + 0.2$ | ns | | t <sub>d5</sub> | Delay time, CLKOUT↑ to serial bit position 5 | | $\frac{7}{7}t_{\rm C} - 0.2$ | | $\frac{5}{7}t_{C} + 0.2$ | ns | | t <sub>d6</sub> | Delay time, CLKOUT↑ to serial bit position 6 | | $\frac{6}{7}t_{C} - 0.2$ | | $\frac{6}{7}$ t <sub>C</sub> + 0.2 | ns | | t <sub>sk(o)</sub> | Output skew, $t_n - \frac{n}{7}t_c$ | | -0.2 | | 0.2 | ns | | <sup>t</sup> d7 | Delay time, CLKIN↓ to CLKOUT↑ | $t_C$ = 15.38 ns (± 0.2%),<br> Input clock jitter < 50 ps <sup>‡</sup> ,<br>See Figure 6 | | 4.2 | | ns | | A 4 | Cycle time, Output clock jitter§ | $t_{\rm C}$ = 15.38 + 0.75 sin (2 $\pi$ 500E3t) $\pm$ 0.05 ns, See Figure 7 | | ±70 | | ps | | <sup>Δ</sup> ι <sub>C</sub> (0) | | $t_{\rm C}$ = 15.38 + 0.75 sin (2 $\pi$ 3E6t) $\pm$ 0.05 ns, See Figure 7 | | ±187 | | ps | | t <sub>W</sub> | Pulse duration, high-level output clock | | | $\frac{4}{7}t_{C}$ | | ns | | t <sub>t</sub> | Transition time, differential output voltage $(t_\Gamma \text{ or } t_f)$ | See Figure 3 | 260 | 700 | 1500 | ps | | t <sub>en</sub> | Enable time, SHTDN↑ to phase lock (Yn valid) | See Figure 8 | | 1 | | ms | | t <sub>dis</sub> | Disable time, SHTDN↓ to off state (CLKOUT low) | See Figure 9 | | 250 | | ns | <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ‡ |Input clock jitter| is the magnitude of the change in the input clock period. <sup>§</sup> Output clock jitter is the change in the output clock period from one cycle to the next cycle observed over 15000 cycles. ## PARAMETER MEASUREMENT INFORMATION NOTE A: All input timing is defined at 1.4 V on an input signal with a 10%-to-90% rise or fall time of less than 5 ns. Figure 2. Setup and Hold Time Definition NOTE A: The lumped instrumentation capacitance for any single-ended voltage measurement is less than or equal to 10 pF. When making measurements at YP or YM, the complementary output is similarly loaded. Figure 3. Test Load and Voltage Definitions for LVDS Outputs NOTES: A. The 16-grayscale test-pattern test device power consumption for a typical display pattern. - B. $V_{IH} = 2 V$ and $V_{IL} = 0.8 V$ - C. SN75LVDS84 shown (CLKIN is inverted for SN75LVDS85). Figure 4. 16-Grayscale Test-Pattern Waveforms NOTES: A. The worst-case test pattern produces nearly the maximum switching frequency for all of the LVDS outputs. - B. $V_{IH} = 2 V$ and $V_{IL} = 0.8 V$ - C. SN75LVDS84 shown (CLKIN is inverted for SN75LVDS85). Figure 5. Worst-Case Test-Pattern Waveforms Figure 7. Clock Jitter Test Setup #### TYPICAL CHARACTERISTICS NOTE A: SN75LVDS84 shown. Figure 8. Enable Time Waveforms NOTE A: SN75LVDS84 shown. Figure 9. Disable Time Waveforms ## **APPLICATION INFORMATION** NOTES: A. The five 100- $\Omega$ terminating resistors are recommended to be 0603 types. B. NA – not applicable, these unused inputs should be left open. Figure 12. Color Host to LCD Panel Application ## **APPLICATION INFORMATION** NOTES: A. The four 100- $\Omega$ terminating resistors are recommended to be 0603 types. B. NA – not applicable, these unused inputs should be left open. # Figure 13. 18-Bit Color Host to 24-Bit LCD Display Panel Application<sup>†</sup> † See the FlatLink Designer's Guide (SLLA012) for more application information. # **MECHANICAL INFORMATION** # DGG (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE PACKAGE #### **48 PIN SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated