Data sheet acquired from Harris Semiconductor SCHS271A CD54FCT245, CD74FCT245 **BiCMOS FCT Interface Logic, Octal-Bus Tranceivers, Three-State** January 1997 - Revised October 1999 #### **Features** - · Buffered Inputs - Typical Propagation Delay: 5.0ns at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ - Noninverting - SCR Latchup Resistant BiCMOS Process and Circuit Design - Speed of Bipolar FAST™/AS/S - 64mA Output Sink Current (74 Series) - 48mA Output Sink Current (54 Series) - Output Voltage Swing Limited to 3.7V at V<sub>CC</sub> = 5V - Controlled Output Edge Rates - Input/Output Isolation to V<sub>CC</sub> - BiCMOS Technology with Low Quiescent Power ## Description The CD54/74FCT245 octal bus transceiver uses a small geometry BiCMOS technology. The output stage is a combination of bipolar and CMOS transistors that limits the output HIGH level to two diode drops below $V_{CC}$ . This resultant lowering of output swing (0V to 3.7V) reduces power bus ringing (a source of EMI) and minimizes $V_{CC}$ bounce and ground bounce and their effects during simultaneous output switching. The output configuration also enhances switching speed and is capable of sinking 48mA to 64mA. The CD54/74FCT245 is a noninverting, three-state, bidirectional transceiver/buffer intended for two-way transmission from"A" bus to "B" bus or "B" bus to "A" bus. The logic level present on the Direction Input (DIR) determines the data direction. When the Output Enable input is HIGH, the outputs are in the high impedance state. ## **Ordering Information** | PART NUMBER | TEMP.<br>RANGE ( <sup>O</sup> C) | PACKAGE | PKG.<br>NO. | |-------------|----------------------------------|------------|-------------| | CD74FCT245E | 0 to 70 | 20 Ld PDIP | E20.3 | | CD74FCT245M | 0 to 70 | 20 Ld SOIC | M20.3 | | CD54FCT245E | -55 to 125 | 20 Ld PDIP | E20.3 | NOTE: When ordering the suffix M and SM packages, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. #### Pinout CD54FCT245, CD74FCT245 (PDIP, SOIC) TOP VIEW # Functional Diagram TRUTH TABLE (NOTE 1) | CONTRO | | | | | |--------|-----|-----------------|--|--| | ŌĒ | DIR | OPERATION | | | | L | L | B Data to A Bus | | | | L | Н | A Data to B Bus | | | | Н | X | Isolation | | | #### NOTES: - 1. H = High Voltage Level - L = Low Voltage Level - X = Irrelevant - 2. To prevent excess currents in the High-Z (isolation) modes, all I/O terminals should be terminated with 10k $\Omega$ to 1 M $\Omega$ resistors. # IEC Logic Symbol ### CD74FCT245, CD54FCT245 ## CD54FCT245, CD74FCT245 ## **Absolute Maximum Ratings** | DC Supply Voltage (V <sub>CC</sub> ) | ).5V to 6.0V | |--------------------------------------------------------|--------------| | DC Input Diode Current, $I_{IK}$ (for $V_I < -0.5V$ ) | 20mA | | DC Output Diode Current, $I_{OK}$ (for $V_O < -0.5V$ ) | 50mA | | DC Output Sink Current per Output Pin, IO | 70mA | | DC Output Source Current per Output Pin, IO | 30mA | | DC V <sub>CC</sub> Current (I <sub>CC</sub> ) | 140mA | | DC Ground Current (I <sub>GND</sub> ) | 528mA | | | | ## **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | PDIP Package | 69 | | SOIC Package | 58 | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Storage Temperature Range6 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300 <sup>0</sup> C | | (SOIC Lead Tips Only) | | ## **Operating Conditions** | Operating Temperature Range (T <sub>A</sub> ) | 55°C to 125°C | |-----------------------------------------------------------|-------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | | CD74 Series, $T_A = 0^{\circ}C$ to $70^{\circ}C$ | 4.75V to 5.25V | | CD54 Series, $T_A = -55^{\circ}C$ to $125^{\circ}C \dots$ | 4.5V to 5.5V | | DC Input Voltage, V <sub>1</sub> | 0 to V <sub>CC</sub> | | DC Output Voltage, VO | $\dots$ 0 to $\leq$ V <sub>CC</sub> | | Input Rise and Fall Slew Rate, dt/dv | 0 to 10ns/V | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{\mbox{\scriptsize JA}}$ is calculated in accordance with JESD 51. Electrical Specifications 74FCT Commercial Temperature Range $0^{\circ}$ C to $70^{\circ}$ C, $V_{CC}$ Max = 5.25V, $V_{CC}$ Min = 4.75V 54FCT Extended Industrial Temperature Range -55 $^{\circ}$ C to $125^{\circ}$ C; $V_{CC}$ Max = 5.5V, $V_{CC}$ Min = 4.5V | | | TEST | | | AMBIENT TEMPERATURE (T <sub>A</sub> ) | | | | | | | |----------------------------------------------------------------------------------------|------------------|-------------------------------------------------|---------------------|---------------------|---------------------------------------|------|-------------|------|----------------|------|-------| | | | | CONDITIONS | | 25°C | | 0°C TO 70°C | | -55°C TO 125°C | | | | PARAMETER | SYMBOL | ٧ <sub>I</sub> | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | High Level Input Voltage | $V_{IH}$ | | | 4.5 to 5.5 | 2 | - | 2 | - | 2 | - | V | | Low Level Input Voltage | V <sub>IL</sub> | | | 4.5 to 5.5 | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | V <sub>IH</sub> or | -15 | Min | 2.4 | - | 2.4 | - | - | - | V | | | | $V_{IL}$ | -12 | Min | 2.4 | - | - | - | 2.4 | - | V | | Low Level Output Voltage | V <sub>OL</sub> | V <sub>IH</sub> or | 64 | Min | - | 0.55 | - | 0.55 | - | - | V | | | | $\vee_{IL}$ | 48 | Min | = | 0.55 | - | - | - | 0.55 | V | | High Level Input Current | lін | V <sub>CC</sub> | | Max | - | 0.1 | - | 1 | - | 1 | μΑ | | Low Level Input Current | I <sub>IL</sub> | GND | | Max | - | -0.1 | - | -1 | - | -1 | μΑ | | Three-State Leakage | I <sub>OZH</sub> | V <sub>CC</sub> | | Max | - | 0.5 | - | 10 | - | 10 | μΑ | | Current | I <sub>OZL</sub> | GND | | Max | - | -0.5 | - | -10 | - | -10 | μΑ | | Short Circuit Output Current (Note 4) | I <sub>OS</sub> | V <sub>CC</sub> or<br>GND<br>V <sub>O</sub> = 0 | | Max | -60 | - | -60 | - | -60 | - | mA | | Input Clamp Voltage | V <sub>IK</sub> | V <sub>CC</sub> or<br>GND | -18 | Min | - | -1.2 | - | -1.2 | - | -1.2 | V | | Quiescent Supply Current,<br>MSI | Icc | V <sub>CC</sub> or<br>GND | 0 | Max | - | 8 | - | 80 | - | 500 | μΑ | | Additional Quiescent Supply<br>Current per Input Pin TTL In-<br>puts High, 1 Unit Load | Δl <sub>CC</sub> | 3.4V<br>(Note 5) | | Max | - | 1.6 | - | 1.6 | - | 2 | mA | #### NOTES: - 4. Not more than one output should be shorted at one time. Test duration should not exceed 100ms. - 5. Inputs that are not measured are at $V_{\mbox{\footnotesize{CC}}}$ or GND. - 6. FCT Input Loading: All inputs are 1 unit load. Unit load is $\Delta I_{CC}$ limit specified in Static Characteristics Chart, e.g., 1.6mA Max at $70^{\circ}C$ . ## CD54FCT245, CD74FCT245 ## **Switching Specifications** $t_r$ , $t_f$ = 2.5ns, $C_L$ = 50pF, $R_L$ - See Figure 3 | | | | AMBIENT TEMPERATURE (T <sub>A</sub> ) | | | | | | | | |---------------------------------------------------------------------------------------------------|-------------------------------------|------------------------|---------------------------------------|-----|---------|-----|------------------|---------|------|-------| | | | V | 25°C | 0° | C TO 70 | °С | -55 <sup>0</sup> | C TO 12 | 25°C | | | PARAMETER | SYMBOL | V <sub>CC</sub><br>(V) | TYP | MIN | TYP | MAX | MIN | ТҮР | MAX | UNITS | | Propagation Delays<br>Data to Outputs) | t <sub>PLH</sub> , t <sub>PHL</sub> | 5 | 5 | 1.5 | - | 7 | 1.5 | - | 7.5 | ns | | Output Enable to Output | t <sub>PZL</sub> , t <sub>PZH</sub> | 5 | 6 | 1.5 | - | 9.5 | 1.5 | - | 10 | ns | | Output Disable to Output | t <sub>PLZ</sub> , t <sub>PHZ</sub> | 5 | 6 | 1.5 | - | 7.5 | 1.5 | - | 10 | ns | | Power Dissipation<br>Capacitance | C <sub>PD</sub> | - | 49 | - | 49 | - | - | 49 | - | pF | | Min (Valley) V <sub>OHV</sub> During Switching of Other Outputs (Output Under Test Not Switching) | V <sub>OHV</sub> | 5 | 0.5 | - | - | - | - | - | ı | > | | Max (Peak) V <sub>OLP</sub> During Switching of Other Outputs (Output Under Test Not Switching) | V <sub>OLP</sub> | 5 | 1 | - | - | - | - | - | - | V | | Input Capacitance | Cl | - | - | - | - | 10 | - | - | 10 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | - | - | - | - | 15 | - | - | 15 | pF | ## NOTES: 7. 5V: Min is at 5.5V, Max is at 4.5V. 5V: Min is at 5.25V for $0^{o}$ C to $70^{o}$ C, Max is at 4.75V for $0^{o}$ C to $70^{o}$ C, Typ is at 5V. 8. $C_{PD}$ , measured per function, is used to determine the dynamic power consumption. $P_{D}$ (per package) = $V_{CC}$ $I_{CC}$ + $\Sigma$ ( $V_{CC}$ $^{2}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ $^{6}$ f<sub>O</sub> = output frequency f<sub>I</sub>= input frequency ## Test Circuits and Waveforms #### NOTE: 9. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; $Z_{\mbox{OUT}} \leq$ 500; $t_{\mbox{f}},\,t_{\mbox{f}} \leq$ 2.5ns. FIGURE 1. TEST CIRCUIT FIGURE 2. SETUP, HOLD, AND RELEASE TIMING FIGURE 4. ENABLE AND DISABLE TIMING #### **SWITCH POSITION** | TEST | SWITCH | | | | | |---------------------------------------------------------------------------|--------|--|--|--|--| | t <sub>PLZ</sub> , t <sub>PZL</sub> , Open Drain | Closed | | | | | | t <sub>PHZ</sub> , t <sub>PZH</sub> , t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | | | | ### **DEFINITIONS:** C<sub>L</sub> = Load capacitance, includes jig and probe capacitance. $R_T$ = Termination resistance, should be equal to $Z_{OUT}$ of the Pulse Generator. $V_{IN} = 0V$ to 3V. Input: $t_r = t_f = 2.5$ ns (10% to 90%), unless otherwise specified FIGURE 3. PULSE WIDTH FIGURE 5. PROPAGATION DELAY #### NOTES: - 10. $V_{OLP}$ is measured with respect to a ground reference near the output under test. $V_{OHV}$ is measured with respect to $V_{OH}$ . - 11. Input pulses have the following characteristics: $P_{RR} \le 1 MHz$ , $t_f = 2.5 ns$ , $t_f = 2.5 ns$ , skew 1ns. - 12. R.F. fixture with 700MHz design rules required. IC should be soldered into test board and bypassed with 0.1μF capacitor. Scope and probes require 700MHz bandwidth. #### FIGURE 6. SIMULTANEOUS SWITCHING TRANSIENT WAVEFORMS #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated