- **Members of the Texas Instruments** Widebus™ Family - Inputs Are TTL-Voltage Compatible - **Noninverting Outputs** - Two 16-Bit, Back-to-Back Registers Store **Data Flowing in Both Directions** - Flow-Through Architecture Optimizes **PCB Layout** - Distributed V<sub>CC</sub> and GND Pin Configuration **Minimizes High-Speed Switching Noise** - **EPIC™** (Enhanced-Performance Implanted CMOS) 1-µm Process - 500-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) Packages Using 25-mil Center-to-Center Pin Spacings and 380-mil Fine-Pitch Ceramic Flat (WD) Packages Using 25-mil Center-to-Center Pin Spacings #### description The 'ACT16952 are 16-bit registered transceivers that contain two sets of D-type flip-flops for temporary storage of data flowing in either direction. They can be used as two 8-bit transceivers or one 16-bit transceiver. Data on the A or B bus is stored in registers on the low-to-high transition of the clock (CLKAB or CLKBA) input, provided that the clock-enable ( $\overline{CEAB}$ or $\overline{CEBA}$ ) input is low. Taking the output-enable (OEAB or OEBA) input low accesses the data on either port. To avoid false clocking of the flip-flops, CEAB (or CEBA) should not be switched from low to high while CLKAB (or CLKBA) is low. **54ACT16952...WD PACKAGE** 74ACT16952...DL PACKAGE (TOP VIEW) The 74ACT16952 is packaged in TI's shrink small-outline package, which provides twice the I/O pin count and functionality of standard small-outline packages in the same printed-circuit-board area. The 54ACT16952 is characterized for operation over the full military temperature range of -55°C to 125°C. The 74ACT16952 is characterized for operation from -40°C to 85°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. # 54ACT16952, 74ACT16952 16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS SCAS159C - JANUARY 1991 - REVISED APRIL 1996 #### **FUNCTION TABLE**† | | INPUTS | | | | | | | | |------|------------|------|---|--------------------------------------|--|--|--|--| | CEAB | CLKAB | OEAB | Α | В | | | | | | Н | Х | L | Χ | в <sub>0</sub> ‡ | | | | | | Х | Н | L | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> ‡ | | | | | | L | $\uparrow$ | L | L | L | | | | | | L | $\uparrow$ | L | Н | Н | | | | | | Х | X | Н | Χ | Z | | | | | <sup>†</sup> A-to-B data flow is shown; B-to-A data flow is similar but uses CEBA, CLKBA, and OEBA. <sup>‡</sup>Level of B before the indicated steady-state input conditions were established # logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) **To Seven Other Channels** **TEXAS** ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |--------------------------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1)—C | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, V <sub>O</sub> (see Note 1)C | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }$ ( $V_{ C }$ or $V_{ C }$ $V_{ C }$ | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±400 mA | | Maximum package power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): DL package | 1.4 W | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions (see Note 3) | | | 54ACT16952 | | | 74ACT16952 | | | UNIT | |----------------|------------------------------------|------------|-----|-----|------------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | 2 | | | V | | | VIL | Low-level input voltage | 0.8 | | | | 0.8 | V | | | ٧ <sub>I</sub> | Input voltage | 0 | Q | VCC | 0 | | VCC | V | | ٧o | Output voltage | 0 | Ç | VCC | 0 | | VCC | V | | loh | High-level output current | 4 | 2 | -24 | | | -24 | mA | | loL | Low-level output current | Q. | , | 24 | | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | | 10 | 0 | | 10 | ns/V | | TA | Operating free-air temperature | -55 | | 125 | -40 | | 85 | °C | NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils. ## 54ACT16952, 74ACT16952 16-BIT REGISTERED TRANSCEIVERS WITH 3-STATE OUTPUTS SCAS159C - JANUARY 1991 - REVISED APRIL 1996 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DA. | DAMETED | TEST CONDITIONS | Ι,, | T, | Δ = 25°C | | 54ACT | 16952 | 74ACT16952 | | UNIT | | |--------------------|----------------|---------------------------------------------------------------|--------------|--------------|----------|------|-------|-------|-----------------------------|------|------|------| | PARAMETER | | TEST CONDITIONS | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | Jan - 50 u A | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | | | | | | IOH = -50 μA | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | | | | \/o | | 1011 - 24 mA | 4.5 V | 3.94 | | | 3.8 | | 3.8 | | V | | | VOH | | I <sub>OH</sub> = -24 mA | 5.5 V | 4.94 | | | 4.8 | | 4.8 | | V | | | | | I <sub>OH</sub> = -50 mA <sup>†</sup> | 5.5 V | | | | | | | | | | | | | I <sub>OH</sub> = -75 mA <sup>†</sup> | 5.5 V | | | | 3.85 | 3 | 3.85 | | | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | | | | | | ΙΟΣ = 30 μΑ | 5.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | | \ \/a: | | I <sub>OL</sub> = 24 mA | 4.5 V | | | 0.36 | | 0.44 | | 0.44 | | | | VOL | | | )L = 24 IIIA | OL = 24 IIIA | 5.5 V | | | 0.36 | $\mathcal{D}_{\mathcal{N}}$ | 0.44 | | 0.44 | | | | I <sub>OL</sub> = 50 mA <sup>†</sup> | 5.5 V | | | | 70, | | | | | | | | | I <sub>OL</sub> = 75 mA <sup>†</sup> | 5.5 V | | | | 40 | 1.65 | | 1.65 | | | | IĮ | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±0.1 | | ±1 | | ±1 | μΑ | | | loz‡ | A or B ports | $V_O = V_{CC}$ or GND | 5.5 V | | | ±0.5 | | ±5 | | ±5 | μΑ | | | Icc | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 8 | | 80 | | 80 | μΑ | | | ΔI <sub>CC</sub> § | | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V | | | 0.9 | | 1 | | 1 | mA | | | Ci | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3 | | | | | | pF | | | C <sub>io</sub> | A or B ports | $V_O = V_{CC}$ or GND | 5 V | | 12 | | | | | | pF | | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. # timing requirements over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) | | | | $T_A = 2$ | T <sub>A</sub> = 25°C | | 54ACT16952 | | 74ACT16952 | | | |------------------------------------|---------------------------------|--------------|-----------|-----------------------|-----|------------|-----|------------|------|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | f <sub>clock</sub> Clock frequency | | 0 | 75 | 0 | 75 | 0 | 75 | MHz | | | | t <sub>W</sub> | Pulse duration, CLK high or low | | 6.7 | | 6.7 | 4 | 6.7 | | ns | | | | | Data | 5 | | 5 | 7.71 | 5 | | | | | t <sub>su</sub> | Setup time before CLK↑ | CEAB or CEBA | 6.5 | | 6.5 | 7/ | 6.5 | | ns | | | t <sub>h</sub> Hold time | | Data | 1 | | `@1 | | 1 | | no | | | | Hold time after CLK↑ | CEAB or CEBA | 0 | | 0 | | 0 | | ns | | <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. # switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM TO | T <sub>A</sub> = 25°C | | | 54ACT16952 | | 74ACT16952 | | UNIT | | |------------------|--------------|-----------------------|-----|-----|------------|-----|------------|-----|------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | f <sub>max</sub> | | | 75 | | | 75 | | 75 | | MHz | | <sup>t</sup> PLH | CLK | A or B | 4.7 | 8.5 | 10.7 | 4.7 | 11.8 | 4.7 | 11.8 | | | t <sub>PHL</sub> | | | 4.9 | 8.7 | 10.5 | 4.9 | 11.7 | 4.9 | 11.7 | ns | | <sup>t</sup> PLH | CEBA or CEAB | A or B | 4.7 | 8.5 | 10.7 | 4.7 | 11.8 | 4.7 | 11.8 | ns | | <sup>t</sup> PHL | | | 4.9 | 8.7 | 10.5 | 4.9 | 11.7 | 4.9 | 11.7 | 115 | | <sup>t</sup> PZH | OFDA - OFAB | A or B | 3.4 | 8.1 | 10.2 | 3.4 | 11.2 | 3.4 | 11.2 | 20 | | t <sub>PZL</sub> | OEBA or OEAB | | 4.2 | 9.6 | 11.8 | 4.2 | 13 | 4.2 | 13 | ns | | <sup>t</sup> PHZ | | OEBA or OEAB A or B | 5.2 | 7.5 | 8.9 | 5.2 | 9.4 | 5.2 | 9.4 | ne | | tPLZ | OEBA or OEAB | | 4.5 | 6.7 | 8.2 | 4.5 | 8.7 | 4.5 | 8.7 | ns | # operating characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C | PARAMETER | | | TEST CO | TYP | UNIT | | |-----------------|-----------------------------------------------|-----------------|------------------------|-----------|------|----| | C <sub>pd</sub> | Power dissipation capacitance per transceiver | Outputs enabled | $C_L = 50 \text{ pF},$ | f = 1 MHz | 55 | pF | #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f = 3$ ns. - D. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated