Data sheet acquired from Harris Semiconductor SCHS187 CD74HC533, CD74HCT533, CD74HC563, CD74HCT563 High Speed CMOS Logic Octal Inverting Transparent Latch, Three-State Outputs January 1998 #### Features - Common Latch-Enable Control - Common Three-State Output Enable Control - Buffered Inputs - Three-State Outputs - . Bus Line Driving Capacity - Typical Propagation Delay = 13ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25<sup>o</sup>C (Data to Output) - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1 \mu A$ at $V_{OI}$ , $V_{OH}$ ### Description The Harris CD74HC533, CD74HCT533, CD74HC563, and CD74HCT563 are high speed Octal Transparent Latches manufactured with silicon gate CMOS technology. They possess the low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LSTTL devices. The outputs are transparent to the inputs when the latch enable $(\overline{LE})$ is high. When the latch enable $(\overline{DE})$ goes low the data is latched. The output enable $(\overline{OE})$ controls the three-state outputs. When the output enable $(\overline{OE})$ is high the outputs are in the high impedance state. The latch operation is independent to the state of the output enable. The CD74HC533 and CD74HCT533 are identical in function to the CD74HC563 and CD74HCT563 but have different pinouts. The CD74HC533 and CD74HCT533 are similar to the CD74HC373 and CD74HCT373; the latter are non-inverting types. ### Ordering Information | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |-------------|---------------------|------------|-------------| | CD74HC533E | -55 to 125 | 20 Ld PDIP | F20.3 | | CD74HCT533E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HC563E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HCT563E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HCT563M | -55 to 125 | 20 Ld SOIC | M20.3 | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer and die for this part number are available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. ### **Pinouts** # Functional Block Diagram ### CD74HC/HCT533 **TRUTH TABLE** | OUTPUT ENABLE | LATCH ENABLE | DATA | Q OUTPUT | |---------------|--------------|------|----------| | L | Н | H | L | | L | Н | L | Н | | L | L | I | Н | | L | L | h | L | | Н | Х | Х | Z | NOTE: H = High Voltage Level, L = Low Voltage Level, X = Don't Care, Z = High Impedance State, I = Low voltage level one set-up time prior to the high to low latch enable transition, <math>h = High Voltage level one set-up time prior to the high to low latch enable transition. ### **Absolute Maximum Ratings** ### #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | PDIP Package | . 125 | | SOIC Package | . 120 | | Maximum Junction Temperature | 150 <sup>o</sup> C | | Maximum Storage Temperature Range | -65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ### **Operating Conditions** | Temperature Range, $T_A$ 55 $^{0}$ C to 125 $^{0}$ C Supply Voltage Range, $V_{CC}$ | |-------------------------------------------------------------------------------------| | HC Types2V to 6V | | HCT Types | | 71 | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. ### **DC Electrical Specifications** | | | COND | ST<br>ITIONS | ıs | | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | | |-----------------------------|-----------------|---------------------------|---------------------|---------------------|-------|------|------|------|---------------|------|----------------|-------|------|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | HC TYPES | | | | | | | | | | - | - | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | ٧ | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | ٧ | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | ٧ | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | ٧ | | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | ٧ | | | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | ] | | | | | | | -6 | 4.5 | 3.98 | 1 | - | 3.84 | - | | Voltage<br>TTL Loads | | | -7.8 | 6 | 5.48 | 1 | 1 | 5.34 | - | 5.2 | - | ٧ | | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | ı | 1 | 0.1 | i | 0.1 | - | 0.1 | V | | | | Voltage<br>CMOS Loads | | $V_{IL}$ | V <sub>IL</sub> | ۷IL | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Low Level Output | 1 | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | Voltage<br>TTL Loads | | | 7.8 | 6 | ı | ı | 0.26 | - | 0.33 | - | 0.4 | V | | | | Input Leakage<br>Current | lι | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | ı | - | 8 | - | 80 | - | 160 | μА | | | # DC Electrical Specifications (Continued) | | | TEST<br>CONDITIONS | | | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |----------------------------------------------------------------------------------|------------------|---------------------------------------|-----------------------------------------------|---------------------|------|-----|------|---------------|------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Three-State Leakage<br>Current | - | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 6 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | | HCT TYPES | - | • | • | • | | | | | • | • | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lı | V <sub>CC</sub> to<br>GND | - | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Three-State Leakage<br>Current | - | V <sub>IL</sub> or<br>V <sub>IH</sub> | V <sub>O</sub> =<br>V <sub>CC</sub> or<br>GND | 5.5 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load<br>(Note 4) | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |---------|------------| | D0 - D7 | 0.15 | | ΙĒ | 0.30 | | ŌĒ | 0.55 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., $360\mu A$ max at $25^{\circ}C$ . <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # **Prerequisite For Switching Specifications** | | | TEST | v <sub>cc</sub> | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |-----------------------------|----------------|------------|-----------------|------|-----|-----|---------------|-----|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | - | - | | | | | LE Pulse Width | t <sub>W</sub> | - | 2 | 80 | - | - | 100 | - | 120 | - | ns | | | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | Set-up Time Data to LE | tsu | - | 2 | 50 | - | - | 65 | - | 75 | - | ns | | | | | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | | | | | 6 | 9 | - | - | 11 | - | 13 | - | ns | | Hold Time, Data to LE | t <sub>H</sub> | - | 2 | 35 | - | - | 45 | - | 55 | - | ns | | (533) | | | 4.5 | 7 | - | - | 9 | - | 11 | - | ns | | | | | 6 | 6 | - | - | 8 | - | 7 | - | ns | | Hold Time, Data to LE | t <sub>H</sub> | - | 2 | 4 | - | - | 4 | - | 4 | - | ns | | (563) | | | 4.5 | 4 | - | - | 4 | - | 4 | - | ns | | | | | 6 | 4 | - | - | 4 | - | 4 | - | ns | | HCT TYPES | | | | | | | | | | | | | LE Pulse Width | t <sub>w</sub> | - | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | Set-up Time Data to LE | t <sub>w</sub> | - | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | | Hold Time, Data to LE (533) | tH | - | 4.5 | 8 | - | - | 10 | - | 12 | - | ns | | Hold Time, Data to LE (563) | t <sub>H</sub> | - | 4.5 | 5 | - | - | 5 | - | 5 | - | ns | # **Switching Specifications** Input $t_p$ , $t_f = 6ns$ | | | TEST | | 25 | o°C | -40°C TO 85°C | -55°C TO<br>125°C | | |-----------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|-------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 165 | 205 | 250 | ns | | Data to Qn<br>(HC533) | | | 4.5 | - | 33 | 41 | 50 | ns | | , | | | 6 | - | 28 | 35 | 43 | ns | | | | C <sub>L</sub> = 15pF | 5 | 13 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | Data to Qn<br>(HC563) | | | 4.5 | - | 30 | 38 | 45 | ns | | (************************************** | | | 6 | - | 26 | 33 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 175 | 220 | 265 | ns | | LE to Qn<br>(HC533) | | | 4.5 | - | 35 | 44 | 53 | ns | | , | | | 6 | - | 30 | 37 | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 165 | 205 | 250 | ns | | LE to Qn<br>(HC563) | | | 4.5 | - | 33 | 41 | 50 | ns | | ( 3-) | | | 6 | - | 28 | 35 | 43 | ns | | | | C <sub>L</sub> = 15pF | 5 | 13 | - | - | - | ns | # Switching Specifications Input $t_{r}$ , $t_{f}$ = 6ns (Continued) | | | TEST | | 25 | °c | -40°C TO 85°C | -55°C TO<br>125°C | | |--------------------------------------------------|---------------------------------------|-----------------------|---------------------|-----|-----|---------------|-------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | Enable Times | t <sub>PZH</sub> , t <sub>PZL</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | (HC533) | | | 4.5 | - | 30 | 38 | 45 | ns | | | | | 6 | - | 26 | 33 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Disable Times | t <sub>PHZ</sub> , t <sub>PLZ</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | (HC533) | | | 4.5 | - | 30 | 38 | 45 | ns | | | | | 6 | - | 26 | 33 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Enable and Disable Times | t <sub>PZH</sub> , t <sub>PZL</sub> , | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | (HC563) | t <sub>PHZ</sub> , t <sub>PLZ</sub> | | 4.5 | - | 30 | 38 | 45 | ns | | | | | 6 | - | 26 | 33 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Input Capacitance | Cl | - | - | - | 10 | 10 | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 42 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay,<br>Data to Qn | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 34 | 43 | 51 | ns | | (HC/HCT533) | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 30 | 38 | 45 | ns | | Data to Qn<br>(HC/HCT563) | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | ı | 38 | 48 | 57 | ns | | LE to Qn<br>(HC/HCT533) | | C <sub>L</sub> = 15pF | 5 | 16 | - | - | - | ns | | Propagation Delay, | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 35 | 44 | 53 | ns | | LE to Qn<br>(HC/HCT563) | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Enable Times | t <sub>PLZ</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 35 | 44 | 53 | ns | | (HC/HCT533) | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Disable Times | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 30 | 38 | 45 | ns | | (HC/HCT533) | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Enable and Disable Times | t <sub>PZH</sub> , t <sub>PZL</sub> , | C <sub>L</sub> = 50pF | 4.5 | - | 35 | 44 | 53 | ns | | (HC/HCT563) | t <sub>PHZ</sub> , t <sub>PLZ</sub> | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Input Capacitance | C <sub>I</sub> | - | - | - | 10 | 10 | 10 | pF | | Power Dissipation Capacitance (Notes 5, 6) | C <sub>PD</sub> | - | 5 | 42 | - | - | - | pF | #### NOTES: - 5. $C_{\mbox{PD}}$ is used to determine the no-load dynamic power consumption, per latch. - 6. P<sub>D</sub> (total power per latch) = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup> f<sub>i</sub> + Σ C<sub>L</sub> V<sub>CC</sub><sup>2</sup> f<sub>o</sub> where f<sub>i</sub> = Input Frequency, f<sub>o</sub> = Output Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage. ### Test Circuits and Waveforms NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS #### Test Circuits and Waveforms (Continued) 6ns 3V V<sub>CC</sub> OUTPUT OUTPUT 90% DISABLE 50% DISABLE 10% 0.3 GND GND t<sub>PZL</sub> → - t<sub>PLZ</sub> → t<sub>PZL</sub> ► t<sub>PLZ</sub> → **OUTPUT LOW** OUTPUT LOW 50% TO OFF TO OFF 1.3V 10% 10% ◆ t<sub>PHZ</sub> ◆ - t<sub>PZH</sub> · t<sub>PHZ</sub> → tpzh -90% 90% **OUTPUT HIGH OUTPUT HIGH** 50% TO OFF TO OFF 1.3V OUTPUTS **OUTPUTS OUTPUTS OUTPUTS OUTPUTS OUTPUTS** FIGURE 7. HC THREE-STATE PROPAGATION DELAY WAVEFORM DISABLED **ENABLED** FIGURE 8. HCT THREE-STATE PROPAGATION DELAY WAVEFORM **DISABLED** **ENABLED** ENABLED **ENABLED** NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 9. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated