Data sheet acquired from Harris Semiconductor SCHS188 CD74HC534, CD74HCT534, CD74HC564 High Speed CMOS Logic Octal D-Type Flip-Flop, Three-State Inverting Positive-Edge Triggered January 1998 #### Features - Buffered Inputs - Common Three-State Output-Enable Control - Three-State Outputs - . Bus Line Driving Capability - Typical Propagation Delay = 13ns at V<sub>CC</sub> = 5V, C<sub>L</sub> = 15pF, T<sub>A</sub> = 25°C (Clock to Output) - Fanout (Over Temperature Range) - Standard Outputs........... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) # Description The Harris CD74HC534, CD74HCT534, CD74HC564 and CD74HCT564 are high speed Octal D-Type Flip-Flops manufactured with silicon gate CMOS technology. They possess the low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LSTTL loads. Due to the large output drive capability and the three-state feature, these devices are ideally suited for interfacing with bus lines in a bus organized system. The two types are functionally identical and differ only in their pinout arrangements. The CD74HC534, CD74HCT534, CD74HC564 and CD74HCT564 are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are inverted and transferred to the Q outputs on the positive going transition of the CLOCK input. When a high logic level is applied to the OUTPUT ENABLE input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements. The CD74HCT logic family is speed, function, and pin compatible with the standard 74LS logic family. ## **Ordering Information** | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | PKG.<br>NO. | |-------------|------------------|------------|-------------| | CD74HC534E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HCT534E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HC564E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HCT564E | -55 to 125 | 20 Ld PDIP | E20.3 | | CD74HC564M | -55 to 125 | 20 Ld SOIC | M20.3 | | CD74HCT564M | -55 to 125 | 20 Ld SOIC | M20.3 | #### NOTES: - When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer and die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. #### **Pinouts** CD74HC534, CD74HCT534 (PDIP) CD74HC564, CD74HCT564 (PDIP, SOIC) TOP VIEW TOP VIEW <u>oe</u> [1 20 V<sub>CC</sub> OE 20 V<sub>CC</sub> $\overline{\mathsf{Q0}}$ 19 Q7 19 Q0 18 Q1 D0 18 D7 D1 17 Q2 D1 77 D6 D2 16 Q3 Q1 16 Q6 D3 15 Q4 Q2 15 Q5 D4 14 Q5 14 D5 D2 D5 13 D4 13 Q6 D3 D<sub>6</sub> 12 Q7 $\overline{Q3}$ 12 Q4 D7 9 11 CP 11 CP GND 10 GND # Functional Diagram # TRUTH TABLE | | INPUTS | | | | | | | |----|----------|----|-----------|--|--|--|--| | ŌĒ | СР | Qn | | | | | | | L | <b>↑</b> | Н | L | | | | | | L | <b>↑</b> | L | Н | | | | | | L | L | Х | No Change | | | | | | Н | Х | Х | Z | | | | | ## NOTE: H = High Level (Steady State) L = Low Level (Steady State) X = Don't Care ↑ = Transition from Low to High Level Z = High Impedance State # **Absolute Maximum Ratings** ## #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | $\theta_{JA}$ (oC/W) | |------------------------------------------|----------------------| | PDIP Package | . 125 | | SOIC Package | . 120 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | ### **Operating Conditions** | Temperature Range, T <sub>A</sub> | |-------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, $V_I, V_O \dots 0 V_{CC}$ | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 3. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. #### **DC Electrical Specifications** | | | TES<br>CONDI | | IONE | | V <sub>CC</sub> 25°C | | | | -40°C T | O 85°C | -55°C T | | | |--------------------------|-----------------|----------------------------------------------------|---------------------|------|------|----------------------|------|------|------|---------|--------|---------|--|--| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | HC TYPES | | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | | High Level Output | V <sub>OH</sub> | V <sub>OH</sub> V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | Owied Eddas | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | | | High Level Output | | | - | - | - | - | - | - | - | - | - | V | | | | Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | | | 112 20000 | | | -7.8 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Civio 2 Edda | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Low Level Output | | | - | - | - | - | - | - | - | - | - | V | | | | Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | | | 7.8 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | | # DC Electrical Specifications (Continued) | | | TE:<br>CONDI | | V <sub>CC</sub> | | 25°C | | -40°C 1 | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------------|-------------------------------------------|---------------------|-----------------|------|------|------|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μΑ | | Three- State Leakage<br>Current | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =V <sub>CC</sub><br>or GND | - | 6 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μΑ | | HCT TYPES | • | | • | | | • | • | • | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | I <sub>I</sub> | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μΑ | | Three- State Leakage<br>Current | V <sub>IL</sub> or V <sub>IH</sub> | V <sub>O</sub> =V <sub>CC</sub><br>or GND | - | 5.5 | - | - | ±0.5 | - | ±5.0 | - | ±10 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | NOTE: For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. # **HCT Input Loading Table** | INPUT | UNIT LOADS | |---------|------------| | D0 - D7 | 0.15 | | СР | 0.30 | | ŌĒ | 0.55 | NOTE: Unit load is $\Delta I_{CC}$ limit specific in DC Electrical Specifications Table, e.g., 360µA max. at $25^{0}C.$ # **Prerequisite for Switching Specifications** | | | | | 25°C | | -40 | °C TO 8 | 5°C | -55 <sup>c</sup> | C TO 12 | 5°C | | |----------------------------------|------------------|---------------------|-----|------|-----|-----|---------|-----|------------------|---------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | Maximum Clock | f <sub>MAX</sub> | 2 | 6 | - | - | 5 | - | - | 4 | - | - | MHz | | Frequency | | 4.5 | 30 | - | - | 25 | - | - | 20 | - | - | MHz | | | | 6 | 35 | - | - | 29 | - | - | 23 | - | - | MHz | | Clock Pulse Width | t <sub>W</sub> | 2 | 80 | - | - | 100 | - | - | 120 | - | - | ns | | | | 4.5 | 16 | - | - | 20 | - | - | 24 | - | - | ns | | | | 6 | 14 | - | - | 17 | - | - | 20 | - | - | ns | | Setup Time | tsu | 2 | 60 | - | - | 75 | - | - | 90 | - | - | ns | | Data to Clock | | 4.5 | 12 | - | - | 15 | - | - | 18 | - | - | ns | | | | 6 | 10 | - | - | 13 | - | - | 15 | - | - | ns | | Hold Time | t <sub>H</sub> | 2 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Data to Clock | | 4.5 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | | | 6 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | HCT TYPES | • | | | • | • | | | • | | • | | • | | Maximum Clock<br>Frequency | f <sub>MAX</sub> | 4.5 | 25 | - | - | 20 | - | - | 16 | - | - | MHz | | Clock Pulse Width | t <sub>W</sub> | 4.5 | 20 | - | - | 25 | - | - | 30 | - | - | ns | | Setup Time<br>Data to Clock | t <sub>SU</sub> | 4.5 | 20 | - | - | 25 | - | - | 30 | - | - | ns | | Hold Time<br>Data to Clock (534) | t <sub>H</sub> | 4.5 | 5 | - | - | 5 | - | - | 5 | - | - | ns | | Hold Time<br>Data to Clock (564) | t <sub>H</sub> | 4.5 | 3 | - | - | 3 | - | - | 3 | - | - | ns | # **Switching Specifications** $C_L = 50pF$ , Input $t_r$ , $t_f = 6ns$ | | | TEST | | | 25°C | | -40 <sup>0</sup><br>85 | С ТО<br>°С | | C TO<br>5°C | | |---------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|------------------------|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | - | - | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | | | | | | | | | | | Clock to Output | | | 2 | - | - | 165 | - | 205 | - | 250 | ns | | | | | 4.5 | - | - | 33 | - | 41 | - | 50 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 13 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 28 | - | 35 | - | 43 | ns | | Output Disable to Q (534) | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 150 | - | 190 | - | 225 | ns | | | | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 26 | - | 33 | = | 38 | ns | # Switching Specifications $C_L = 50 pF$ , Input $t_r$ , $t_f = 6 ns$ (Continued) | | | TEST | | 25°C | | | | C TO<br>°C | -55°C TO<br>125°C | | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|-----|-----|------------|-------------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Output Disable to Q (564) | t <sub>PLZ</sub> , t <sub>PHZ</sub> | $C_L = 50pF$ | 2 | - | - | 135 | - | 170 | - | 205 | ns | | | | | 4.5 | - | - | 27 | - | 34 | - | 41 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 23 | - | 29 | - | 35 | ns | | Output Enable to Q | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 2 | ı | - | 150 | - | 190 | - | 225 | ns | | | | | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 26 | - | 33 | - | 38 | ns | | Maximum Clock Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | - | 60 | - | - | - | - | - | MHz | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 60 | - | 75 | - | 90 | ns | | | | | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | | | | 6 | - | - | 10 | - | 13 | - | 15 | ns | | Input Capacitance | Cl | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | 20 | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | - | 5 | - | 32 | - | - | - | - | - | pF | | HCT TYPES | | | | | • | • | | | | • | • | | Propagation Delay<br>Clock to Output | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | Output Disable to Q | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 30 | - | 38 | - | 45 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 12 | - | - | - | - | - | ns | | Output Enable to Q | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | Maximum Clock Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | - | 50 | - | - | - | - | - | MHz | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 12 | - | 15 | - | 18 | ns | | Input Capacitance | Cl | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Three-State Output<br>Capacitance | CO | - | - | 20 | - | 20 | - | 20 | - | 20 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | - | 5 | - | 36 | - | - | - | - | - | pF | # NOTES: <sup>4.</sup> C<sub>PD</sub> is used to determine the dynamic power consumption, per package. 5. P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup> f<sub>i</sub> + ∑ C<sub>L</sub> V<sub>CC</sub><sup>2</sup> f<sub>O</sub> where f<sub>i</sub> = Input Frequency, f<sub>O</sub> = Output Frequency, C<sub>L</sub> = Output Load Capacitance, V<sub>CC</sub> = Supply Voltage. ## Test Circuits and Waveforms NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS # Test Circuits and Waveforms (Continued) FIGURE 7. HC THREE-STATE PROPAGATION DELAY WAVEFORM FIGURE 8. HCT THREE-STATE PROPAGATION DELAY WAVEFORM NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 9. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated