SCES106D - JULY 1997 - REVISED OCTOBER 1998 - **EPIC™** (Enhanced-Performance Implanted **CMOS) Submicron Process** - **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - **Package Options Include Plastic** Small-Outline (D), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) **Packages** ### description This triple 3-input positive-NAND gate is designed for 1.65-V to 3.6-V $\rm V_{CC}$ operation. The SN74ALVC10 performs the Boolean function $Y = \overline{A \cdot B \cdot C}$ or $Y = \overline{A} + \overline{B} + \overline{C}$ in positive logic. The SN74ALVC10 is characterized for operation from -40°C to 85°C. **FUNCTION TABLE** (each gate) | | INPUTS | OUTPUT | | |---|--------|--------|---| | Α | В | С | Υ | | Н | Н | Н | L | | L | X | Χ | Н | | Х | L | Χ | Н | | Х | X | L | Н | ### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC is a trademark of Texas Instruments Incorporated. ### logic diagram, each gate (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | _0.5 \/ to 4.6 \/ | |----------------------------------------------------------|-------------|-------------------------------------------------| | | | | | Input voltage range, V <sub>I</sub> (see Note 1) | | –0.5 V to 4.6 V | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | | –0.5 V to $V_{\mbox{\footnotesize CC}}$ + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | | | Output clamp current, $I_{OK}$ ( $V_O < 0$ ) | | | | Continuous output current, IO | | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): | : D package | 127°C/W | | | DGV package | 182°C/W | | | PW package | 170°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|----------------------------------------------|------------------------|----------------------|------|--| | VCC | Supply voltage | | 1.65 | 3.6 | V | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | | | | $V_{\text{IH}}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $0.35 \times V_{CC}$ | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | VCC | V | | | ٧o | Output voltage | | 0 | VCC | V | | | | High-level output current | V <sub>CC</sub> = 1.65 V | | -4 | | | | 1 | | V <sub>CC</sub> = 2.3 V | | -12 | mA | | | IOH | | V <sub>CC</sub> = 2.7 V | | -12 | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | la. | Low-level output current | V <sub>CC</sub> = 2.3 V | | 12 | A | | | lOL | | V <sub>CC</sub> = 2.7 V | 12 | | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | - | 0 | 5 | ns/V | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCES106D - JULY 1997 - REVISED OCTOBER 1998 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CO | ONDITIONS | VCC | MIN | TYP† | MAX | UNIT | |----------------|---------------------------------------|----------------------------------------|-----------------|---------------------|------|------|------| | | $I_{OH} = -100 \mu\text{A}$ | | 1.65 V to 3.6 V | V <sub>CC</sub> -0. | 2 | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -6 mA | | 2.3 V | 2 | | | | | Voн | | | 2.3 V | 1.7 | | | V | | | $I_{OH} = -12 \text{ mA}$ | $I_{OH} = -12 \text{ mA}$ | | | | | | | | | | | | | | | | | I <sub>OH</sub> = -24 mA | | 3 V | 2 | | | | | | $I_{OL} = 100 \mu A$ | | 1.65 V to 3.6 V | | | 0.2 | | | | $I_{OL} = 4 \text{ mA}$ | | 1.65 V | | | 0.45 | | | VoL | $I_{OL} = 6 \text{ mA}$ | | 2.3 V | | | 0.4 | V | | VOL VOL | loι = 12 mΛ | | 2.3 V | | | 0.7 | V | | | I <sub>OL</sub> = 12 mA | | 2.7 V | | | 0.4 | | | | I <sub>OL</sub> = 24 mA | | 3 V | | | 0.55 | | | lį | $V_I = V_{CC}$ or GND | | 3.6 V | | | ±5 | μΑ | | Icc | $V_I = V_{CC}$ or GND, | IO = 0 | 3.6 V | | | 10 | μΑ | | ΔlCC | One input at V <sub>CC</sub> – 0.6 V, | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | | 3.3 V | | 4 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------|-----------------|----------------|-------------------------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-------|------| | | (1141 01) | (0011 01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | XAM V | | | <sup>t</sup> pd | A, B, or C | Υ | 1.1 | 4.8 | 1 | 3 | | 3.3 | 1 | 3 | ns | ### operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST CONDITIONS | | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | |-----------------|----------------------------------------|-----------------|------------|-------------------------|-------------------------|-------------------------|------| | | | | | TYP | TYP | TYP | UNII | | C <sub>pd</sub> | Power dissipation capacitance per gate | $C_{L} = 0$ , | f = 10 MHz | 23 | 24 | 26 | pF | ## PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ Input V<sub>CC</sub>/2 **VCC** 0 V V<sub>CC</sub>/2 PROPAGATION DELAY TIMES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 2 ns. $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, Z<sub>O</sub> = 50 $\Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \,\Omega$ , $t_r \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated