# TMS320VC5503 Fixed-Point Digital Signal Processor # Data Manual Literature Number: SPRS245C April 2004 – Revised January 2005 ADVANCE INFORMATION concerns new products in the sampling or preproduction phase of development. Characteristic data and other specifications are subject to change without notice. #### **REVISION HISTORY** This data sheet revision history highlights the technical changes made to the SPRS245B device-specific data sheet to make it an SPRS245C revision. **Scope:** Added Section 4.1, Notices Concerning JTAG (IEEE 1149.1) Boundary Scan Test Capability; added Package Addendum, etc. | PAGE(S)<br>NO. | ADDITIONS/CHANGES/DELETIONS | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Global: — moved "Package Thermal Resistance Characteristics" section to Section 6, Mechanical Data — added Package Addendum | | 17 | Table 2–3, Signal Descriptions: – HPI.HRDY: changed value of "I/O/Z" column from "O/Z" to "O" | | 35 | Section 3.5.1, External Bus Selection Register (EBSR): - appended "After reset, the parallel port should be selected to function in either EMIF mode or HPI mode. Dynamic switching of the parallel port, once configured, is not recommended." to "The reset value of the parallel port mode bit field is determined by" paragraph | | 57 | Table 3–27, I <sup>2</sup> C Module Registers: – 0x3C0B: changed "I <sup>2</sup> C General-Purpose Register" (I2CGPIO) to "Reserved" | | 63 | Section 4: - renamed section from "Documentation Support" to "Support" | | 63 | Section 4, Support: - added Section 4.1, Notices Concerning JTAG (IEEE 1149.1) Boundary Scan Test Capability - added Section 4.1.1, Initialization Requirements for Boundary Scan Test - added Section 4.1.2, Boundary Scan Description Language (BSDL) Model | | 63 | Added section title "4.2 Documentation Support" | | 64 | Updated Section 4.3, Device and Development-Support Tool Nomenclature | | 111 | Figure 5–32, EHPI Nonmultiplexed Read/Write Timings: – updated "The falling edge of HCS must occur concurrent with or before the falling edge of HDS" footnote | | 112 | Figure 5–33, EHPI Multiplexed Memory (HPID) Read/Write Timings Without Autoincrement: – updated "The falling edge of HCS must occur concurrent with or before the falling edge of HDS" footnote | | 113 | Figure 5–34, EHPI Multiplexed Memory (HPID) Read Timings With Autoincrement: – updated "The falling edge of HCS must occur concurrent with or before the falling edge of HDS" footnote | | 114 | Figure 5–35, EHPI Multiplexed Memory (HPID) Write Timings With Autoincrement: – updated "The falling edge of HCS must occur concurrent with or before the falling edge of HDS" footnote | | 115 | Figure 5–36, EHPI Multiplexed Register Read/Write Timings: – updated "The falling edge of HCS must occur concurrent with or before the falling edge of HDS" footnote | | 119 | Section 6, Mechanical Data: - added new Section 6.1, Package Thermal Resistance Characteristics - added new Section 6.2, Packaging Information | # **Contents** | Se | ection | | | P | | | | | | |----|--------|-----------------------|-----------------------------------------------------------------------|---|--|--|--|--|--| | 1 | TMS3 | TMS320VC5503 Features | | | | | | | | | 2 | Introd | uction | | | | | | | | | | 2.1 | Descripti | ion | | | | | | | | | 2.2 | Pin Assig | gnments | | | | | | | | | | 2.2.1 | Terminal Assignments for the GHH Package | | | | | | | | | | 2.2.2 | Pin Assignments for the PGE Package | | | | | | | | | 2.3 | Signal D | escriptions | | | | | | | | 3 | Funct | ional Ove | rview | | | | | | | | • | 3.1 | | | | | | | | | | | | 3.1.1 | On-Chip Dual-Access RAM (DARAM) | | | | | | | | | | 3.1.2 | On-Chip Read-Only Memory (ROM) | | | | | | | | | | 3.1.3 | Memory Maps | | | | | | | | | | 3.1.4 | Boot Configuration | | | | | | | | | 3.2 | _ | als | | | | | | | | | 3.3 | • | emory Access (DMA) Controller | | | | | | | | | 5.5 | 3.3.1 | DMA Channel Control Register (DMA_CCR) | | | | | | | | | 3.4 | | face | | | | | | | | | | | | | | | | | | | | 3.5 | 3.5.1 | rable External Buses | | | | | | | | | | 3.5.1<br>3.5.2 | External Bus Selection Register (EBSR) | | | | | | | | | | | Parallel Port Circuit Routing | | | | | | | | | 0.0 | 3.5.3 | Parallel Port Signal Routing | | | | | | | | | 3.6 | | -Purpose Input/Output (GPIO) Ports | | | | | | | | | | 3.6.1 | Dedicated General-Purpose I/O | | | | | | | | | | 3.6.2 | Address Bus General-Purpose I/O | | | | | | | | | | 3.6.3 | EHPI General-Purpose I/O | | | | | | | | | 3.7 | - | Register | | | | | | | | | 3.8 | - | -Mapped Registers | | | | | | | | | 3.9 | | al Register Description | | | | | | | | | 3.10 | | S | | | | | | | | | | 3.10.1 | IFR and IER Registers | | | | | | | | | | 3.10.2 | Interrupt Timing | | | | | | | | | | 3.10.3 | Waking Up From IDLE Condition | | | | | | | | | | 3.10.4 | Idling Clock Domain When External Parallel Bus Operating in EHPI Mode | | | | | | | | 4 | Suppo | ort | | | | | | | | | | 4.1 | Notices ( | Concerning JTAG (IEEE 1149.1) Boundary Scan Test Capability | | | | | | | | | | 4.1.1 | Initialization Requirements for Boundary Scan Test | | | | | | | | | | 4.1.2 | Boundary Scan Description Language (BSDL) Model | | | | | | | | | 4.2 | | ntation Support | | | | | | | | | 4.3 | | and Development-Support Tool Nomenclature | | | | | | | | | 4.4 | | VC5503 Device Nomenclature | | | | | | | | | | | | | | | | | | | Se | ection | | | Page | | | | | | |----|--------|-----------|----------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--| | 5 | Electr | ical Spec | eifications | 6 | | | | | | | | 5.1 | Absolute | e Maximum Ratings | 65 | | | | | | | | 5.2 | | mended Operating Conditions | 66 | | | | | | | | | 5.2.1 | Recommended Operating Conditions for CV <sub>DD</sub> = 1.2 V (108 MHz) | 60 | | | | | | | | | 5.2.2 | Recommended Operating Conditions for CV <sub>DD</sub> = 1.35 V (144 MHz) | 6 | | | | | | | | | 5.2.3 | Recommended Operating Conditions for CV <sub>DD</sub> = 1.6 V (200 MHz) | 6 | | | | | | | | 5.3 | Electrica | al Characteristics | 6 | | | | | | | | | 5.3.1 | Electrical Characteristics Over Recommended Operating Case Temperature Range for CV <sub>DD</sub> = 1.2 V (108 MHz) | 6 | | | | | | | | | 5.3.2 | Electrical Characteristics Over Recommended Operating Case Temperature Range for CV <sub>DD</sub> = 1.35 V (144 MHz) | 7 | | | | | | | | | 5.3.3 | Electrical Characteristics Over Recommended Operating Case Temperature Range for CV <sub>DD</sub> = 1.6 V (200 MHz) | 7 | | | | | | | | 5.4 | ESD Pe | erformance | 7 | | | | | | | | 5.5 | | Parameter Symbology | 7 | | | | | | | | 5.6 | • | ptions | 7 | | | | | | | | | 5.6.1 | Internal System Oscillator With External Crystal | 7 | | | | | | | | | 5.6.2 | Layout Considerations | 7 | | | | | | | | | 5.6.3 | Clock Generation in Bypass Mode (DPLL Disabled) | 7 | | | | | | | | | 5.6.4 | Clock Generation in Lock Mode (DPLL Synthesis Enabled) | 7 | | | | | | | | | 5.6.5 | Real-Time Clock Oscillator With External Crystal | 7 | | | | | | | | 5.7 | Memory | Interface Timings | 7 | | | | | | | | | 5.7.1 | Asynchronous Memory Timings | 7 | | | | | | | | | 5.7.2 | Synchronous DRAM (SDRAM) Timings | 8 | | | | | | | | 5.8 | Reset T | imings | 8 | | | | | | | | | 5.8.1 | Power-Up Reset (On-Chip Oscillator Active) | 8 | | | | | | | | | 5.8.2 | Power-Up Reset (On-Chip Oscillator Inactive) | 9 | | | | | | | | | 5.8.3 | Warm Reset | 9 | | | | | | | | 5.9 | External | I Interrupt Timings | 9 | | | | | | | | 5.10 | | p From IDLE | 9 | | | | | | | | 5.11 | | ngs | 9 | | | | | | | | 5.12 | | l-Purpose Input/Output (GPIOx) Timings | 9 | | | | | | | | 5.13 | | UT Timings (Timer0 Only) | 9 | | | | | | | | 5.14 | | | | | | | | | | | | 5.14.1 | McBSP0 Timings | 9 | | | | | | | | | 5.14.2 | McBSP1 and McBSP2 Timings | 9 | | | | | | | | | 5.14.3 | McBSP as SPI Master or Slave Timings | 10 | | | | | | | | | 5.14.4 | McBSP General-Purpose I/O Timings | 10 | | | | | | | | 5.15 | | ed Host-Port Interface (EHPI) Timings | 11 | | | | | | | | 5.16 | , , , | | | | | | | | | | | | | 11 | | | | | | | 6 | | | ta | 11 | | | | | | | | 6.1 | _ | e Thermal Resistance Characteristics | 11 | | | | | | | | 6.2 | Packagi | ing Information | 11 | | | | | | # **List of Figures** | Figure | | Page | |--------|-------------------------------------------------------|------| | 2–1 | 179-Terminal GHH Ball Grid Array (Bottom View) | 13 | | 2–2 | 144-Pin PGE Low-Profile Quad Flatpack (Top View) | 15 | | 3–1 | Block Diagram of the TMS320VC5503 | 27 | | 3–2 | TMS320VC5503 Memory Map (PGE Package) | 29 | | 3–3 | TMS320VC5503 Memory Map (GHH Package) | 30 | | 3–4 | DMA_CCR Bit Locations | 33 | | 3–5 | External Bus Selection Register | 35 | | 3–6 | Parallel Port Signal Routing | 38 | | 3–7 | Parallel Port (EMIF) Signal Interface | 39 | | 3–8 | I/O Direction Register (IODIR) Bit Layout | 40 | | 3–9 | I/O Data Register (IODATA) Bit Layout | 41 | | 3–10 | Address/GPIO Enable Register (AGPIOEN) Bit Layout | 41 | | 3–11 | Address/GPIO Direction Register (AGPIODIR) Bit Layout | 42 | | 3–12 | Address/GPIO Data Register (AGPIODATA) Bit Layout | 42 | | 3–13 | EHPI GPIO Enable Register (EHPIGPIOEN) Bit Layout | 43 | | 3–14 | EHPI GPIO Direction Register (EHPIGPIODIR) Bit Layout | 43 | | 3–15 | EHPI GPIO Data Register (EHPIGPIODATA) Bit Layout | 44 | | 3–16 | System Register Bit Locations | 45 | | 3–17 | IFR0 and IER0 Bit Locations | 60 | | 3–18 | IFR1 and IER1 Bit Locations | 61 | | 4–1 | Device Nomenclature for the TMS320VC5503 | 64 | | 5–1 | 3.3-V Test Load Circuit | 72 | | 5–2 | Internal System Oscillator With External Crystal | 73 | | 5–3 | Bypass Mode Clock Timings | 75 | | 5–4 | External Multiply-by-N Clock Timings | 77 | | 5–5 | Real-Time Clock Oscillator With External Crystal | 77 | | 5–6 | Asynchronous Memory Read Timings | 79 | | 5–7 | Asynchronous Memory Write Timings | 80 | | 5–8 | Three SDRAM Read Commands | 82 | | 5–9 | Three SDRAM WRT Commands | 83 | | 5–10 | SDRAM ACTV Command | 84 | | 5–11 | SDRAM DCAB Command | 85 | | 5–12 | SDRAM REFR Command | 86 | | 5–13 | SDRAM MRS Command | 87 | | 5–14 | SDRAM Self-Refresh Command | 88 | | | | | | Figure | | Page | |--------|-------------------------------------------------------------------------|------| | 5–15 | Power-Up Reset (On-Chip Oscillator Active) Timings | 89 | | 5–16 | Power-Up Reset (On-Chip Oscillator Inactive) Timings | 90 | | 5–17 | Reset Timings | 91 | | 5–18 | External Interrupt Timings | 92 | | 5–19 | Wake-Up From IDLE Timings | 92 | | 5–20 | XF Timings | 93 | | 5–21 | General-Purpose Input/Output (IOx) Signal Timings | 94 | | 5–22 | TIN/TOUT Timings When Configured as Inputs | 95 | | 5–23 | TIN/TOUT Timings When Configured as Outputs | 95 | | 5–24 | McBSP Receive Timings | 100 | | 5–25 | McBSP Transmit Timings | 100 | | 5–26 | McBSP Timings as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 | 102 | | 5–27 | McBSP Timings as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 | 104 | | 5–28 | McBSP Timings as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 | 106 | | 5–29 | McBSP Timings as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 | 108 | | 5-30 | McBSP General-Purpose I/O Timings | 109 | | 5–31 | HINT Timings | 111 | | 5–32 | EHPI Nonmultiplexed Read/Write Timings | 111 | | 5-33 | EHPI Multiplexed Memory (HPID) Read/Write Timings Without Autoincrement | 112 | | 5-34 | EHPI Multiplexed Memory (HPID) Read Timings With Autoincrement | 113 | | 5–35 | EHPI Multiplexed Memory (HPID) Write Timings With Autoincrement | 114 | | 5-36 | EHPI Multiplexed Register Read/Write Timings | 115 | | 5–37 | I <sup>2</sup> C Receive Timings | 117 | | 5–38 | I <sup>2</sup> C Transmit Timings | 118 | # **List of Tables** | Table | | Page | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 2–1 | Pin Assignments for the GHH Package | 14 | | 2–2 | Pin Assignments for the PGE Package | 16 | | 2–3 | Signal Descriptions | 17 | | 3–1 | DARAM Blocks | 28 | | 3–2 | Boot Configuration Summary | 31 | | 3–3 | Synchronization Control Function | 33 | | 3–4 | External Bus Selection Register Bit Field Description | 35 | | 3–5 | TMS320VC5503 Parallel Port Signal Routing | 37 | | 3–6 | I/O Direction Register (IODIR) Bit Functions | 40 | | 3–7 | I/O Data Register (IODATA) Bit Functions | 41 | | 3–8 | Address/GPIO Enable Register (AGPIOEN) Bit Functions | 41 | | 3–9 | Address/GPIO Direction Register (AGPIODIR) Bit Functions | 42 | | 3–10 | Address/GPIO Data Register (AGPIODATA) Bit Functions | 42 | | 3–11 | EHPI GPIO Enable Register (EHPIGPIOEN) Bit Functions | 43 | | 3–12 | EHPI GPIO Direction Register (EHPIGPIODIR) Bit Functions | 43 | | 3–13 | EHPI GPIO Data Register (EHPIGPIODATA) Bit Functions | 44 | | 3–14 | System Register Bit Fields | 45 | | 3–15 | CPU Memory-Mapped Registers | 46 | | 3–16 | Idle Control, Status, and System Registers | 48 | | 3–17 | External Memory Interface Registers | 48 | | 3–18 | DMA Configuration Registers | 49 | | 3–19 | Real-Time Clock Registers | 52 | | 3–20 | Clock Generator | 53 | | 3–21 | Timers | 53 | | 3–22 | Multichannel Serial Port #0 | 54 | | 3–23 | Multichannel Serial Port #1 | 55 | | 3–24 | Multichannel Serial Port #2 | 56 | | 3–25 | GPIO | 57 | | 3–26 | Device Revision ID | 57 | | 3–27 | I <sup>2</sup> C Module Registers | 57 | | 3–28 | Watchdog Timer Registers | 58 | | 3–29 | External Bus Selection Register | 58 | | 3–30 | Interrupt Table | 59 | | 3–31 | IFR0 and IER0 Register Bit Fields | 60 | | 3–32 | IFR1 and IER1 Register Bit Fields | 61 | | 0 02 | THE CONTROL OF THE PROPERTY | 0. | | 5–1 | Recommended Crystal Parameters | 73 | | 5–2 | CLKIN Timing Requirements | 75 | | 5–3 | CLKOUT Switching Characteristics | 75 | | 5–4 | Multiply-By-N Clock Option Timing Requirements | 76 | | 5–5 | Multiply-By-N Clock Option Switching Characteristics | 76 | | 5–6 | Recommended RTC Crystal Parameters | 77 | | 5–7 | Asynchronous Memory Cycle Timing Requirements | 78 | | 5–8 | Asynchronous Memory Cycle Switching Characteristics | 78 | | - | , | . • | | Table | | Page | |-------|----------------------------------------------------------------------------------|------| | 5–9 | Synchronous DRAM Cycle Timing Requirements | 81 | | 5–10 | Synchronous DRAM Cycle Switching Characteristics | 81 | | 5–11 | Power-Up Reset (On-Chip Oscillator Active) Timing Requirements | 89 | | 5–12 | Power-Up Reset (On-Chip Oscillator Inactive) Timing Requirements | 90 | | 5–13 | Power-Up Reset (On-Chip Oscillator Inactive) Switching Characteristics | 90 | | 5–14 | Reset Timing Requirements | 91 | | 5–15 | Reset Switching Characteristics | 91 | | 5–16 | External Interrupt Timing Requirements | 92 | | 5–17 | Wake-Up From IDLE Switching Characteristics | 92 | | 5–18 | XF Switching Characteristics | 93 | | 5–19 | GPIO Pins Configured as Inputs Timing Requirements | 94 | | 5–20 | GPIO Pins Configured as Outputs Switching Characteristics | 94 | | 5–21 | TIN/TOUT Pins Configured as Inputs Timing Requirements | 95 | | 5–22 | TIN/TOUT Pins Configured as Outputs Switching Characteristics | 95 | | 5–23 | McBSP0 Timing Requirements | 96 | | 5–24 | McBSP0 Switching Characteristics | 97 | | 5–25 | McBSP1 and McBSP2 Timing Requirements | 98 | | 5–26 | McBSP1 and McBSP2 Switching Characteristics | 99 | | 5–27 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0) | 101 | | 5–28 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0) | 101 | | 5–29 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0) | 103 | | 5–30 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0) | 103 | | 5–31 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1) | 105 | | 5–32 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1) | 105 | | 5–33 | McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1) | 107 | | 5–34 | McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 1) | 107 | | 5–35 | McBSP General-Purpose I/O Timing Requirements | 109 | | 5–36 | McBSP General-Purpose I/O Switching Characteristics | 109 | | 5–37 | EHPI Timing Requirements | 110 | | 5–38 | EHPI Switching Characteristics | 110 | | 5–39 | I <sup>2</sup> C Signals (SDA and SCL) Timing Requirements | 116 | | 5–40 | I <sup>2</sup> C Signals (SDA and SCL) Switching Characteristics | 118 | | 6–1 | Thermal Resistance Characteristics (Ambient) | 119 | | 6 2 | Thormal Posistance Characteristics (Case) | 110 | #### 1 TMS320VC5503 Features - High-Performance, Low-Power, Fixed-Point TMS320C55x™ Digital Signal Processor - 9.26-, 6.95-, 5-ns Instruction Cycle Time - 108-, 144-, 200-MHz Clock Rate - One/Two Instruction(s) Executed per Cycle - Dual Multipliers [Up to 400 Million Multiply-Accumulates per Second (MMACS)] - Two Arithmetic/Logic Units (ALUs) - Three Internal Data/Operand Read Buses and Two Internal Data/Operand Write Buses - 32K x 16-Bit On-Chip RAM, Composed of: - 64K Bytes of Dual-Access RAM (DARAM) 8 Blocks of 4K × 16-Bit - 64K Bytes of One-Wait-State On-Chip ROM (32K × 16-Bit) - 8M × 16-Bit Maximum Addressable External Memory Space (Synchronous DRAM) - 16-Bit External Parallel Bus Memory Supporting Either: - External Memory Interface (EMIF) With GPIO Capabilities and Glueless Interface to: - Asynchronous Static RAM (SRAM) - Asynchronous EPROM - Synchronous DRAM (SDRAM) - 16-Bit Parallel Enhanced Host-Port Interface (EHPI) With GPIO Capabilities - Programmable Low-Power Control of Six Device Functional Domains - On-Chip Scan-Based Emulation Logic - On-Chip Peripherals - Two 20-Bit Timers - Watchdog Timer - Six-Channel Direct Memory Access (DMA) Controller - Three Multichannel Buffered Serial Ports (McBSPs) - Programmable Phase-Locked Loop Clock Generator - Seven (LQFP) or Eight (BGA) General-Purpose I/O (GPIO) Pins and a General-Purpose Output Pin (XF) - Inter-Integrated Circuit (I<sup>2</sup>C) Multi-Master and Slave Interface - Real-Time Clock (RTC) With Crystal Input, Separate Clock Domain, Separate Power Supply - IEEE Std 1149.1<sup>†</sup> (JTAG) Boundary Scan Logic - Packages: - 144-Terminal Low-Profile Quad Flatpack (LQFP) (PGE Suffix) - 179-Terminal MicroStar BGA™ (Ball Grid Array) (GHH Suffix) - 1.2-V Core (108 MHz), 2.7-V 3.6-V I/Os - 1.35-V Core (144 MHz), 2.7-V 3.6-V I/Os - 1.6-V Core (200 MHz), 2.7-V 3.6-V I/Os TMS320C55x and MicroStar BGA are trademarks of Texas Instruments. #### 2 Introduction This section describes the main features of the TMS320VC5503, lists the pin assignments, and describes the function of each pin. This data manual also provides a detailed description section, electrical specifications, parameter measurement information, and mechanical data about the available packaging. **NOTE:** This data manual is designed to be used in conjunction with the *TMS320C55x*<sup>™</sup> *DSP Functional Overview* (literature number SPRU312), the *TMS320C55x DSP CPU Reference Guide* (literature number SPRU371), and the *TMS320C55x DSP Peripherals Overview Reference Guide* (literature number SPRU317). ### 2.1 Description The TMS320VC5503 fixed-point digital signal processor (DSP) is based on the TMS320C55x DSP generation CPU processor core. The C55x™ DSP architecture achieves high performance and low power through increased parallelism and total focus on reduction in power dissipation. The CPU supports an internal bus structure that is composed of one program bus, three data read buses, two data write buses, and additional buses dedicated to peripheral and DMA activity. These buses provide the ability to perform up to three data reads and two data writes in a single cycle. In parallel, the DMA controller can perform up to two data transfers per cycle independent of the CPU activity. The C55x CPU provides two multiply-accumulate (MAC) units, each capable of 17-bit x 17-bit multiplication in a single cycle. A central 40-bit arithmetic/logic unit (ALU) is supported by an additional 16-bit ALU. Use of the ALUs is under instruction set control, providing the ability to optimize parallel activity and power consumption. These resources are managed in the Address Unit (AU) and Data Unit (DU) of the C55x CPU. The C55x DSP generation supports a variable byte width instruction set for improved code density. The Instruction Unit (IU) performs 32-bit program fetches from internal or external memory and queues instructions for the Program Unit (PU). The Program Unit decodes the instructions, directs tasks to AU and DU resources, and manages the fully protected pipeline. Predictive branching capability avoids pipeline flushes on execution of conditional instructions. The 64K bytes of on-chip memory on TMS320VC5503 is sufficient for many small hand-held appliances, portable personal appliances, gaming devices, and personal medical care appliances. Many of these appliances typically require 64K bytes or smaller amount of on-chip memory and need to operate in standby mode for more than 60% to 70% of the time. For applications that require more than 64K bytes of on-chip memory but less than 128K bytes of memory, Texas Instruments (TI) offers the TMS320VC5507 device, which is based on the TMS320C55x DSP core. The general-purpose input and output functions provide sufficient pins for status, interrupts, and bit I/O for LCDs, keyboards, and media interfaces. The parallel interface operates in two modes, either as a slave to a microcontroller using the HPI port or as a parallel media interface using the asynchronous EMIF. Serial media is supported through three McBSPs. The 5503 peripheral set includes an external memory interface (EMIF) that provides glueless access to asynchronous memories like EPROM and SRAM, as well as to high-speed, high-density memories such as synchronous DRAM. Additional peripherals include real-time clock, watchdog timer, and I<sup>2</sup>C multi-master and slave interface. Three full-duplex multichannel buffered serial ports (McBSPs) provide glueless interface to a variety of industry-standard serial devices, and multichannel communication with up to 128 separately enabled channels. The enhanced host-port interface (HPI) is a 16-bit parallel interface used to provide host processor access to 32K bytes of internal memory on the 5503. The HPI can be configured in either multiplexed or non-multiplexed mode to provide glueless interface to a wide variety of host processors. The DMA controller provides data movement for six independent channel contexts without CPU intervention, providing DMA throughput of up to two 16-bit words per cycle. Two general-purpose timers, up to eight dedicated general-purpose I/O (GPIO) pins, and digital phase-locked loop (DPLL) clock generation are also included. C55x, eXpressDSP, Code Composer Studio, DSP/BIOS, RTDX, and XDS510 are trademarks of Texas Instruments. The 5503 is supported by the industry's award-winning eXpressDSP™, Code Composer Studio™ Integrated Development Environment (IDE), DSP/BIOS™, Texas Instruments' algorithm standard, and the industry's largest third-party network. The Code Composer Studio IDE features code generation tools including a C Compiler and Visual Linker, simulator, RTDX™, XDS510™ emulation device drivers, and evaluation modules. The 5503 is also supported by the C55x DSP Library which features more than 50 foundational software kernels (FIR filters, IIR filters, FFTs, and various math functions) as well as chip and board support libraries. #### 2.2 Pin Assignments Figure 2–1 illustrates the ball locations for the 179-pin ball grid array (BGA) package and is used in conjunction with Table 2–1 to locate signal names and ball grid numbers. $DV_{DD}$ is the power supply for the I/O pins while $CV_{DD}$ is the power supply for the core. $V_{SS}$ is the ground for both the I/O pins and the core. $RCV_{DD}$ and $RDV_{DD}$ are RTC module core and I/O supply, respectively. #### 2.2.1 Terminal Assignments for the GHH Package Figure 2-1. 179-Terminal GHH Ball Grid Array (Bottom View) Table 2-1. Pin Assignments for the GHH Package | BALL# | SIGNAL NAME | BALL# | SIGNAL<br>NAME | BALL# | SIGNAL<br>NAME | BALL# | SIGNAL<br>NAME | |-------|-------------------|-------|------------------|-------|------------------|-------|------------------| | A2 | V <sub>SS</sub> | D5 | GPIO5 | H2 | $DV_DD$ | L13 | D15 | | А3 | GPIO4 | D6 | DR0 | H3 | A19 | L14 | CV <sub>DD</sub> | | A4 | DV <sub>DD</sub> | D7 | CLKR1 | H4 | C4 | M1 | C10 | | A5 | FSR0 | D8 | DR1 | H5 | C5 | M2 | C13 | | A6 | CV <sub>DD</sub> | D9 | DV <sub>DD</sub> | H10 | DV <sub>DD</sub> | M3 | V <sub>SS</sub> | | A7 | FSR1 | D10 | FSX2 | H11 | A'[0] | M4 | CV <sub>DD</sub> | | A8 | DV <sub>DD</sub> | D11 | V <sub>SS</sub> | H12 | RESET | M5 | V <sub>SS</sub> | | A9 | CLKR2 | D12 | NC | H13 | SDA | M6 | A5 | | A10 | DR2 | D13 | NC | H14 | SCL | M7 | A1 | | A11 | DX2 | D14 | NC | J1 | C6 | M8 | A15 | | A12 | RTCINX1 | E1 | GPIO1 | J2 | DV <sub>DD</sub> | M9 | D3 | | A13 | RDV <sub>DD</sub> | E2 | GPIO2 | J3 | C7 | M10 | D6 | | A14 | RDV <sub>DD</sub> | E3 | DV <sub>DD</sub> | J4 | C8 | M11 | CV <sub>DD</sub> | | B1 | V <sub>SS</sub> | E4 | V <sub>SS</sub> | J5 | CV <sub>DD</sub> | M12 | DV <sub>DD</sub> | | B2 | CV <sub>DD</sub> | E5 | V <sub>SS</sub> | J10 | CV <sub>DD</sub> | M13 | V <sub>SS</sub> | | В3 | GPIO3 | E6 | DV <sub>DD</sub> | J11 | CV <sub>DD</sub> | M14 | D12 | | B4 | TIN/TOUT0 | E7 | DX0 | J12 | TRST | N1 | V <sub>SS</sub> | | B5 | CLKR0 | E8 | FSX1 | J13 | TCK | N2 | V <sub>SS</sub> | | B6 | FSX0 | E9 | DX1 | J14 | TMS | N3 | A13 | | B7 | CV <sub>DD</sub> | E10 | NC | K1 | A18 | N4 | A10 | | B8 | CV <sub>DD</sub> | E11 | NC | K2 | C9 | N5 | A7 | | B9 | V <sub>SS</sub> | E12 | V <sub>SS</sub> | K3 | C11 | N6 | $DV_DD$ | | B10 | CLKX2 | E13 | V <sub>SS</sub> | K4 | V <sub>SS</sub> | N7 | CV <sub>DD</sub> | | B11 | V <sub>SS</sub> | E14 | XF | K5 | V <sub>SS</sub> | N8 | CV <sub>DD</sub> | | B12 | RTCINX2 | F1 | X1 | K6 | A3 | N9 | V <sub>SS</sub> | | B13 | RDV <sub>DD</sub> | F2 | X2/CLKIN | K7 | A2 | N10 | V <sub>SS</sub> | | B14 | V <sub>SS</sub> | F3 | GPIO0 | K8 | D1 | N11 | D8 | | C1 | NC | F4 | V <sub>SS</sub> | K9 | A14 | N12 | D11 | | C2 | V <sub>SS</sub> | F5 | CLKOUT | K10 | DV <sub>DD</sub> | N13 | DV <sub>DD</sub> | | C3 | NC NC | F10 | DV <sub>DD</sub> | K11 | EMU0 | N14 | V <sub>SS</sub> | | C4 | GPIO6 | F11 | V <sub>SS</sub> | K12 | EMU1/OFF | P1 | V <sub>SS</sub> | | C5 | V <sub>SS</sub> | F12 | INT4 | K13 | TDO | P2 | V <sub>SS</sub> | | C6 | CLKX0 | F13 | DV <sub>DD</sub> | K14 | TDI | P3 | A12 | | C7 | V <sub>SS</sub> | F14 | INT3 | L1 | CV <sub>DD</sub> | P4 | A9 | | C8 | CLKX1 | G1 | CV <sub>DD</sub> | L2 | C14 | P5 | A17 | | C9 | FSR2 | G2 | C1 | L3 | C12 | P6 | A4 | | C10 | CV <sub>DD</sub> | G3 | A20 | L4 | A11 | P7 | A16 | | C11 | V <sub>SS</sub> | G4 | C2 | L5 | A8 | P8 | DV <sub>DD</sub> | | C12 | RCV <sub>DD</sub> | G5 | C0 | L6 | A6 | P9 | D2 | | C13 | V <sub>SS</sub> | G10 | INT2 | L7 | AO | P10 | D5 | | C14 | DV <sub>DD</sub> | G11 | CV <sub>DD</sub> | L8 | D0 | P11 | D7 | | D1 | GPIO7 | G12 | V <sub>SS</sub> | L9 | D4 | P12 | D10 | | D2 | DV <sub>DD</sub> | G13 | INT1 | L10 | D9 | P13 | DV <sub>DD</sub> | | D3 | RSVD2 | G14 | INTO | L11 | D13 | P14 | DV <sub>DD</sub> | | D0 | 110102 | 5 | 1110 | -11 | 513 | 1 17 | סטיים | # 2.2.2 Pin Assignments for the PGE Package The TMS320VC5503PGE 144-pin low-profile quad flatpack (LQFP) pin assignments are shown in Figure 2–2 and is used in conjunction with Table 2–2 to locate signal names and pin numbers. $DV_{DD}$ is the power supply for the I/O pins while $CV_{DD}$ is the power supply for the core. $V_{SS}$ is the ground for both the I/O pins and the core. $RCV_{DD}$ and $RDV_{DD}$ are RTC module core and I/O supply, respectively. Figure 2-2. 144-Pin PGE Low-Profile Quad Flatpack (Top View) Table 2-2. Pin Assignments for the PGE Package | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | PIN NO. | SIGNAL NAME | |---------|------------------|---------|------------------|---------|------------------|---------|-------------------| | 1 | V <sub>SS</sub> | 37 | $V_{SS}$ | 73 | V <sub>SS</sub> | 109 | RDV <sub>DD</sub> | | 2 | NC | 38 | A13 | 74 | D12 | 110 | RCV <sub>DD</sub> | | 3 | RSVD1 | 39 | A12 | 75 | D13 | 111 | RTCINX2 | | 4 | RSVD2 | 40 | A11 | 76 | D14 | 112 | RTCINX1 | | 5 | $DV_DD$ | 41 | CV <sub>DD</sub> | 77 | D15 | 113 | V <sub>SS</sub> | | 6 | GPIO7 | 42 | A10 | 78 | CV <sub>DD</sub> | 114 | V <sub>SS</sub> | | 7 | V <sub>SS</sub> | 43 | A9 | 79 | EMU0 | 115 | V <sub>SS</sub> | | 8 | $DV_DD$ | 44 | A8 | 80 | EMU1/OFF | 116 | DX2 | | 9 | GPIO2 | 45 | V <sub>SS</sub> | 81 | TDO | 117 | FSX2 | | 10 | GPIO1 | 46 | A7 | 82 | TDI | 118 | CV <sub>DD</sub> | | 11 | V <sub>SS</sub> | 47 | A6 | 83 | CV <sub>DD</sub> | 119 | CLKX2 | | 12 | GPIO0 | 48 | A5 | 84 | TRST | 120 | DR2 | | 13 | X2/CLKIN | 49 | $DV_DD$ | 85 | TCK | 121 | FSR2 | | 14 | X1 | 50 | A4 | 86 | TMS | 122 | V <sub>SS</sub> | | 15 | CLKOUT | 51 | A3 | 87 | CV <sub>DD</sub> | 123 | CLKR2 | | 16 | C0 | 52 | A2 | 88 | DV <sub>DD</sub> | 124 | DX1 | | 17 | C1 | 53 | CV <sub>DD</sub> | 89 | SDA | 125 | FSX1 | | 18 | CV <sub>DD</sub> | 54 | A1 | 90 | SCL | 126 | DV <sub>DD</sub> | | 19 | C2 | 55 | A0 | 91 | RESET | 127 | CLKX1 | | 20 | C3 | 56 | $DV_DD$ | 92 | V <sub>SS</sub> | 128 | DR1 | | 21 | C4 | 57 | D0 | 93 | ĪNT0 | 129 | FSR1 | | 22 | C5 | 58 | D1 | 94 | ĪNT1 | 130 | CLKR1 | | 23 | C6 | 59 | D2 | 95 | CV <sub>DD</sub> | 131 | DX0 | | 24 | DV <sub>DD</sub> | 60 | V <sub>SS</sub> | 96 | ĪNT2 | 132 | CV <sub>DD</sub> | | 25 | C7 | 61 | D3 | 97 | ĪNT3 | 133 | FSX0 | | 26 | C8 | 62 | D4 | 98 | $DV_DD$ | 134 | CLKX0 | | 27 | C9 | 63 | D5 | 99 | ĪNT4 | 135 | DR0 | | 28 | C11 | 64 | V <sub>SS</sub> | 100 | V <sub>SS</sub> | 136 | FSR0 | | 29 | CV <sub>DD</sub> | 65 | D6 | 101 | XF | 137 | CLKR0 | | 30 | CV <sub>DD</sub> | 66 | D7 | 102 | V <sub>SS</sub> | 138 | V <sub>SS</sub> | | 31 | C14 | 67 | D8 | 103 | $V_{SS}$ | 139 | DV <sub>DD</sub> | | 32 | C12 | 68 | CV <sub>DD</sub> | 104 | DV <sub>DD</sub> | 140 | TIN/TOUT0 | | 33 | V <sub>SS</sub> | 69 | D9 | 105 | NC | 141 | GPIO6 | | 34 | C10 | 70 | D10 | 106 | NC | 142 | GPIO4 | | 35 | C13 | 71 | D11 | 107 | $DV_DD$ | 143 | GPIO3 | | 36 | V <sub>SS</sub> | 72 | $DV_DD$ | 108 | V <sub>SS</sub> | 144 | V <sub>SS</sub> | # 2.3 Signal Descriptions Table 2–3 lists each signal, function, and operating mode(s) grouped by function. See Section 2.2 for pin locations based on package type. Table 2-3. Signal Descriptions | TERMINAL<br>NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |---------------------|----------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------| | | | | PARALLEL BUS | | | | A[13:0] | | I/O/Z | A subset of the parallel address bus A13–A0 of the C55x <sup>™</sup> DSP core bonded to external pins. These pins serve in one of three functions: HPI address bus (HPI.HA[13:0]), EMIF address bus (EMIF.A[13:0]), or general-purpose I/O (GPIO.A[13:0]). The initial state of these pins depends on the GPIO0 pin. See Section 3.5.1 for more information. The address bus has a bus holder feature that eliminates passive component requirement and the power dissipation associated with them. The bus holders keep the address bus at the previous logic level when the bus goes into a high-impedance state. | | | | | HPI.HA[13:0] | ı | HPI address bus. HPI.HA[13:0] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 10. This setting enables the HPI in non-multiplexed mode. HPI.HA[13:0] provides DSP internal memory access to host. In non-multiplexed mode, these signals are driven by an external host as address lines. | ВК | GPIO0 = 1: Output, EMIF.A[13:0] GPIO0 = 0: | | | EMIF.A[13:0] | O/Z | EMIF address bus. EMIF.A[13:0] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 01. This setting enables the full EMIF mode and the EMIF drives the parallel port address bus. The internal A[14] address is exclusive-ORed with internal A[0] address and the result is routed to the A[0] pin. | | Input,<br>HPI.HA[13:0] | | | GPIO.A[13:0] | I/O/Z | General-purpose I/O address bus. GPIO.A[13:0] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 11. This setting enables the HPI in multiplexed mode with the Parallel Port GPIO register controlling the parallel port address bus. GPIO is also selected when the Parallel Port Mode bit field is 00, enabling the Data EMIF mode. | | | | A'[0]<br>(BGA only) | EMIF.A'[0] | O/Z | EMIF address bus A'[0]. This pin is not multiplexed with EMIF.A[14] and is used as the least significant external address pin on the BGA package. | | Output | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |------------------------|----------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------| | | | | PARALLEL BUS (CONTINUED) | | | | A[15:14]<br>(BGA only) | | I/O/Z | A subset of the parallel address bus A15–A14 of the C55x <sup>™</sup> DSP core bonded to external pins. These pins serve in one of two functions: EMIF address bus (EMIF.A[15:14]), or general-purpose I/O (GPIO.A[15:14]). The initial state of these pins depends on the GPIO0 pin. See Section 3.5.1 for more information. | | | | | | | The address bus has a bus holder feature that eliminates passive component requirement and the power dissipation associated with them. The bus holders keep the address bus at the previous logic level when the bus goes into a high-impedance state. | BK | GPIO0 = 1:<br>Output,<br>EMIF.A[15:14] | | | EMIF.A[15:14] | O/Z | EMIF address bus. EMIF.A[15:14] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 01. This setting enables the full EMIF mode and the EMIF drives the parallel port address bus. | | GPIO0 = 0:<br>Input,<br>GPIO.A[15:14] | | | GPIO.A[15:14] | I/O/Z | General-purpose I/O address bus. GPIO.A[15:14] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 11. This setting enables the HPI in multiplexed mode with the Parallel Port GPIO register controlling the parallel port address bus. GPIO is also selected when the Parallel Port Mode bit field is 00, enabling the Data EMIF mode. | | | | A[20:16]<br>(BGA only) | EMIF.A[20:16] | O/Z | EMIF address bus. At reset, these address pins are set as output. NOTE: These pins only function as EMIF address pins and they are not multiplexed for any other function. | | Output | | D[15:0] | | I/O/Z | A subset of the parallel bidirectional data bus D31–D0 of the C55x™ DSP core. These pins serve in one of two functions: EMIF data bus (EMIF.D[15:0]) or HPI data bus (HPI.HD[15:0]). The initial state of these pins depends on the GPIO0 pin. See Section 3.5.1 for more information. The data bus includes bus keepers to reduce the static power dissipation | | GPIO0 = 1: | | 2[10.0] | | <i>"</i> 6, <u> </u> | caused by floating, unused pins. This eliminates the need for external bias resistors on unused pins. When the data bus is not being driven by the CPU, the bus keepers keep the pins at the logic level that was most recently driven. (The data bus keepers are disabled at reset, and can be enabled/disabled under software control.) | ВК | GPIO0 = 0: Input, HPI.HD[15:0] | | | EMIF.D[15:0] | I/O/Z | EMIF data bus. EMIF.D[15:0] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 00 or 01. | | | | | HPI.HD[15:0] | I/O/Z | HPI data bus. HPI.HD[15:0] is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 10 or 11. | | | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |------------------|----------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------| | | | | PARALLEL BUS (CONTINUED) | | | | CO | | I/O/Z | EMIF asynchronous memory read enable or general-purpose IO8. This pin serves in one of two functions: EMIF asynchronous memory read enable (EMIF.ARE) or general-purpose IO8 (GPIO8). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.ĀRĒ | | | EMIF.ARE | O/Z | Active-low EMIF asynchronous memory read enable. EMIF. ARE is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 00 or 01. | BK | GPIO0 = 0:<br>Input, | | | GPIO8 | I/O/Z | General-purpose IO8. GPIO8 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 10 or 11. | | GPIO8 | | C1 | | O/Z | EMIF asynchronous memory output enable or HPI interrupt output. This pin serves in one of two functions: EMIF asynchronous memory output enable (EMIF.AOE) or HPI interrupt output (HPI.HINT). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.ĀOĒ | | | EMIF.AOE | O/Z | Active-low asynchronous memory output enable. EMIF. AOE is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 00 or 01. | | GPIO0 = 0:<br>Output, | | | HPI. <del>HINT</del> | O/Z | Active-low HPI interrupt output. HPI.HINT is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 10 or 11. | | HPI.HINT | | C2 | | I/O/Z | EMIF asynchronous memory write enable or HPI read/write. This pin serves in one of two functions: EMIF asynchronous memory write enable (EMIF.AWE) or HPI read/write (HPI.HR/W). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | Ou<br>EMI<br>BK<br>GPI | GPIO0 = 1:<br>Output, | | | EMIF.AWE | O/Z | Active-low EMIF asynchronous memory write enable. EMIF. AWE is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 00 or 01. | | GPIO0 = 0: | | | HPI.HR/W | I | HPI read/write. HPI.HR/W is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 10 or 11. HPI.HR/W controls the direction of the HPI transfer. | | Input,<br>HPI.HR/W | | C3 | | I/O/Z | EMIF data ready input or HPI ready output. This pin serves in one of two functions: EMIF data ready input (EMIF.ARDY) or HPI ready output (HPI.HRDY). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Input,<br>EMIF.ARDY | | | EMIF.ARDY | I | EMIF data ready input. Used to insert wait states for slow memories. EMIF.ARDY is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 00 or 01. | Н | GPIO0 = 0:<br>Output, | | | HPI.HRDY | 0 | HPI ready output. HPI.HRDY is selected when the Parallel Port Mode bit field of the External Bus Selection Register is 10 or 11. | | HPI.HRDY | <sup>†</sup> I = Input, O = Output, S = Supply, Hi-Z = High-impedance ‡ BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | | |---------------|------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------|--| | | | | PARALLEL BUS (CONTINUED) | | | | | C4 | | I/O/Z | EMIF chip select for memory space CE0 or general-purpose IO9. This pin serves in one of two functions: EMIF chip select for memory space CE0 (EMIF.CE0) or general-purpose IO9 (GPIO9). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.CE0 | | | | EMIF.CE0 | O/Z | Active-low EMIF chip select for memory space CE0. EMIF. CEO is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK | GPIO0 = 0:<br>Input, | | | | GPIO9 | I/O/Z | General-purpose IO9. GPIO9 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 10 or 11. | | GPIO9 | | | C5 | | I/O/Z | EMIF chip select for memory space CE1 or general-purpose IO10. This pin serves in one of two functions: EMIF chip-select for memory space CE1 (EMIF.CE1) or general-purpose IO10 (GPIO10). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.CE1 | | | | EMIF.CE1 | O/Z | Active-low EMIF chip select for memory space CE1. EMIF. CE1 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK | GPIO0 = 0:<br>Input, | | | | GPIO10 | I/O/Z | General-purpose IO10. GPIO10 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 10 or 11. | | GPIO10 | | | C6 | I/O/Z serves in one of two function (EMIF.CE2) or HPI control in | | EMIF chip select for memory space CE2 or HPI control input 0. This pin serves in one of two functions: EMIF chip-select for memory space CE2 (EMIF.CE2) or HPI control input 0 (HPI.HCNTL0). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output, | | | | EMIF.CE2 | O/Z | Active-low EMIF chip select for memory space CE2. EMIF. CE2 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | ВК | EMIF.CE2 GPIO0 = 0: | | | | HPI.HCNTL0 | ı | HPI control input 0. This pin, in conjunction with HPI.HCNTL1, selects a host access to one of the three HPI registers. HPI.HCNTL0 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 10 or 11. | | Input,<br>HPI.HCNTL0 | | | C7 | | I/O/Z | EMIF chip select for memory space CE3, general-purpose IO11, or HPI control input 1. This pin serves in one of three functions: EMIF chip-select for memory space CE3 (EMIF.CE3), general-purpose IO11 (GPIO11), or HPI control input 1 (HPI.HCNTL1). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output, | | | | EMIF.CE3 | O/Z | Active-low EMIF chip select for memory space CE3. EMIF.CE3 is selected when the Parallel Port Mode bit field is of the External Bus Selection Register set to 00 or 01. | ВК | EMIF.CE3 GPIO0 = 0: | | | | GPIO11 | I/O/Z | General-purpose IO11. GPIO11 is selected when the Parallel Port Mode bit field is set to 10. | | Input,<br>HPI.HCNTL1 | | | | HPI.HCNTL1 | I | HPI control input 1. This pin, in conjunction with HPI.HCNTL0, selects a host access to one of the three HPI registers. The HPI.HCNTL1 mode is selected when the Parallel Port Mode bit field is set to 11. | | | | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | | |------------------|----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------|--| | | | | PARALLEL BUS (CONTINUED) | | | | | C8 | | I/O/Z | EMIF byte enable 0 control or HPI byte identification. This pin serves in one of two functions: EMIF byte enable 0 control (EMIF.BE0) or HPI byte identification (HPI.HBE0). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.BE0 | | | | EMIF.BE0 | O/Z | Active-low EMIF byte enable 0 control. EMIF.BE0 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK | GPIO0 = 0: | | | | HPI.HBE0 | I | HPI byte identification. This pin, in conjunction with HPI.HBE1, identifies the first or second byte of the transfer. HPI.HBE0 is selected when the Parallel Port Mode bit field is set to 10 or 11. | | Input,<br>HPI.HBE0 | | | C9 | | I/O/Z | EMIF byte enable 1 control or HPI byte identification. This pin serves in one of two functions: EMIF byte enable 1 control (EMIF.BE1) or HPI byte identification (HPI.HBE1). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output, | | | | EMIF.BE1 | O/Z | Active-low EMIF byte enable 1 control. EMIF.BE1 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | ВК | GPIO0 = 0:<br>Input,<br>HPI.HBE1 | | | | HPI.HBE1 | I | HPI byte identification. This pin, in conjunction with HPI.HBE0, identifies the first or second byte of the transfer. HPI.HBE1 is selected when the Parallel Port Mode bit field is set to 10 or 11. | | | | | C10 | | I/O/Z | EMIF SDRAM row strobe, HPI address strobe, or general-purpose IO12. This pin serves in one of three functions: EMIF SDRAM row strobe (EMIF.SDRAS), HPI address strobe (HPI.HAS), or general-purpose IO12 (GPIO12). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output, | | | | EMIF.SDRAS | O/Z | Active-low EMIF SDRAM row strobe. EMIF. SDRAS is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | ВК | EMIF.SDRAS GPIO0 = 0: Input, HPI.HAS | | | | HPI.HAS | I | Active-low HPI address strobe. This signal latches the address in the HPIA register in the HPI Multiplexed mode. HPI.HAS is selected when the Parallel Port Mode bit field is set to 11. | | | | | | GPIO12 | I/O/Z | General-purpose IO12. GPIO12 is selected when the Parallel Port Mode bit field is set to 10. | | | | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | 1 1/0/21 | | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | | |------------------|-------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------|--| | | | | PARALLEL BUS (CONTINUED) | | | | | C11 | C11 | | EMIF SDRAM column strobe or HPI chip select input. This pin serves in one of two functions: EMIF SDRAM column strobe (EMIF.SDCAS) or HPI chip select input (HPI.HCS). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output, | | | | EMIF.SDCAS | O/Z | Active-low EMIF SDRAM column strobe. EMIF. SDCAS is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | ВК | GPIO0 = 0: | | | | HPI.HCS | I | HPI Chip Select Input. HPI.HCS is the select input for the HPI and must be driven low during accesses. HPI.HCS is selected when the Parallel Port Mode bit field is set to 10 or 11. | | Input,<br>HPI.HCS | | | C12 | | I/O/Z | EMIF SDRAM write enable or HPI Data Strobe 1 input. This pin serves in one of two functions: EMIF SDRAM write enable (EMIF.SDWE) or HPI data strobe 1 (HPI.HDS1). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.SDWE | | | | EMIF.SDWE | O/Z | EMIF SDRAM write enable. EMIF. SDWE is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK GPIO0 = | GPIO0 = 0: | | | | HPI.HDS1 | I | HPI Data Strobe 1 Input. HPI.HDS1 is driven by the host read or write strobes to control the transfer. HPI.HDS1 is selected when the Parallel Port Mode bit field is set to 10 or 11. | | Input,<br>HPI.HDS1 | | | C13 | C13 | | SDRAM A10 address line or general-purpose IO13. This pin serves in one of two functions: SDRAM A10 address line (EMIF.SDA10) or general-purpose IO13 (GPIO13). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1: | | | | EMIF.SDA10 | O/Z | SDRAM A10 address line. Address line/autoprecharge disable for SDRAM memory. Serves as a row address bit (logically equivalent to A12) during ACTV commands and also disables the autoprecharging function of SDRAM during read or write operations. EMIF.SDA10 is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK GPIO0 | Output, EMIF.SDA10 GPIO0 = 0: Input, GPIO13 | | | | GPIO13 | I/O/Z | General-purpose IO13. GPIO13 is selected when the Parallel Port Mode bit field is set to 10 or 11. | | | | | C14 | ı | I/O/Z | Memory interface clock for SDRAM, HPI Data Strobe 2 input, or general-purpose IO14. This pin serves in one of two functions: memory interface clock for SDRAM (EMIF.CLKMEM) or HPI data strobe 2 (HPI.HDS2). The initial state of this pin depends on the GPIO0 pin. See Section 3.5.1 for more information. | | GPIO0 = 1:<br>Output,<br>EMIF.CLKMEM | | | | EMIF.CLKMEM | O/Z | Memory interface clock for SDRAM. EMIF.CLKMEM is selected when the Parallel Port Mode bit field of the External Bus Selection Register is set to 00 or 01. | BK | GPIO0 = 0:<br>Input, | | | | HPI.HDS2 | I | HPI Data Strobe 2 Input. HPI. HDS2 is driven by the host read or write strobes to control the transfer. HPI. HDS2 is selected when the Parallel Port Mode bit field is set to 10 or 11. | | HPI.HDS2 | | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | MULTIPLEXED<br>SIGNAL NAME | I/O/Z† | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |------------------|-----------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------| | | | | INTERRUPT AND RESET PINS | | | | INT[4:0] | | I | Active-low external user interrupt inputs. INT[4:0] are maskable and are prioritized by the interrupt enable register (IER) and the interrupt mode bit. | H, FS | Input | | RESET I | | I | Active-low reset. RESET causes the digital signal processor (DSP) to terminate execution and forces the program counter to FF8000h. When RESET is brought to a high level, execution begins at location FF8000h of program memory. RESET affects various registers and status bits. Use an external pullup resistor on this pin. | H, FS | Input | | | | | BIT I/O SIGNALS | | | | | GPIO[7:6,4:0] (LQFP)<br>GPIO[7:0] (BGA) | | 7-bit (LQFP package) or 8-bit (BGA package) Input/Output lines that can be individually configured as inputs or outputs, and also individually set or reset when configured as outputs. At reset, these pins are configured as inputs. After reset, the on-chip bootloader samples GPIO[3:0] to determine the boot mode selected. | BK<br>(GPIO5<br>only) | Input | | | EMIF.CKE<br>(GPIO4) O/Z | | SDRAM CKE signal. The GPIO4 pin can be configured to serve as SDRAM CKE pin by setting the following bits in the External Bus Selection Register: CKE SEL = 1 and CKE EN = 1. In default mode, this pin serves as GPIO4. | (except<br>GPIO5) | Input<br>(GPIO4) | | XF | XF | | External flag. XF is set high by the BSET XF instruction, set low by BCLR XF instruction or by loading ST1. XF is used for signaling other processors in multiprocessor configurations or used as a general-purpose output pin. XF goes into the high-impedance state when OFF is low, and is set high following reset. | | Output | | EMIF.CKE O/Z | | O/Z | SDRAM CKE signal. The XF pin can be configured to serve as SDRAM CKE pin by setting the following bits in the External Bus Selection Register: CKE SEL = 0 and CKE EN = 1. In default mode, this pin serves as XF. | | Output<br>(XF) | | | | | OSCILLATOR/CLOCK SIGNALS | | | | CLKOUT | CLKOUT | | DSP clock output signal. CLKOUT cycles at the machine-cycle rate of the CPU. CLKOUT goes into high-impedance state when $\overline{\text{OFF}}$ is low. | | Output | | X2/CLKIN | | I/O | System clock/oscillator input. If the internal oscillator is not being used, X2/CLKIN functions as the clock input. NOTE: In CLKGEN domain idle (OSC IDLE) mode, this pin becomes output and is driven low to stop external crystals (if used) from oscillating or an external clock source from driving the DSP's internal logic. | | Oscillator<br>Input | | X1 | | 0 | Output pin from the internal system oscillator for the crystal. If the internal oscillator is not used, X1 should be left unconnected. X1 does not go into the high-impedance state when $\overline{OFF}$ is low. | | Oscillator<br>Output | <sup>&</sup>lt;sup>†</sup> I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>&</sup>lt;sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL NAME | 1 1/(3/2) | | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |-----------------|-----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------| | | | | TIMER SIGNALS | | | | TIN/TOUT0 I/O/Z | | I/O/Z | Timer0 Input/Output. When output, TIN/TOUT0 signals a pulse or a change of state when the on-chip timer counts down past zero. When input, TIN/TOUT0 provides the clock source for the internal timer module. At reset, this pin is configured as an input. NOTE: Only the Timer0 signal is brought out. The Timer1 signal is terminated internally and is not available for external use. | Н | Input | | | | | REAL-TIME CLOCK | | | | RTCINX1 | | I | Real-Time Clock Oscillator input | | Input | | RTCINX2 | | 0 | Real-Time Clock Oscillator output | | Output | | | | | I <sup>2</sup> C | | | | SDA | | I/O/Z | I <sup>2</sup> C (bidirectional) data. At reset, this pin is in high-impedance mode. | Н | Hi-Z | | SCL | | I/O/Z | I <sup>2</sup> C (bidirectional) clock. At reset, this pin is in high-impedance mode. | Н | Hi-Z | | | | | MULTICHANNEL BUFFERED SERIAL PORTS SIGNALS | | | | CLKR0 | | I/O/Z | McBSP0 receive clock. CLKR0 serves as the serial shift clock for the serial port receiver. At reset, this pin is in high-impedance mode. | Н | Hi-Z | | DR0 | | ı | McBSP0 receive data | FS | Input | | FSR0 | | I/O/Z | McBSP0 receive frame synchronization. The FSR0 pulse initiates the data receive process over DR0. At reset, this pin is in high-impedance mode. | | Hi-Z | | CLKX0 | | I/O/Z | McBSP0 transmit clock. CLKX0 serves as the serial shift clock for the serial port transmitter. The CLKX0 pin is configured as input after reset. | Н | Input | | DX0 | | O/Z | McBSP0 transmit data. DX0 is placed in the high-impedance state when not transmitting, when $\overline{\text{RESET}}$ is asserted, or when $\overline{\text{OFF}}$ is low. | | Hi-Z | | FSX0 | | I/O/Z | McBSP0 transmit frame synchronization. The FSX0 pulse initiates the data transmit process over DX0. Configured as an input following reset. | | Input | | CLKR1 | | I/Z | McBSP1 receive clock. CLKR1 serves as the serial shift clock for the serial port receiver. | Н | Input | | DR1 | | I/Z | McBSP1 serial data receive | | Input | | FSR1 I/Z | | I/Z | McBSP1 receive frame synchronization. The FSR1 pulse initiates the data receive process over DR1. | | Input | | DX1 O/Z | | O/Z | McBSP1 serial data transmit. DX1 is placed in the high-impedance state when not transmitting, when $\overline{\text{RESET}}$ is asserted, or when $\overline{\text{OFF}}$ is low. | вк | Hi-Z | | CLKX1 I/O/Z | | I/O/Z | McBSP1 transmit clock. CLKX1 serves as the serial shift clock for the serial port transmitter. The CLKX1 pin is configured as input after reset. | Н | Input | | FSX1 I/O/Z | | I/O/Z | McBSP1 transmit frame synchronization. The FSX1 pulse initiates the data transmit process over DX1. Configured as an input following reset. | | Input | <sup>†</sup> I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | MULTIPLEXED SIGNAL NAME | | FUNCTION | вк‡ | RESET<br>CONDITION | |------------------|-------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------| | | | MULTI | CHANNEL BUFFERED SERIAL PORTS SIGNALS (CONTINUED) | | | | CLKR2 | | I | McBSP2 receive clock. CLKR2 serves as the serial shift clock for the serial port receiver. | Н | Input | | DR2 | | I | McBSP2 serial data receive | | Input | | FSR2 | | I | McBSP2 receive frame synchronization. The FSR2 pulse initiates the data receive process over DR2. | | Input | | DX2 | | O/Z | McBSP2 serial data transmit. DX2 is placed in the high-impedance state when not transmitting, when RESET is asserted, or when OFF is low. | BK | Hi-Z | | CLKX2 | | I/O/Z | McBSP2 transmit clock. CLKX2 serves as the serial shift clock for the serial port transmitter. The CLKX2 pin is configured as input after reset. | Н | Input | | FSX2 | | I/O/Z | McBSP2 frame synchronization. The FSX2 pulse initiates the data transmit process over DX2. FSX2 is configured as an input following reset. | | Input | | | | | TEST/EMULATION PINS | | | | тск | | I | IEEE standard 1149.1 test clock. TCK is normally a free-running clock signal with a 50% duty cycle. The changes on test access port (TAP) of input signals TMS and TDI are clocked into the TAP controller, instruction register, or selected test data register on the rising edge of TCK. Changes at the TAP output signal (TDO) occur on the falling edge of TCK. | PU<br>H | Input | | TDI I | | I | IEEE standard 1149.1 test data input. Pin with internal pullup device. TDI is clocked into the selected register (instruction or data) on a rising edge of TCK. | PU | Input | | TDO O/Z | | O/Z | IEEE standard 1149.1 test data output. The contents of the selected register (instruction or data) are shifted out of TDO on the falling edge of TCK. TDO is in the high-impedance state except when the scanning of data is in progress. | | Hi-Z | | TMS | | I | IEEE standard 1149.1 test mode select. Pin with internal pullup device. This serial control input is clocked into the TAP controller on the rising edge of TCK. | PU | Input | | TRST I | | I | IEEE standard 1149.1 test reset. TRST, when high, gives the IEEE standard 1149.1 scan system control of the operations of the device. If TRST is not connected or driven low, the device operates in its functional mode, and the IEEE standard 1149.1 signals are ignored. This pin has an internal pulldown. | PD<br>FS | Input | | EMU0 I/O/Z | | I/O/Z | Emulator 0 pin. When TRST is driven low, EMU0 must be high for activation of the OFF condition. When TRST is driven high, EMU0 is used as an interrupt to or from the emulator system and is defined as I/O by way of the IEEE standard 1149.1 scan system. | PU | Input | | EMU1/OFF I/O/Z | | I/O/Z | Emulator 1 pin/disable all outputs. When TRST is driven high, EMU1/OFF is used as an interrupt to or from the emulator system and is defined as I/O by way of IEEE standard 1149.1 scan system. When TRST is driven low, EMU1/OFF is configured as OFF. The EMU1/OFF signal, when active-low, puts all output drivers into the high-impedance state. Note that OFF is used exclusively for testing and emulation purposes (not for multiprocessing applications). Therefore, for the OFF condition, the following apply: TRST = low, EMU0 = high, EMU1/OFF = low | PU | Input | $<sup>^{\</sup>dagger}$ I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer Table 2-3. Signal Descriptions (Continued) | TERMINAL<br>NAME | 1 1/0/21 | | FUNCTION | BK <sup>‡</sup> | RESET<br>CONDITION | |---------------------|-------------------|---|----------------------------------------------------------------------------------------|-----------------|--------------------| | | SUPPLY PINS | | | | | | CV <sub>DD</sub> | | S | Digital Power, + V <sub>DD</sub> . Dedicated power supply for the core CPU. | | | | $DV_DD$ | | S | Digital Power, + V <sub>DD</sub> . Dedicated power supply for the I/O pins. | | | | RDV <sub>DD</sub> S | | S | Digital Power, + $V_{DD}$ . Dedicated power supply for the I/O pins of the RTC module. | | | | RCV <sub>DD</sub> S | | S | Digital Power, + V <sub>DD</sub> . Dedicated power supply for the RTC module | | | | $V_{SS}$ | V <sub>SS</sub> S | | Digital Ground. Dedicated ground for the I/O and core pins. | | | | | | | RESERVED | | | | RSVD1 | | | Reserved. Must be pulled up. Use 10-kΩ resistor. | | | | RSVD2 | | | Reserved. Must be pulled low. Use 10-k $\Omega$ resistor. | | | | | | | MISCELLANEOUS | | | | NC | | | No connection | | | <sup>†</sup> I = Input, O = Output, S = Supply, Hi-Z = High-impedance <sup>‡</sup> BK = bus keeper (the bus keeper maintains the previous voltage level during reset or while the output pin is not driven), PU = pullup, PD = pulldown, H = hysteresis input buffer, FS = fail-safe buffer # 3 Functional Overview The following functional overview is based on the block diagram in Figure 3–1. <sup>&</sup>lt;sup>†</sup> Number of pins determined by package type. Figure 3–1. Block Diagram of the TMS320VC5503 #### 3.1 Memory The 5503 supports a unified memory map (program and data accesses are made to the same physical space). The total on-chip memory is 128K bytes (32K 16-bit words of RAM and 32K 16-bit words of ROM). #### 3.1.1 On-Chip Dual-Access RAM (DARAM) The DARAM is located in the byte address range 000000h–00FFFFh and is composed of eight blocks of 8K bytes each (see Table 3–1). Each DARAM block can perform two accesses per cycle (two reads, two writes, or a read and a write). DARAM can be accessed by the internal program, data, or DMA buses. The HPI can only access the first four (32K bytes) DARAM blocks. Table 3-1. DARAM Blocks | BYTE ADDRESS RANGE | MEMORY BLOCK | |--------------------|---------------------------------------| | 000000h – 001FFFh | DARAM 0 (HPI accessible) <sup>†</sup> | | 002000h - 003FFFh | DARAM 1 (HPI accessible) | | 004000h - 005FFFh | DARAM 2 (HPI accessible) | | 006000h – 007FFFh | DARAM 3 (HPI accessible) | | 008000h - 009FFFh | DARAM 4 | | 00A000h - 00BFFFh | DARAM 5 | | 00C000h - 00DFFFh | DARAM 6 | | 00E000h - 00FFFFh | DARAM 7 | <sup>&</sup>lt;sup>†</sup> First 192 bytes are reserved for Memory-Mapped Registers (MMRs). # 3.1.2 On-Chip Read-Only Memory (ROM) The one-wait-state ROM is located at the byte address range FF0000h–FFFFFFh, for a total of 64K bytes of ROM. The ROM address space can be mapped by software to the external memory or to the internal ROM. The standard 5503 device includes a bootloader program resident in the ROM. When the MPNMC bit field of the ST3 status register is set through software, the on-chip ROM is disabled and not present in the memory map, and byte address range FF0000h–FFFFFFh is directed to external memory space. A hardware reset always clears the MPNMC bit, so it is not possible to disable the ROM at reset. However, the software reset instruction does not affect the MPNMC bit. The on-chip ROM can be accessed by the program, data, or DMA buses. The first 16-bit word access to ROM requires three cycles. Subsequent accesses require two cycles per 16-bit word. #### 3.1.3 Memory Maps #### 3.1.3.1 PGE Package Memory Map The PGE package features 14 address bits representing 16K-byte linear address for asynchronous memories per CE space. Due to address row/column multiplexing, address reach for SDRAM devices is 4M bytes for each CE space. The largest SDRAM device that can be used with the 5503 in a PGE package is 128M-bit SDRAM. <sup>&</sup>lt;sup>†</sup> Address shown represents the first byte address in each block. Figure 3-2. TMS320VC5503 Memory Map (PGE Package) <sup>&</sup>lt;sup>‡</sup> Dual-access RAM (DARAM): two accesses per cycle per block, 8 blocks of 8K bytes. <sup>§</sup> External memory spaces are selected by the chip-enable signal shown (CE[0:3]). Supported memory types include: asynchronous static RAM (SRAM) and synchronous DRAM (SDRAM). The minus 64K bytes consists of 32K-byte DARAM/HPI access and 32K-byte DARAM. <sup>#</sup> Read-only memory (ROM): one access every two cycles. #### 3.1.3.2 **GHH Package Memory Map** The GHH package features 21 address bits representing 2M-byte linear address for asynchronous memories per CE space. Due to address row/column multiplexing, address reach for SDRAM devices is 4M bytes for each CE space. The largest SDRAM device that can be used with the 5503 in a GHH package is 128M-bit SDRAM. <sup>&</sup>lt;sup>†</sup> Address shown represents the first byte address in each block. Figure 3-3. TMS320VC5503 Memory Map (GHH Package) <sup>&</sup>lt;sup>‡</sup> Dual-access RAM (DARAM): two accesses per cycle per block, 8 blocks of 8K bytes. <sup>§</sup> External memory spaces are selected by the chip-enable signal shown (CE[0:3]). Supported memory types include: asynchronous static RAM (SRAM) and synchronous DRAM (SDRAM). The minus 64K bytes consists of 32K-byte DARAM/HPI access and 32K-byte DARAM. <sup>#</sup> Read-only memory (ROM): one access every two cycles. #### 3.1.4 Boot Configuration The on-chip bootloader provides a method to transfer application code and tables from an external source to the on-chip RAM memory at power up. These options include: - Enhanced host-port interface (HPI) in multiplexed or nonmultiplexed mode - External asynchronous memory boot (via the EMIF) from 8-bit-wide or 16-bit-wide memory - Serial port boot (from McBSP0) with 8-bit or 16-bit data length - Serial EPROM boot (from McBSP0) supporting EPROMs with 16-bit or 24-bit address - I<sup>2</sup>C EEPROM - Direct execution from external 16-bit-wide asynchronous memory External pins select the boot configuration. The values of GPIO[3:0] are sampled, following reset, upon execution of the on-chip bootloader code. It is not possible to disable the bootloader at reset because the 5503 always starts execution from the on-chip ROM following a hardware reset. A summary of boot configurations is shown in Table 3–2. For more information on using the bootloader, see the *Using the TMS320VC5503/VC5507/VC5509/VC5509A Bootloader* application report (literature number SPRA375). Table 3-2. Boot Configuration Summary | GPIO0 | GPIO3 | GPIO2 | GPIO1 | BOOT MODE PROCESS | |-------|-------|-------|-------|-------------------------------------------------------------| | 0 | 0 | 0 | 0 | Reserved | | 0 | 0 | 0 | 1 | Serial (SPI) EPROM Boot (24-bit address) via McBSP0 | | 0 | 0 | 1 | 0 | Reserved | | 0 | 0 | 1 | 1 | I <sup>2</sup> C EEPROM (7-bit address) | | 0 | 1 | 0 | 0 | Reserved | | 0 | 1 | 0 | 1 | HPI – multiplexed mode | | 0 | 1 | 1 | 0 | HPI – nonmultiplexed mode | | 0 | 1 | 1 | 1 | Reserved | | 1 | 0 | 0 | 0 | Execute from 16-bit-wide asynchronous memory (on CE1 space) | | 1 | 0 | 0 | 1 | Serial (SPI) EPROM Boot (16-bit address) via McBSP0 | | 1 | 0 | 1 | 0 | 8-bit asynchronous memory (on CE1 space) | | 1 | 0 | 1 | 1 | 16-bit asynchronous memory (on CE1 space) | | 1 | 1 | 0 | 0 | Reserved | | 1 | 1 | 0 | 1 | Reserved | | 1 | 1 | 1 | 0 | Standard serial boot via McBSP0 (16-bit data) | | 1 | 1 | 1 | 1 | Standard serial boot via McBSP0 (8-bit data) | #### 3.2 Peripherals The 5503 supports the following peripherals: - A Configurable Parallel External Interface supporting either: - 16-bit external memory interface (EMIF) for asynchronous memory and/or SDRAM - 16-bit enhanced host-port interface (HPI) - A six-channel direct memory access (DMA) controller - A programmable phase-locked loop clock generator - Two 20-bit timers - Watchdog Timer - Three multichannel buffered serial ports (McBSPs) - Seven (LQFP) or Eight (BGA) configurable general-purpose I/O pins - I<sup>2</sup>C multi-master and slave interface (I<sup>2</sup>C compatible except, no fail-safe I/O buffers) - Real-time clock with crystal input, separate clock domain and supply pins For detailed information on the C55x™ DSP peripherals, see the following documents: - TMS320C55x™ DSP Functional Overview (literature number SPRU312) - TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) # 3.3 Direct Memory Access (DMA) Controller The 5503 DMA provides the following features: - Three standard ports, one for each of the following data resources: DARAM, Peripherals, and External Memory - · Six channels, which allow the DMA controller to track the context of six independent DMA channels - Programmable low/high priority for each DMA channel - One interrupt for each DMA channel - Event synchronization. DMA transfers in each channel can be dependent on the occurrence of selected events. - Programmable address modification for source and destination addresses - Dedicated Idle Domain allows the DMA controller to be placed in a low-power (idle) state under software control - Dedicated DMA channel used by the HPI to access internal memory (DARAM) The 5503 DMA controller allows transfers to be synchronized to selected events. The 5503 supports 15 separate sync events and each channel can be tied to separate sync events independent of the other channels. Sync events are selected by programming the SYNC field in the channel-specific DMA Channel Control Register (DMA\_CCR). # 3.3.1 DMA Channel Control Register (DMA\_CCR) The channel control register (DMA\_CCR) bit layouts are shown in Figure 3-4. **LEGEND:** R = Read, W = Write, n = value after reset Figure 3-4. DMA\_CCR Bit Locations The SYNC[4:0] bits specify the event that can initiate the DMA transfer for the corresponding DMA channel. The five bits allow several configurations as listed in Table 3–3. The bits are set to zero upon reset. For those synchronization modes with more than one peripheral listed, the Serial Port Mode bit field of the External Bus Selection Register dictates which peripheral event is actually connected to the DMA input. Table 3-3. Synchronization Control Function | SYNC FIELD IN DMA_CCR | SYNCHRONIZATION MODE | |-----------------------|------------------------------------------------------------------------------| | 00000b | No event synchronized | | 00001b | McBSP 0 Receive Event (REVT0) | | 00010b | McBSP 0 Transmit Event (XEVT0) | | 00011b | Reserved. These bits should always be written with 0. | | 00100b | Reserved. These bits should always be written with 0. | | 00101b | McBSP1 Receive Event (REVT1) | | 00110b | McBSP1 Transmit Event (XEVT1) | | 00111b | Reserved. These bits should always be written with 0. | | 01000b | Reserved. These bits should always be written with 0. | | 01001b | McBSP2 Receive Event (REVT2) | | 01010b | McBSP2 Transmit Event (XEVT2) | | 01011b | Reserved. These bits should always be written with 0. | | 01100b | Reserved. These bits should always be written with 0. | | 01101b | Timer 0 Interrupt Event | | 01110b | Timer 1 Interrupt Event | | 01111b | External Interrupt 0 | | 10000b | External Interrupt 1 | | 10001b | External Interrupt 2 | | 10010b | External Interrupt 3 | | 10011b | External Interrupt 4 / I <sup>2</sup> C Receive Event (REVTI2C) <sup>†</sup> | | 10100b | I <sup>2</sup> C Transmit Event (XEVTI2C) | | Other values | Reserved (Do not use these values) | <sup>&</sup>lt;sup>†</sup> The I<sup>2</sup>C receive event (REVTI2C) and external interrupt 4 (INT4) share a synchronization input to the DMA. When the SYNC field of the DMA\_CCR is set to 10011b, the logical OR of these two sources is used for DMA synchronization. #### 3.4 I<sup>2</sup>C Interface The TMS320VC5503 includes an I<sup>2</sup>C serial port. The I<sup>2</sup>C port supports: - Compatible with Philips I<sup>2</sup>C Specification Revision 2.1 (January 2000) - Operates at 100 Kbps or 400 Kbps - 7-bit addressing mode - Master (transmit/receive) and slave (transmit/receive) modes of operation - Events: DMA, interrupt, or polling The I<sup>2</sup>C module clock *must* be in the range from 7 MHz to 12 MHz. This is necessary for proper operation of the I<sup>2</sup>C module. With the I<sup>2</sup>C module clock in this range, the noise filters on the SDA and SCL pins suppress noise that has a duration of 50 ns or shorter. The I<sup>2</sup>C module clock is derived from the DSP clock divided by a programmable prescaler. **NOTE:** I/O buffers are *not* fail-safe. The SDA and SCL pins could potentially draw current if the device is powered down and SDA and SCL are driven by other devices connected to the I<sup>2</sup>C bus. # 3.5 Configurable External Buses The 5503 offers combinations of configurations for its external parallel port. This allows the system designer to choose the appropriate media interface for its application without the need of a large-pin-count package. The External Bus Selection Register controls the routing of the parallel port signals. # 3.5.1 External Bus Selection Register (EBSR) The External Bus Selection Register determines the mapping of the 14 (LQFP) or 21 (BGA) address signals, 16 data signals, and 15 control signals of the external parallel port. The External Bus Selection Register is memory-mapped at port address 0x6C00. Once the bit fields of this register are changed, the routing of the signals takes place on the next CPU clock cycle. The reset value of the parallel port mode bit field is determined by the state of the GPIO0 pin at reset. If GPIO0 is high at reset, the full EMIF mode is enabled and the parallel port mode bit field is set to 01. If GPIO0 is low at reset, the HPI multiplexed mode is enabled and the parallel port mode bit field is set to 11. After reset, the parallel port should be selected to function in either EMIF mode or HPI mode. Dynamic switching of the parallel port, once configured, is not recommended. **LEGEND:** R = Read, W = Write, n = value after reset NOTE: These bits are Reserved and must be kept as 0000 during any writes to EBSR. Figure 3-5. External Bus Selection Register Table 3-4. External Bus Selection Register Bit Field Description | BITS | DESCRIPTION | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CLKOUT disable. CLKOUT disable = 0: CLKOUT enabled CLKOUT disable = 1: CLKOUT disabled | | 14 | Oscillator disable. Works with IDLE instruction to put the clock generation domain into IDLE mode. OSC disable = 0: Oscillator enabled OSC disable = 1: Oscillator disabled | | 13 | Host mode idle bit. (Applicable <b>only</b> if the parallel bus is configured as EHPI.) When the parallel bus is set to EHPI mode, the clock domain is not allowed to go to idle, so a host processor can access the DSP internal memory. The HIDL bit works around this restriction and allows the DSP to idle the clock domain and the EHPI. When the clock domain is in idle, a host processor will not be able to access the DSP memory. HIDL = 0: Host access to DSP enabled. Idling EHPI and clock domain is not allowed. Idles the HPI and the clock domain upon execution of the IDLE instruction when the parallel port mode is set to 10 or 11 selecting HPI mode. In addition, bit 4 of the Idle Control Register must be set to 1 prior to the execution of the IDLE instruction. | | 12 | Bus keeper enable.† BKE = 0: Bus keeper, pullups/pulldowns enabled BKE = 1: Bus keeper, pullups/pulldowns disabled | | 11 | SDRAM self-refresh status bit. SR STAT = 0: SDRAM self-refresh signal is not asserted. SR STAT = 1: SDRAM self-refresh signal is asserted | $<sup>\</sup>ensuremath{^{\dagger}}$ Function available when the port or pins configured as input. Table 3-4. External Bus Selection Register Bit Field Description (Continued) | BITS | DESCRIPTION | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | EMIF hold | | 10 | HOLD = 0: DSP drives the external memory bus HOLD = 1: Request the external memory bus to be placed in high-impedance so that another device can drive the memory bus | | | EMIF hold acknowledge. | | 9 | HOLDA = 0: DSP indicates that a hold request on the external memory bus has occured, the EMIF completed any pending external bus activity, and placed the external memory bus signals in high-impedance state (address bus, data bus, CE[3:0], AOE, AWE, ARE, SDRAS, SDCAS, SDWE, SDA10, CLKMEM). Once this bit is cleared, an external device can drive the bus. HOLDA = 1: No hold acknowledge | | | SDRAM CKE pin selection bit. | | 8 | CKE SEL = 0: Use XF for SDRAM CKE signal CKE SEL = 1: Use GPIO.4 for SDRAM CKE signal | | | SDRAM CKE enable bit. | | 7 | CKE EN = 0: XF or GPIO.4 operates in normal mode CKE EN = 1: Based on the CKE SEL bit, either XF or GPIO.4 drives the SDRAM CKE pin | | | SDRAM self-refresh command. | | 6 | SR CMD = 0: EMIF will not issue a SDRAM self-refresh command SR CMD = 1: EMIF will issue a SDRAM self-refresh command | | 5–2 | Reserved. Must be kept as 0000 during any writes to EBSR. | | 1–0 | Parallel port mode. EMIF/HPI/GPIO Mode. Determines the mode of the parallel port. Parallel Port Mode = 00: Data EMIF mode. The 16 EMIF data signals and 13 EMIF control signals are routed to the corresponding external parallel bus data and control signals. The 14 (LQFP) or 16 (BGA) address bus signals can be used as general-purpose I/O only. Parallel Port Mode = 01: Full EMIF mode. The 14 (LQFP) or 21 (BGA) address signals, 16 data signals, and 15 control signals are routed to the corresponding external parallel bus address, data, and control signals. Parallel Port Mode = 10: Non-multiplexed HPI mode. The HPI is enabled an its 14 address signals, 16 data signals, and 7 control signals are routed to the corresponding address, data, control signals of the external parallel bus. Moreover, 8 control signals of the external parallel bus are used as general-purpose I/O. Parallel Port Mode = 11: Multiplexed HPI mode. The HPI is enabled and its 16 data signals and 10 control signals are routed to the external parallel bus. In addition, 3 control signals of the external parallel bus are used as general-purpose I/O. The 14 (LQFP) or 16 (BGA) external parallel port address bus signals are used as general-purpose I/O. | <sup>†</sup> Function available when the port or pins configured as input. ## 3.5.2 Parallel Port The parallel port of the 5503 consists of 14 (LQFP) or 21 (BGA) address signals, 16 data signals, and 15 control signals. Its 14 bits for address allow it to access 16K (LQFP) or 2M bytes of external memory when using the asynchronous SRAM interface. On the other hand, the SDRAM interface can access the whole external memory space of 16M bytes. The parallel bus supports four different modes: - **Full EMIF mode:** the EMIF with its 14 (LQFP) or 21 address signals, 16 data signals, and 15 control signals routed to the corresponding external parallel bus address, data, and control signals. - Data EMIF mode: the EMIF with its 16 data signals, and 15 control signals routed to the corresponding external parallel bus data and control signals. The 14 (LQFP) or 16 (BGA) address bus signals can be used as general-purpose I/O signals only. - **Non-multiplexed HPI mode:** the HPI is enabled with its 14 address signals, 16 data signals, and 8 control signals routed to the corresponding address, data, and control signals of the external parallel bus. Moreover, 7 control signals of the external parallel bus are used as general-purpose I/O. - Multiplexed HPI mode: the HPI is enabled with its 16 data signals and 10 control signals routed to the external parallel bus. In addition, 5 control signals of the external parallel bus are used as general-purpose I/O. The external parallel port's 14 (LQFP) or 16 (BGA) address signals are used as general-purpose I/O. Table 3-5. TMS320VC5503 Parallel Port Signal Routing | Pin Signal | Data EMIF (00)† | Full EMIF (01) <sup>†</sup> | Non-Multiplex HPI (10) <sup>†</sup> | Multiplex HPI (11) <sup>†</sup> | | | | | | |-----------------------|---------------------|-----------------------------|-------------------------------------|---------------------------------|--|--|--|--|--| | | | Address Bu | ıs | | | | | | | | A'[0] | N/A | EMIF.A[0] (BGA) | N/A | N/A | | | | | | | A [0] | GPIO.A[0] (LQFP) | EMIF.A[0] (LQFP) | HPI.HA[0] (LQFP) | GPIO.A[0] (LQFP) | | | | | | | A[0] | GPIO.A[0] (BGA) | | HPI.HA[0] (BGA) | GPIO.A[0] (BGA) | | | | | | | A[42.4] | GPIO.A[13:1] (LQFP) | EMIF.A[13:1] (LQFP) | HPI.HA[13:1] (LQFP) | GPIO.A[13:1] (LQFP) | | | | | | | A[13:1] | GPIO.A[13:1] (BGA) | EMIF.A[13:1] (BGA) | HPI.HA[13:1] (BGA) | GPIO.A[13:1] (BGA) | | | | | | | A[15:14] | GPIO.A[15:14] (BGA) | EMIF.A[15:14] (BGA) | N/A | GPIO.A[15:14] (BGA) | | | | | | | A[20:16] <sup>‡</sup> | N/A | EMIF.A[20:16] (BGA) | N/A | N/A | | | | | | | | Data Bus | | | | | | | | | | D[15:0] | EMIF.D[15:0] | EMIF.D[15:0] | HPI.HD[15:0] | HPI.HD[15:0] | | | | | | | | Control Bus | | | | | | | | | | C0 | EMIF.ARE | EMIF.ARE | GPIO8 | GPIO8 | | | | | | | C1 | EMIF.AOE | EMIF.AOE | HPI. <del>HINT</del> | HPI. <del>HINT</del> | | | | | | | C2 | EMIF.AWE | EMIF.AWE | HPI.HR∕W | HPI.HR/W | | | | | | | C3 | EMIF.ARDY | EMIF.ARDY | HPI.HRDY | HPI.HRDY | | | | | | | C4 | EMIF.CE0 | EMIF.CE0 | GPIO9 | GPIO9 | | | | | | | C5 | EMIF.CE1 | EMIF.CE1 | GPIO10 | GPIO10 | | | | | | | C6 | EMIF.CE2 | EMIF.CE2 | HPI.HCNTL0 | HPI.HCNTL0 | | | | | | | C7 | EMIF.CE3 | EMIF.CE3 | GPIO11 | HPI.HCNTL1 | | | | | | | C8 | EMIF.BE0 | EMIF.BE0 | HPI.HBE0 | HPI.HBE0 | | | | | | | C9 | EMIF.BE1 | EMIF.BE1 | HPI.HBE1 | HPI.HBE1 | | | | | | | C10 | EMIF.SDRAS | EMIF.SDRAS | GPIO12 | HPI.HAS | | | | | | | C11 | EMIF.SDCAS | EMIF.SDCAS | HPI. <del>HCS</del> | HPI.HCS | | | | | | | C12 | EMIF.SDWE | EMIF.SDWE | HPI.HDS1 | HPI.HDS1 | | | | | | | C13 | EMIF.SDA10 | EMIF.SDA10 | GPIO13 | GPIO13 | | | | | | | C14 | EMIF.CLKMEM | EMIF.CLKMEM | HPI.HDS2 | HPI.HDS2 | | | | | | <sup>†</sup> Represents the Parallel Port Mode bits of the External Bus Selection Register. <sup>‡</sup> A[20:16] of the BGA package always functions as EMIF address pins and they cannot be reconfigured for any other function. # 3.5.3 Parallel Port Signal Routing The 5503 allows access to 16-bit-wide (read and write) or 8-bit-wide (read only) asynchronous memory and 16-bit-wide SDRAM. For 16-bit-wide memories, EMIF.A[0] is kept low and is not used. To provide as many address pins as possible, the 5503 routes the parallel port signals as shown in Figure 3–6. Figure 3–6 shows the addition of the A'[0] signal in the BGA package. This pin is used for asynchronous memory interface only, while the A[0] pin is used with HPI or GPIO. Figure 3–7 summarizes the use of the parallel port signals for memory interfacing. Figure 3-6. Parallel Port Signal Routing ### CEx CS WE WE RE RE 16-Bit ΟE ΟE 5503 Asynchronous **LQFP** Memory BE[1:0] BE[1:0] A[13:1] A[12:0] A[0] A[13] D[15:0] D[15:0] CS CEx WE WE RE RE 16-Bit ΟE OE 5503 Asynchronous **BGA** BE[1:0] BE[1:0] Memory A[20:14] A[19:13] A[13:1] A[12:0] D[15:0] D[15:0] ## 16-Bit-Wide SDRAM 8-Bit-Wide Asynchronous Memory 16-Bit-Wide Asynchronous Memory Figure 3-7. Parallel Port (EMIF) Signal Interface ## General-Purpose Input/Output (GPIO) Ports 3.6 # 3.6.1 Dedicated General-Purpose I/O The 5503 provides eight dedicated general-purpose input/output pins, GPIO0-GPIO7. Each pin can be indepedently configured as an input or an output using the I/O Direction Register (IODIR). The I/O Data Register (IODATA) is used to monitor the logic state of pins configured as inputs and control the logic state of pins configured as outputs. See Table 3–25 for address information. The description of the IODIR is shown in Figure 3–8 and Table 3–6. The description of IODATA is shown in Figure 3–9 and Table 3–7. To configure a GPIO pin as an input, clear the direction bit that corresponds to the pin in IODIR to 0. To read the logic state of the input pin, read the corresponding bit in IODATA. To configure a GPIO pin as an output, set the direction bit that corresponds to the pin in IODIR to 1. To control the logic state of the output pin, write to the corresponding bit in IODATA. Figure 3-8. I/O Direction Register (IODIR) Bit Layout Table 3-6. I/O Direction Register (IODIR) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | | | | |------------|---------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 15–8 | Reserved | 0 | These bits are reserved and are unaffected by writes. | | | | | | | 7–0 | IOxDIR <sup>†</sup> | 0 | IOx Direction Control Bit. Controls whether IOx operates as an input or an output. IOxDIR = 0 IOx is configured as an input. IOxDIR = 1 IOx is configured as an output. | | | | | | <sup>&</sup>lt;sup>†</sup> The GPIO5 pin is available on the BGA package only. **LEGEND:** R = Read, W = Write, pin = value present on the pin (IO7-IO0 default to inputs after reset) Figure 3-9. I/O Data Register (IODATA) Bit Layout Table 3-7. I/O Data Register (IODATA) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | | |------------|-------------|-------------------|----------------------------------------------------------------------------------|--|--|--| | 15–8 | Reserved | 0 | These bits are reserved and are unaffected by writes. | | | | | 7–0 | IOxD | pin <sup>†‡</sup> | IOx Data Bit. If IOx is configured as an input (IOxDIR = 0 in IODIR): IOxD = 0 | | | | <sup>&</sup>lt;sup>†</sup> The GPIO5 pin is available on the BGA package only. # 3.6.2 Address Bus General-Purpose I/O The 16 address signals, EMIF.A[15–0], can also be individually enabled as GPIO when the Parallel Port Mode bit field of the External Bus Selection Register is set for Data EMIF (00) or Multiplexed EHPI mode (11). These pins are controlled by three registers: the enable register, AGPIOEN, determines if the pins serve as GPIO or address (Figure 3–10); the direction register, AGPIODIR, determines if the GPIO enabled pin is an input or output (Figure 3–11); and the data register, AGPIODATA, determines the logic states of the pins in general-purpose I/O mode (Figure 3–12). **LEGEND:** R = Read, W = Write, n = value after reset Figure 3-10. Address/GPIO Enable Register (AGPIOEN) Bit Layout Table 3-8. Address/GPIO Enable Register (AGPIOEN) Bit Functions | BIT | BIT | RESET | FUNCTION | |------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | VALUE | | | 15–0 | AIOENx | 0 | Enable or disable GPIO function of Address Bus of EMIF. AIOEN15 and AIOEN14 are only available in BGA package. AIOENx = 0 GPIO function of Ax line is disabled; i.e., Ax has address function. AIOENx = 1 GPIO function of Ax line is enabled; i.e., Ax has GPIO function. | April 2004 – Revised January 2005 <sup>&</sup>lt;sup>‡</sup> *pin* = value present on the pin (IO7–IO0 default to inputs after reset) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |-------------------|-------------------|----------|----------|----------|----------|---------|---------| | AIODIR15<br>(BGA) | AIODIR14<br>(BGA) | AIODIR13 | AIODIR12 | AIODIR11 | AIODIR10 | AIODIR9 | AIODIR8 | | R/W, 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | AIODIR7 | AIODIR6 | AIODIR5 | AIODIR4 | AIODIR3 | AIODIR2 | AIODIR1 | AIODIR0 | | R/W, 0 **LEGEND:** R = Read, W = Write, n = value after reset Figure 3-11. Address/GPIO Direction Register (AGPIODIR) Bit Layout Table 3-9. Address/GPIO Direction Register (AGPIODIR) Bit Functions | BIT | BIT | RESET | FUNCTION | |------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | VALUE | | | 15–0 | AIODIRx | 0 | Data direction bits that configure the Address Bus configured as I/O pins as either input or output pins. AIODIR15 and AIODIR14 are only available in BGA package. AIODIRx = 0 Configure corresponding pin as an input. AIODIRx = 1 Configure corresponding pin as an output. | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |--------------|--------------|--------|--------|--------|--------|--------|--------| | AIOD15 (BGA) | AIOD14 (BGA) | AIOD13 | AIOD12 | AIOD11 | AIOD10 | AIOD9 | AIOD8 | | R/W, 0 | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | AIOD7 | AIOD6 | AIOD5 | AIOD4 | AIOD3 | AIOD2 | AIOD1 | AIOD0 | | R/W, 0 Figure 3-12. Address/GPIO Data Register (AGPIODATA) Bit Layout Table 3-10. Address/GPIO Data Register (AGPIODATA) Bit Functions | BIT | BIT | RESET | FUNCTION | | | | |------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NO. | NAME | VALUE | | | | | | 15–0 | AlODx | 0 | Data bits that are used to control the level of the Address Bus configured as I/O output pins, and to monitor the level of the Address Bus configured as I/O input pins. AIOD15 and AIOD14 are only available in BGA package. If AIODIRn = 0, then: AIODx = 0 | | | | # 3.6.3 EHPI General-Purpose I/O Six control lines of the External Parallel Bus can also be set as general-purpose I/O when the Parallel Port Mode bit field of the External Bus Selection Register is set to Nonmultiplexed EHPI (10) or Multiplexed EHPI mode (11). These pins are controlled by three registers: the enable register, EHPIGPIOEN, determines if the pins serve as GPIO or address (Figure 3–13); the direction register, EHPIGPIODIR, determines if the GPIO enabled pin is an input or output (Figure 3–14); and the data register, EHPIGPIODATA, determines the logic states of the pins in GPIO mode (Figure 3–15). **LEGEND:** R = Read, W = Write, n = value after reset Figure 3-13. EHPI GPIO Enable Register (EHPIGPIOEN) Bit Layout Table 3-11. EHPI GPIO Enable Register (EHPIGPIOEN) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | | | | |------------|----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 15–6 | Reserved | 0 | Reserved | | | | | 5–0 | GPIOEN13-<br>GPIOEN8 | 0 | Enable or disable GPIO function of EHPI Control Bus. GPIOENx = 0 GPIO function of GPIOx line is disabled GPIOENx = 1 GPIO function of GPIOx line is enabled | | | | Figure 3-14. EHPI GPIO Direction Register (EHPIGPIODIR) Bit Layout Table 3-12. EHPI GPIO Direction Register (EHPIGPIODIR) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | |------------|------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–6 | Reserved | 0 | Reserved | | 5–0 | GPIODIR13-<br>GPIODIR8 | 0 | Data direction bits that configure the EHPI Control Bus configured as I/O pins as either input or output pins. GPIODIRx = 0 Configure corresponding pin as an input. GPIODIRx = 1 Configure corresponding pin as an output. | | 15 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---|---------|---------|---------|---------|--------|--------| | Reserved | | GPIOD13 | GPIOD12 | GPIOD11 | GPIOD10 | GPIOD9 | GPIOD8 | | R, 0000 0000 00 | | R/W, 0 | R/W, 0 | R/W, 0 | R/W, 0 | R/W, 0 | R/W, 0 | Figure 3-15. EHPI GPIO Data Register (EHPIGPIODATA) Bit Layout Table 3-13. EHPI GPIO Data Register (EHPIGPIODATA) Bit Functions | BIT<br>NO. | BIT<br>NAME | RESET<br>VALUE | FUNCTION | |------------|--------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–6 | Reserved | 0 | Reserved | | 5-0 | GPIOD13-<br>GPIOD8 | 0 | Data bits that are used to control the level of the EHPI Control Bus configured as I/O output pins, and to monitor the level of the EHPI Control Bus configured as I/O input pins. If GPIODIRn = 0, then: GPIODx = 0 | ## 3.7 **System Register** The system register (SYSR) provides control over certain device-specific functions. The register is located at port address 07FDh. 15 8 Reserved 7 3 2 0 Reserved **CLKDIV** R/W Figure 3-16. System Register Bit Locations Table 3-14. System Register Bit Fields | BIT | | FUNCTION | | |--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NUMBER | NAME | FUNCTION | | | 15–3 | Reserved | These bits are reserved and are unaffected by writes. | | | 2–0 | CLKDIV | CLKOUT Divide Factor. Allows the clock present on the CLKOUT pin to be a divided-down version of the internal CPU clock. This field does not affect the programming of the PLL. CLKDIV 000 = CLKOUT represents the CPU clock divided by 1 CLKDIV 001 = CLKOUT represents the CPU clock divided by 2 CLKDIV 010 = CLKOUT represents the CPU clock divided by 4 CLKDIV 011 = CLKOUT represents the CPU clock divided by 6 CLKDIV 100 = CLKOUT represents the CPU clock divided by 8 CLKDIV 101 = CLKOUT represents the CPU clock divided by 10 CLKDIV 110 = CLKOUT represents the CPU clock divided by 12 CLKDIV 111 = CLKOUT represents the CPU clock divided by 14 | | # 3.8 Memory-Mapped Registers The 5503 has 78 memory-mapped CPU registers that are mapped in data memory space address 0h to 4Fh. Table 3–15 provides a list of the CPU memory-mapped registers (MMRs) available. The corresponding TMS320C54 $x^{TM}$ (C54 $x^{TM}$ ) CPU registers are also indicated where applicable. Table 3-15. CPU Memory-Mapped Registers | C55x<br>REGISTER | C54x<br>REGISTER | WORD ADDRESS<br>(HEX) | DESCRIPTION | BIT FIELD | |------------------|------------------|-----------------------|------------------------------------|-----------| | IER0 | IMR | 00 | Interrupt Enable Register 0 | [15–0] | | IFR0 | IFR | 01 | Interrupt Flag Register 0 | [15–0] | | ST0_55 | - | 02 | Status Register 0 for C55x | [15–0] | | ST1_55 | - | 03 | Status Register 1 for C55x | [15–0] | | ST3_55 | - | 04 | Status Register 3 for C55x | [15–0] | | _ | - | 05 | Reserved | [15–0] | | ST0 | ST0 | 06 | Status Register ST0 | [15–0] | | ST1 | ST1 | 07 | Status Register ST1 | [15–0] | | AC0L | AL | 08 | Accumulator 0 | [15–0] | | AC0H | AH | 09 | | [31–16] | | AC0G | AG | 0A | | [39–32] | | AC1L | BL | ОВ | Accumulator 1 | [15–0] | | AC1H | ВН | 0C | | [31–16] | | AC1G | BG | 0D | | [39–32] | | T3 | TREG | 0E | Temporary Register | [15–0] | | TRN0 | TRN | 0F | Transition Register | [15–0] | | AR0 | AR0 | 10 | Auxiliary Register 0 | [15–0] | | AR1 | AR1 | 11 | Auxiliary Register 1 | [15–0] | | AR2 | AR2 | 12 | Auxiliary Register 2 | [15–0] | | AR3 | AR3 | 13 | Auxiliary Register 3 | [15–0] | | AR4 | AR4 | 14 | Auxiliary Register 4 | [15–0] | | AR5 | AR5 | 15 | Auxiliary Register 5 | [15–0] | | AR6 | AR6 | 16 | Auxiliary Register 6 | [15–0] | | AR7 | AR7 | 17 | Auxiliary Register 7 | [15–0] | | SP | SP | 18 | Stack Pointer Register | [15–0] | | BK03 | BK | 19 | Circular Buffer Size Register | [15–0] | | BRC0 | BRC | 1A | Block Repeat Counter | [15–0] | | RSA0L | RSA | 1B | Block Repeat Start Address | [15–0] | | REA0L | REA | 1C | Block Repeat End Address | [15–0] | | PMST | PMST | 1D | Processor Mode Status Register | [15–0] | | XPC | XPC | 1E | Program Counter Extension Register | [7-0] | | _ | _ | 1F | Reserved | [15–0] | | T0 | _ | 20 | Temporary Data Register 0 | [15–0] | | T1 | _ | 21 | Temporary Data Register 1 | [15–0] | | T2 | _ | 22 | Temporary Data Register 2 | [15–0] | | Т3 | _ | 23 | Temporary Data Register 3 | [15–0] | | AC2L | _ | 24 | Accumulator 2 | [15–0] | | AC2H | _ | 25 | | [31–16] | | AC2G | - | 26 | | [39–32] | TMS320C54x and C54x are trademarks of Texas Instruments. Table 3-15. CPU Memory-Mapped Registers (Continued) | C55x<br>REGISTER | C54x<br>REGISTER | WORD ADDRESS<br>(HEX) | DESCRIPTION | BIT FIELD | |------------------|------------------|-----------------------|------------------------------------------------------------|-----------| | CDP | _ | 27 | Coefficient Data Pointer | [15–0] | | AC3L | - | 28 | Accumulator 3 | [15–0] | | АС3Н | _ | 29 | | [31–16] | | AC3G | _ | 2A | | [39–32] | | DPH | _ | 2B | Extended Data Page Pointer | [6–0] | | MDP05 | _ | 2C | Reserved | [6–0] | | MDP67 | _ | 2D | Reserved | [6–0] | | DP | _ | 2E | Memory Data Page Start Address | [15–0] | | PDP | _ | 2F | Peripheral Data Page Start Address | [8–0] | | BK47 | _ | 30 | Circular Buffer Size Register for AR[4–7] | [15–0] | | BKC | _ | 31 | Circular Buffer Size Register for CDP | [15–0] | | BSA01 | _ | 32 | Circular Buffer Start Address Register for AR[0–1] | [15–0] | | BSA23 | _ | 33 | Circular Buffer Start Address Register for AR[2–3] | [15–0] | | BSA45 | _ | 34 | Circular Buffer Start Address Register for AR[4–5] | [15–0] | | BSA67 | _ | 35 | Circular Buffer Start Address Register for AR[6–7] | [15–0] | | BSAC | _ | 36 | Circular Buffer Coefficient Start Address Register | [15–0] | | BIOS | _ | 37 | Data Page Pointer Storage Location for 128-word Data Table | [15–0] | | TRN1 | _ | 38 | Transition Register 1 | [15–0] | | BRC1 | _ | 39 | Block Repeat Counter 1 | [15–0] | | BRS1 | - | 3A | Block Repeat Save 1 | [15–0] | | CSR | - | 3B | Computed Single Repeat | [15–0] | | RSA0H | - | 3C | Repeat Start Address 0 | [23–16] | | RSA0L | - | 3D | | [15–0] | | REA0H | _ | 3E | Repeat End Address 0 | [23–16] | | REA0L | - | 3F | | [15–0] | | RSA1H | - | 40 | Repeat Start Address 1 | [23–16] | | RSA1L | _ | 41 | | [15–0] | | REA1H | - | 42 | Repeat End Address 1 | [23–16] | | REA1L | _ | 43 | | [15–0] | | RPTC | - | 44 | Repeat Counter | [15–0] | | IER1 | - | 45 | Interrupt Enable Register 1 | [15–0] | | IFR1 | - | 46 | Interrupt Flag Register 1 | [15–0] | | DBIER0 | _ | 47 | Debug IER0 | [15–0] | | DBIER1 | _ | 48 | Debug IER1 | [15–0] | | IVPD | _ | 49 | Interrupt Vector Pointer DSP | [15–0] | | IVPH | _ | 4A | Interrupt Vector Pointer HOST | [15–0] | | ST2_55 | _ | 4B | Status Register 2 for C55x | [15–0] | | SSP | _ | 4C | System Stack Pointer | [15–0] | | SP | _ | 4D | User Stack Pointer | [15–0] | | SPH | _ | 4E | Extended Data Page Pointer for the SP and the SSP | [6–0] | | CDPH | _ | 4F | Main Data Page Pointer for the CDP | [6–0] | #### 3.9 **Peripheral Register Description** Each 5503 device has a set of memory-mapped registers associated with peripherals as listed in Table 3–16 through Table 3-29. Some registers use less than 16 bits. When reading these registers, unused bits are always read as 0. **NOTE:** The CPU access latency to the peripheral memory-mapped registers is 6 CPU cycles. Following peripheral register update(s), the CPU must wait at least 6 CPU cycles before attempting to use that peripheral. When more than one peripheral register is updated in a sequence, the CPU only needs to wait following the final register write. For example, if the EMIF is being reconfigured, the CPU must wait until the very last EMIF register update takes effect before trying to access the external memory. The users should consult the respective peripheral user's guide to determine if a peripheral requires additional time to initialize itself to the new configuration after the register updates take effect. Table 3–16. Idle Control, Status, and System Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE† | |--------------|---------------|-----------------------|---------------------| | 0x0001 | ICR[7:0] | Idle Control Register | xxxx xxxx 0000 0100 | | 0x0002 | ISTR[7:0] | Idle Status Register | xxxx xxxx 0000 0000 | | 0x07FD | SYSR[15:0] | System Register | 0000 0000 0000 0000 | <sup>†</sup> Hardware reset; x denotes a "don't care." Table 3-17. External Memory Interface Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE† | |--------------|---------------|-----------------------------------|---------------------| | 0x0800 | EGCR[15:0] | EMIF Global Control Register | xxxx xxxx 0010 xx00 | | 0x0801 | EMI_RST | EMIF Global Reset Register | XXXX XXXX XXXX XXXX | | 0x0802 | EMI_BE[13:0] | EMIF Bus Error Status Register | xx00 0000 0000 0000 | | 0x0803 | CE0_1[14:0] | EMIF CE0 Space Control Register 1 | x010 1111 1111 1111 | | 0x0804 | CE0_2[15:0] | EMIF CE0 Space Control Register 2 | 0100 1111 1111 1111 | | 0x0805 | CE0_3[7:0] | EMIF CE0 Space Control Register 3 | xxxx xxxx 0000 0000 | | 0x0806 | CE1_1[14:0] | EMIF CE1 Space Control Register 1 | x010 1111 1111 1111 | | 0x0807 | CE1_2[15:0] | EMIF CE1 Space Control Register 2 | 0100 1111 1111 1111 | | 0x0808 | CE1_3[7:0] | EMIF CE1 Space Control Register 3 | xxxx xxxx 0000 0000 | | 0x0809 | CE2_1[14:0] | EMIF CE2 Space Control Register 1 | x010 1111 1111 1111 | | 0x080A | CE2_2[15:0] | EMIF CE2 Space Control Register 2 | 0101 1111 1111 1111 | | 0x080B | CE2_3[7:0] | EMIF CE2 Space Control Register 3 | xxxx xxxx 0000 0000 | | 0x080C | CE3_1[14:0] | EMIF CE3 Space Control Register 1 | x010 1111 1111 1111 | | 0x080D | CE3_2[15:0] | EMIF CE3 Space Control Register 2 | 0101 1111 1111 1111 | | 0x080E | CE3_3[7:0] | EMIF CE3 Space Control Register 3 | xxxx xxxx 0000 0000 | | 0x080F | SDC1[15:0] | EMIF SDRAM Control Register 1 | 1111 1001 0100 1000 | | 0x0810 | SDPER[11:0] | EMIF SDRAM Period Register | xxxx 0000 1000 0000 | | 0x0811 | SDCNT[11:0] | EMIF SDRAM Counter Register | xxxx 0000 1000 0000 | | 0x0812 | INIT | EMIF SDRAM Init Register | XXXX XXXX XXXX XXXX | | 0x0813 | SDC2[9:0] | EMIF SDRAM Control Register 2 | xxxx xx11 1111 1111 | | 0x0814 | SDC3 | EMIF SDRAM Control Register 3 | 0000 0000 0000 0111 | <sup>†</sup> Hardware reset; x denotes a "don't care." Table 3-18. DMA Configuration Registers | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE† | |------------------------|----------------|----------------------------------------------------------------|---------------------| | | | GLOBAL REGISTER | | | 0x0E00 | DMA_GCR[2:0] | DMA Global Control Register | xxxx xxxx xxxx x000 | | 0x0E02 | DMA_GSCR | DMA Software Compatibility Register | | | 0x0E03 | DMA_GTCR | DMA Timeout Control Register | | | | | CHANNEL #0 REGISTERS | | | 0x0C00 | DMA_CSDP0 | DMA Channel 0 Source Destination Parameters Register | 0000 0000 0000 0000 | | 0x0C01 | DMA_CCR0[15:0] | DMA Channel 0 Control Register | 0000 0000 0000 0000 | | 0x0C02 | DMA_CICR0[5:0] | DMA Channel 0 Interrupt Control Register | xxxx xxxx xx00 0011 | | 0x0C03 | DMA_CSR0[6:0] | DMA Channel 0 Status Register | xxxx xxxx xx00 0000 | | 0x0C04 | DMA_CSSA_L0 | DMA Channel 0 Source Start Address Register (lower bits) | Undefined | | 0x0C05 | DMA_CSSA_U0 | DMA Channel 0 Source Start Address Register (upper bits) | Undefined | | 0x0C06 | DMA_CDSA_L0 | DMA Channel 0 Source Destination Address Register (lower bits) | Undefined | | 0x0C07 | DMA_CDSA_U0 | DMA Channel 0 Source Destination Address Register (upper bits) | Undefined | | 0x0C08 | DMA_CEN0 | DMA Channel 0 Element Number Register | Undefined | | 0x0C09 | DMA_CFN0 | DMA Channel 0 Frame Number Register | Undefined | | 0x0C0A | DMA_CSFI0 | DMA Channel 0 Source Frame Index Register | Undefined | | 0x0C0B | DMA_CSEI0 | DMA Channel 0 Source Element Index Register | Undefined | | 0x0C0C | DMA_CSAC0 | DMA Channel 0 Source Address Counter | Undefined | | 0x0C0D | DMA_CDAC0 | DMA Channel 0 Destination Address Counter | Undefined | | 0x0C0E | DMA_CDEI0 | DMA Channel 0 Destination Element Index Register | Undefined | | 0x0C0F | DMA_CDFI0 | DMA Channel 0 Destination Frame Index Register | Undefined | <sup>†</sup> Hardware reset: x denotes a "don't care." Table 3-18. DMA Configuration Registers (Continued) | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | | | |------------------------|----------------|----------------------------------------------------------------|--------------------------|--|--| | CHANNEL #1 REGISTERS | | | | | | | 0x0C20 | DMA_CSDP1 | DMA Channel 1 Source Destination Parameters Register | 0000 0000 0000 0000 | | | | 0x0C21 | DMA_CCR1[15:0] | DMA Channel 1 Control Register | 0000 0000 0000 0000 | | | | 0x0C22 | DMA_CICR1[5:0] | DMA Channel 1 Interrupt Control Register | xxxx xxxx xx00 0011 | | | | 0x0C23 | DMA_CSR1[6:0] | DMA Channel 1 Status Register | xxxx xxxx xx00 0000 | | | | 0x0C24 | DMA_CSSA_L1 | DMA Channel 1 Source Start Address Register (lower bits) | Undefined | | | | 0x0C25 | DMA_CSSA_U1 | DMA Channel 1 Source Start Address Register (upper bits) | Undefined | | | | 0x0C26 | DMA_CDSA_L1 | DMA Channel 1 Source Destination Address Register (lower bits) | Undefined | | | | 0x0C27 | DMA_CDSA_U1 | DMA Channel 1 Source Destination Address Register (upper bits) | Undefined | | | | 0x0C28 | DMA_CEN1 | DMA Channel 1 Element Number Register | Undefined | | | | 0x0C29 | DMA_CFN1 | DMA Channel 1 Frame Number Register | Undefined | | | | 0x0C2A | DMA_CSFI1 | DMA Channel 1 Source Frame Index Register | Undefined | | | | 0x0C2B | DMA_CSEI1 | DMA Channel 1 Source Element Index Register | Undefined | | | | 0x0C2C | DMA_CSAC1 | DMA Channel 1 Source Address Counter | Undefined | | | | 0x0C2D | DMA_CDAC1 | DMA Channel 1 Destination Address Counter | Undefined | | | | 0x0C2E | DMA_CDEI1 | DMA Channel 1 Destination Element Index Register | Undefined | | | | 0x0C2F | DMA_CDFI1 | DMA Channel 1 Destination Frame Index Register | Undefined | | | | | | CHANNEL #2 REGISTERS | | | | | 0x0C40 | DMA_CSDP2 | DMA Channel 2 Source Destination Parameters Register | 0000 0000 0000 0000 | | | | 0x0C41 | DMA_CCR2[15:0] | DMA Channel 2 Control Register | 0000 0000 0000 0000 | | | | 0x0C42 | DMA_CICR2[5:0] | DMA Channel 2 Interrupt Control Register | xxxx xxxx xx00 0011 | | | | 0x0C43 | DMA_CSR2[6:0] | DMA Channel 2 Status Register | xxxx xxxx xx00 0000 | | | | 0x0C44 | DMA_CSSA_L2 | DMA Channel 2 Source Start Address Register (lower bits) | Undefined | | | | 0x0C45 | DMA_CSSA_U2 | DMA Channel 2 Source Start Address Register (upper bits) | Undefined | | | | 0x0C46 | DMA_CDSA_L2 | DMA Channel 2 Source Destination Address Register (lower bits) | Undefined | | | | 0x0C47 | DMA_CDSA_U2 | DMA Channel 2 Source Destination Address Register (upper bits) | Undefined | | | | 0x0C48 | DMA_CEN2 | DMA Channel 2 Element Number Register | Undefined | | | | 0x0C49 | DMA_CFN2 | DMA Channel 2 Frame Number Register | Undefined | | | | 0x0C4A | DMA_CSFI2 | DMA Channel 2 Source Frame Index Register | Undefined | | | | 0x0C4B | DMA_CSEI2 | DMA Channel 2 Source Element Index Register | Undefined | | | | 0x0C4C | DMA_CSAC2 | DMA Channel 2 Source Address Counter | Undefined | | | | 0x0C4D | DMA_CDAC2 | DMA Channel 2 Destination Address Counter | Undefined | | | | 0x0C4E | DMA_CDEI2 | DMA Channel 2 Destination Element Index Register | Undefined | | | | 0x0C4F | DMA_CDFI2 | DMA Channel 2 Destination Frame Index Register | Undefined | | | <sup>†</sup> Hardware reset: x denotes a "don't care." Table 3–18. DMA Configuration Registers (Continued) | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |------------------------|----------------|----------------------------------------------------------------|--------------------------| | | | CHANNEL #3 REGISTERS | | | 0x0C60 | DMA_CSDP3 | DMA Channel 3 Source Destination Parameters Register | 0000 0000 0000 0000 | | 0x0C61 | DMA_CCR3[15:0] | DMA Channel 3 Control Register | 0000 0000 0000 0000 | | 0x0C62 | DMA_CICR3[5:0] | DMA Channel 3 Interrupt Control Register | xxxx xxxx xx00 0011 | | 0x0C63 | DMA_CSR3[6:0] | DMA Channel 3 Status Register | xxxx xxxx xx00 0000 | | 0x0C64 | DMA_CSSA_L3 | DMA Channel 3 Source Start Address Register (lower bits) | Undefined | | 0x0C65 | DMA_CSSA_U3 | DMA Channel 3 Source Start Address Register (upper bits) | Undefined | | 0x0C66 | DMA_CDSA_L3 | DMA Channel 3 Source Destination Address Register (lower bits) | Undefined | | 0x0C67 | DMA_CDSA_U3 | DMA Channel 3 Source Destination Address Register (upper bits) | Undefined | | 0x0C68 | DMA_CEN3 | DMA Channel 3 Element Number Register | Undefined | | 0x0C69 | DMA_CFN3 | DMA Channel 3 Frame Number Register | Undefined | | 0x0C6A | DMA_CSFI3 | DMA Channel 3 Source Frame Index Register | Undefined | | 0x0C6B | DMA_CSEI3 | DMA Channel 3 Source Element Index Register | Undefined | | 0x0C6C | DMA_CSAC3 | DMA Channel 3 Source Address Counter | Undefined | | 0x0C6D | DMA_CDAC3 | DMA Channel 3 Destination Address Counter | Undefined | | 0x0C6E | DMA_CDEI3 | DMA Channel 3 Destination Element Index Register | Undefined | | 0x0C6F | DMA_CDFI3 | DMA Channel 3 Destination Frame Index Register | Undefined | | | | CHANNEL #4 REGISTERS | | | 0x0C80 | DMA_CSDP4 | DMA Channel 4 Source Destination Parameters Register | 0000 0000 0000 0000 | | 0x0C81 | DMA_CCR4[15:0] | DMA Channel 4 Control Register | 0000 0000 0000 0000 | | 0x0C82 | DMA_CICR4[5:0] | DMA Channel 4 Interrupt Control Register | xxxx xxxx xx00 0011 | | 0x0C83 | DMA_CSR4[6:0] | DMA Channel 4 Status Register | xxxx xxxx xx00 0000 | | 0x0C84 | DMA_CSSA_L4 | DMA Channel 4 Source Start Address Register (lower bits) | Undefined | | 0x0C85 | DMA_CSSA_U4 | DMA Channel 4 Source Start Address Register (upper bits) | Undefined | | 0x0C86 | DMA_CDSA_L4 | DMA Channel 4 Source Destination Address Register (lower bits) | Undefined | | 0x0C87 | DMA_CDSA_U4 | DMA Channel 4 Source Destination Address Register (upper bits) | Undefined | | 0x0C88 | DMA_CEN4 | DMA Channel 4 Element Number Register | Undefined | | 0x0C89 | DMA_CFN4 | DMA Channel 4 Frame Number Register | Undefined | | 0x0C8A | DMA_CSFI4 | DMA Channel 4 Source Frame Index Register | Undefined | | 0x0C8B | DMA_CSEI4 | DMA Channel 4 Source Element Index Register | Undefined | | 0x0C8C | DMA_CSAC4 | DMA Channel 4 Source Address Counter | Undefined | | 0x0C8D | DMA_CDAC4 | DMA Channel 4 Destination Address Counter | Undefined | | 0x0C8E | DMA_CDEI4 | DMA Channel 4 Destination Element Index Register | Undefined | | 0x0C8F | DMA_CDFI4 | DMA Channel 4 Destination Frame Index Register | Undefined | <sup>&</sup>lt;sup>†</sup> Hardware reset: x denotes a "don't care." Table 3–18. DMA Configuration Registers (Continued) | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE† | | | | |------------------------|----------------------|----------------------------------------------------------------|---------------------|--|--|--| | | CHANNEL #5 REGISTERS | | | | | | | 0x0CA0 | DMA_CSDP5 | DMA Channel 5 Source Destination Parameters Register | 0000 0000 0000 0000 | | | | | 0x0CA1 | DMA_CCR5[15:0] | DMA Channel 5 Control Register | 0000 0000 0000 0000 | | | | | 0x0CA2 | DMA_CICR5[5:0] | DMA Channel 5 Interrupt Control Register | xxxx xxxx xx00 0011 | | | | | 0x0CA3 | DMA_CSR5[6:0] | DMA Channel 5 Status Register | xxxx xxxx xx00 0000 | | | | | 0x0CA4 | DMA_CSSA_L5 | DMA Channel 5 Source Start Address Register (lower bits) | Undefined | | | | | 0x0CA5 | DMA_CSSA_U5 | DMA Channel 5 Source Start Address Register (upper bits) | Undefined | | | | | 0x0CA6 | DMA_CDSA_L5 | DMA Channel 5 Source Destination Address Register (lower bits) | Undefined | | | | | 0x0CA7 | DMA_CDSA_U5 | DMA Channel 5 Source Destination Address Register (upper bits) | Undefined | | | | | 0x0CA8 | DMA_CEN5 | DMA Channel 5 Element Number Register | Undefined | | | | | 0x0CA9 | DMA_CFN5 | DMA Channel 5 Frame Number Register | Undefined | | | | | 0x0CAA | DMA_CSFI5 | DMA Channel 5 Source Frame Index Register | Undefined | | | | | 0x0CAB | DMA_CSEI5 | DMA Channel 5 Source Element Index Register | Undefined | | | | | 0x0CAC | DMA_CSAC5 | DMA Channel 5 Source Address Counter | Undefined | | | | | 0x0CAD | DMA_CDAC5 | DMA Channel 5 Destination Address Counter | Undefined | | | | | 0x0CAE | DMA_CDEI5 | DMA Channel 5 Destination Element Index Register | Undefined | | | | | 0x0CAF | DMA_CDFI5 | DMA Channel 5 Destination Frame Index Register | Undefined | | | | <sup>†</sup> Hardware reset: x denotes a "don't care." Table 3-19. Real-Time Clock Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE† | |---------------|---------------|---------------------------------------|---------------------| | 0x1800 | RTCSEC | Seconds Register | 0000 0000 0000 0000 | | 0x1801 | RTCSECA | Seconds Alarm Register | 0000 0000 0000 0000 | | 0x1802 | RTCMIN | Minutes Register | 0000 0000 0000 0000 | | 0x1803 | RTCMINA | Minutes Alarm Register | 0000 0000 0000 0000 | | 0x1804 | RTCHOUR | Hours Register | 0000 0000 0000 0000 | | 0x1805 | RTCHOURA | Hours Alarm Register | 0000 0000 0000 0000 | | 0x1806 | RTCDAYW | Day of the Week Register | 0000 0000 0000 0000 | | 0x1807 | RTCDAYM | Day of the Month (date) Register | 0000 0000 0000 0000 | | 0x1808 | RTCMONTH | Month Register | 0000 0000 0000 0000 | | 0x1809 | RTCYEAR | Year Register | 0000 0000 0000 0000 | | 0x180A | RTCPINTR | Periodic Interrupt Selection Register | 0000 0000 0000 0000 | | 0x180B | RTCINTEN | Interrupt Enable Register | 0000 0000 1000 0000 | | 0x180C | RTCINTFL | Interrupt Flag Register | 0000 0000 0000 0000 | | 0x180D-0x1BFF | | Reserved | | <sup>†</sup> Hardware reset; x denotes a "don't care." ## Table 3-20. Clock Generator | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |--------------|---------------|---------------------|-------------------------------| | 0x1C00 | CLKMD[14:0] | Clock Mode Register | 0010 0000 0000 0010 DIV1 mode | <sup>&</sup>lt;sup>†</sup> Hardware reset; x denotes a "don't care." ## Table 3-21. Timers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |--------------|---------------|------------------------------------|--------------------------| | 0x1000 | TIM0[15:0] | Timer Count Register, Timer #0 | 1111 1111 1111 1111 | | 0x1001 | PRD0[15:0] | Period Register, Timer #0 | 1111 1111 1111 1111 | | 0x1002 | TCR0[15:0] | Timer Control Register, Timer #0 | 0000 0000 0001 0000 | | 0x1003 | PRSC0[15:0] | Timer Prescaler Register, Timer #0 | xxxx 0000 xxxx 0000 | | 0x2400 | TIM1[15:0] | Timer Count Register, Timer #1 | 1111 1111 1111 1111 | | 0x2401 | PRD1[15:0] | Period Register, Timer #1 | 1111 1111 1111 1111 | | 0x2402 | TCR1[15:0] | Timer Control Register, Timer #1 | 0000 0000 0001 0000 | | 0x2403 | PRSC1[15:0] | Timer Prescaler Register, Timer #1 | xxxx 0000 xxxx 0000 | <sup>†</sup> Hardware reset; x denotes a "don't care." Table 3-22. Multichannel Serial Port #0 | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE† | |------------------------|---------------|--------------------------------------------------------|---------------------| | 0x2800 | DRR2_0[15:0] | Data Receive Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x2801 | DRR1_0[15:0] | Data Receive Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x2802 | DXR2_0[15:0] | Data Transmit Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x2803 | DXR1_0[15:0] | Data Transmit Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x2804 | SPCR2_0[15:0] | Serial Port Control Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x2805 | SPCR1_0[15:0] | Serial Port Control Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x2806 | RCR2_0[15:0] | Receive Control Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x2807 | RCR1_0[15:0] | Receive Control Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x2808 | XCR2_0[15:0] | Transmit Control Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x2809 | XCR1_0[15:0] | Transmit Control Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x280A | SRGR2_0[15:0] | Sample Rate Generator Register 2, McBSP #0 | 0020 0000 0000 0000 | | 0x280B | SRGR1_0[15:0] | Sample Rate Generator Register 1, McBSP #0 | 0000 0000 0000 0001 | | 0x280C | MCR2_0[15:0] | Multichannel Control Register 2, McBSP #0 | 0000 0000 0000 0000 | | 0x280D | MCR1_0[15:0] | Multichannel Control Register 1, McBSP #0 | 0000 0000 0000 0000 | | 0x280E | RCERA_0[15:0] | Receive Channel Enable Register Partition A, McBSP #0 | 0000 0000 0000 0000 | | 0x280F | RCERB_0[15:0] | Receive Channel Enable Register Partition B, McBSP #0 | 0000 0000 0000 0000 | | 0x2810 | XCERA_0[15:0] | Transmit Channel Enable Register Partition A, McBSP #0 | 0000 0000 0000 0000 | | 0x2811 | XCERB_0[15:0] | Transmit Channel Enable Register Partition B, McBSP #0 | 0000 0000 0000 0000 | | 0x2812 | PCR0[15:0] | Pin Control Register, McBSP #0 | 0000 0000 0000 0000 | | 0x2813 | RCERC_0[15:0] | Receive Channel Enable Register Partition C, McBSP #0 | 0000 0000 0000 0000 | | 0x2814 | RCERD_0[15:0] | Receive Channel Enable Register Partition D, McBSP #0 | 0000 0000 0000 0000 | | 0x2815 | XCERC_0[15:0] | Transmit Channel Enable Register Partition C, McBSP #0 | 0000 0000 0000 0000 | | 0x2816 | XCERD_0[15:0] | Transmit Channel Enable Register Partition D, McBSP #0 | 0000 0000 0000 0000 | | 0x2817 | RCERE_0[15:0] | Receive Channel Enable Register Partition E, McBSP #0 | 0000 0000 0000 0000 | | 0x2818 | RCERF_0[15:0] | Receive Channel Enable Register Partition F, McBSP #0 | 0000 0000 0000 0000 | | 0x2819 | XCERE_0[15:0] | Transmit Channel Enable Register Partition E, McBSP #0 | 0000 0000 0000 0000 | | 0x281A | XCERF_0[15:0] | Transmit Channel Enable Register Partition F, McBSP #0 | 0000 0000 0000 0000 | | 0x281B | RCERG_0[15:0] | Receive Channel Enable Register Partition G, McBSP #0 | 0000 0000 0000 0000 | | 0x281C | RCERH_0[15:0] | Receive Channel Enable Register Partition H, McBSP #0 | 0000 0000 0000 0000 | | 0x281D | XCERG_0[15:0] | Transmit Channel Enable Register Partition G, McBSP #0 | 0000 0000 0000 0000 | | 0x281E | XCERH_0[15:0] | Transmit Channel Enable Register Partition H, McBSP #0 | 0000 0000 0000 0000 | <sup>†</sup> Hardware reset; x denotes a "don't care." Table 3-23. Multichannel Serial Port #1 | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |------------------------|---------------|--------------------------------------------------------|--------------------------| | 0x2C00 | DRR2_1[15:0] | Data Receive Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C01 | DRR1_1[15:0] | Data Receive Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C02 | DXR2_1[15:0] | Data Transmit Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C03 | DXR1_1[15:0] | Data Transmit Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C04 | SPCR2_1[15:0] | Serial Port Control Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C05 | SPCR1_1[15:0] | Serial Port Control Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C06 | RCR2_1[15:0] | Receive Control Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C07 | RCR1_1[15:0] | Receive Control Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C08 | XCR2_1[15:0] | Transmit Control Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C09 | XCR1_1[15:0] | Transmit Control Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C0A | SRGR2_1[15:0] | Sample Rate Generator Register 2, McBSP #1 | 0020 0000 0000 0000 | | 0x2C0B | SRGR1_1[15:0] | Sample Rate Generator Register 1, McBSP #1 | 0000 0000 0000 0001 | | 0x2C0C | MCR2_1[15:0] | Multichannel Control Register 2, McBSP #1 | 0000 0000 0000 0000 | | 0x2C0D | MCR1_1[15:0] | Multichannel Control Register 1, McBSP #1 | 0000 0000 0000 0000 | | 0x2C0E | RCERA_1[15:0] | Receive Channel Enable Register Partition A, McBSP #1 | 0000 0000 0000 0000 | | 0x2C0F | RCERB_1[15:0] | Receive Channel Enable Register Partition B, McBSP #1 | 0000 0000 0000 0000 | | 0x2C10 | XCERA_1[15:0] | Transmit Channel Enable Register Partition A, McBSP #1 | 0000 0000 0000 0000 | | 0x2C11 | XCERB_1[15:0] | Transmit Channel Enable Register Partition B, McBSP #1 | 0000 0000 0000 0000 | | 0x2C12 | PCR1[15:0] | Pin Control Register, McBSP #1 | 0000 0000 0000 0000 | | 0x2C13 | RCERC_1[15:0] | Receive Channel Enable Register Partition C, McBSP #1 | 0000 0000 0000 0000 | | 0x2C14 | RCERD_1[15:0] | Receive Channel Enable Register Partition D, McBSP #1 | 0000 0000 0000 0000 | | 0x2C15 | XCERC_1[15:0] | Transmit Channel Enable Register Partition C, McBSP #1 | 0000 0000 0000 0000 | | 0x2C16 | XCERD_1[15:0] | Transmit Channel Enable Register Partition D, McBSP #1 | 0000 0000 0000 0000 | | 0x2C17 | RCERE_1[15:0] | Receive Channel Enable Register Partition E, McBSP #1 | 0000 0000 0000 0000 | | 0x2C18 | RCERF_1[15:0] | Receive Channel Enable Register Partition F, McBSP #1 | 0000 0000 0000 0000 | | 0x2C19 | XCERE_1[15:0] | Transmit Channel Enable Register Partition E, McBSP #1 | 0000 0000 0000 0000 | | 0x2C1A | XCERF_1[15:0] | Transmit Channel Enable Register Partition F, McBSP #1 | 0000 0000 0000 0000 | | 0x2C1B | RCERG_1[15:0] | Receive Channel Enable Register Partition G, McBSP #1 | 0000 0000 0000 0000 | | 0x2C1C | RCERH_1[15:0] | Receive Channel Enable Register Partition H, McBSP #1 | 0000 0000 0000 0000 | | 0x2C1D | XCERG_1[15:0] | Transmit Channel Enable Register Partition G, McBSP #1 | 0000 0000 0000 0000 | | 0x2C1E | XCERH_1[15:0] | Transmit Channel Enable Register Partition H, McBSP #1 | 0000 0000 0000 0000 | <sup>†</sup> Hardware reset; x denotes a "don't care." Table 3-24. Multichannel Serial Port #2 | PORT ADDRESS<br>(WORD) | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |------------------------|---------------|--------------------------------------------------------|--------------------------| | 0x3000 | DRR2_2[15:0] | Data Receive Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x3001 | DRR1_2[15:0] | Data Receive Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x3002 | DXR2_2[15:0] | Data Transmit Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x3003 | DXR1_2[15:0] | Data Transmit Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x3004 | SPCR2_2[15:0] | Serial Port Control Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x3005 | SPCR1_2[15:0] | Serial Port Control Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x3006 | RCR2_2[15:0] | Receive Control Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x3007 | RCR1_2[15:0] | Receive Control Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x3008 | XCR2_2[15:0] | Transmit Control Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x3009 | XCR1_2[15:0] | Transmit Control Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x300A | SRGR2_2[15:0] | Sample Rate Generator Register 2, McBSP #2 | 0020 0000 0000 0000 | | 0x300B | SRGR1_2[15:0] | Sample Rate Generator Register 1, McBSP #2 | 0000 0000 0000 0001 | | 0x300C | MCR2_2[15:0] | Multichannel Control Register 2, McBSP #2 | 0000 0000 0000 0000 | | 0x300D | MCR1_2[15:0] | Multichannel Control Register 1, McBSP #2 | 0000 0000 0000 0000 | | 0x300E | RCERA_2[15:0] | Receive Channel Enable Register Partition A, McBSP #2 | 0000 0000 0000 0000 | | 0x300F | RCERB_2[15:0] | Receive Channel Enable Register Partition B, McBSP #2 | 0000 0000 0000 0000 | | 0x3010 | XCERA_2[15:0] | Transmit Channel Enable Register Partition A, McBSP #2 | 0000 0000 0000 0000 | | 0x3011 | XCERB_2[15:0] | Transmit Channel Enable Register Partition B, McBSP #2 | 0000 0000 0000 0000 | | 0x3012 | PCR2[15:0] | Pin Control Register, McBSP #2 | 0000 0000 0000 0000 | | 0x3013 | RCERC_2[15:0] | Receive Channel Enable Register Partition C, McBSP #2 | 0000 0000 0000 0000 | | 0x3014 | RCERD_2[15:0] | Receive Channel Enable Register Partition D, McBSP #2 | 0000 0000 0000 0000 | | 0x3015 | XCERC_2[15:0] | Transmit Channel Enable Register Partition C, McBSP #2 | 0000 0000 0000 0000 | | 0x3016 | XCERD_2[15:0] | Transmit Channel Enable Register Partition D, McBSP #2 | 0000 0000 0000 0000 | | 0x3017 | RCERE_2[15:0] | Receive Channel Enable Register Partition E, McBSP #2 | 0000 0000 0000 0000 | | 0x3018 | RCERF_2[15:0] | Receive Channel Enable Register Partition F, McBSP #2 | 0000 0000 0000 0000 | | 0x3019 | XCERE_2[15:0] | Transmit Channel Enable Register Partition E, McBSP #2 | 0000 0000 0000 0000 | | 0x301A | XCERF_2[15:0] | Transmit Channel Enable Register Partition F, McBSP #2 | 0000 0000 0000 0000 | | 0x301B | RCERG_2[15:0] | Receive Channel Enable Register Partition G, McBSP #2 | 0000 0000 0000 0000 | | 0x301C | RCERH_2[15:0] | Receive Channel Enable Register Partition H, McBSP #2 | 0000 0000 0000 0000 | | 0x301D | XCERG_2[15:0] | Transmit Channel Enable Register Partition G, McBSP #2 | 0000 0000 0000 0000 | | 0x301E | XCERH_2[15:0] | Transmit Channel Enable Register Partition H, McBSP #2 | 0000 0000 0000 0000 | <sup>&</sup>lt;sup>†</sup> Hardware reset; x denotes a "don't care." ## Table 3-25. GPIO | WORD<br>ADDRESS | REGISTER<br>NAME | PIN | DESCRIPTION | RESET VALUE <sup>†</sup> | |-----------------|-------------------|------------|----------------------------------------|--------------------------| | 0x3400 | IODIR[7:0] | GPIO[7:0] | General-purpose I/O Direction Register | 0000 0000 0000 0000 | | 0x3401 | IODATA[7:0] | GPIO[7:0] | General-purpose I/O Data Register | 0000 0000 xxxx xxxx | | 0x4400 | AGPIOEN[15:0] | A[15:0] | Address/GPIO Enable Register | 0000 0000 0000 0000 | | 0x4401 | AGPIODIR[15:0] | A[15:0] | Address/GPIO Direction Register | 0000 0000 0000 0000 | | 0x4402 | AGPIODATA[15:0] | A[15:0] | Address/GPIO Data Register | xxxx xxxx xxxx xxxx | | 0x4403 | EHPIGPIOEN[5:0] | GPIO[13:8] | EHPI/GPIO Enable Register | 0000 0000 0000 0000 | | 0x4404 | EHPIGPIODIR[5:0] | GPIO[13:8] | EHPI/GPIO Direction Register | 0000 0000 0000 0000 | | 0x4405 | EHPIGPIODATA[5:0] | GPIO[13:8] | EHPI/GPIO Data Register | 0000 0000 00xx xxxx | <sup>†</sup> Hardware reset; x denotes a "don't care." # Table 3-26. Device Revision ID | WORD ADDRESS | REGISTER NAME | DESCRIPTION | VALUE <sup>‡</sup> | |--------------|---------------|---------------------------------|-------------------------------| | 0x3803 | Rev ID[4:1] | Silicon Revision Identification | Rev. 1.0: xxxx xxxx xxx0 001x | <sup>&</sup>lt;sup>‡</sup> x denotes a "don't care." # Table 3-27. I<sup>2</sup>C Module Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |--------------|---------------|----------------------------------------------------------------------|--------------------------| | 0x3C00 | I2COAR[9:0]§ | I <sup>2</sup> C Own Address Register | 0000 0000 0000 0000 | | 0x3C01 | I2CIMR | I <sup>2</sup> C Interrupt Mask Register | 0000 0000 0000 0000 | | 0x3C02 | I2CSTR | I <sup>2</sup> C Status Register | 0000 0001 0000 0000 | | 0x3C03 | I2CCLKL[15:0] | I <sup>2</sup> C Clock Divider Low Register | 0000 0000 0000 0000 | | 0x3C04 | I2CCLKH[15:0] | I <sup>2</sup> C Clock Divider High Register | 0000 0000 0000 0000 | | 0x3C05 | I2CCNT[15:0] | I <sup>2</sup> C Data Count | 0000 0000 0000 0000 | | 0x3C06 | I2CDRR[7:0] | I <sup>2</sup> C Data Receive Register | 0000 0000 0000 0000 | | 0x3C07 | I2CSAR[9:0] | I <sup>2</sup> C Slave Address Register | 0000 0011 1111 1111 | | 0x3C08 | I2CDXR[7:0] | I <sup>2</sup> C Data Transmit Register | 0000 0000 0000 0000 | | 0x3C09 | I2CMDR[14:0] | I <sup>2</sup> C Mode Register | 0000 0000 0000 0000 | | 0x3C0A | I2CIVR | I <sup>2</sup> C Interrupt Vector Register | 0000 0000 0000 0000 | | 0x3C0B | - | Reserved | | | 0x3C0C | I2CPSC | I <sup>2</sup> C Prescaler Register | 0000 0000 0000 0000 | | 0x3C0D | - | Reserved | | | 0x3C0E | - | Reserved | | | 0x3C0F | I2CMDR2 | I <sup>2</sup> C Mode Register 2 | 0000 0000 0000 0000 | | _ | I2CRSR | I <sup>2</sup> C Receive Shift Register (not accessible to the CPU) | | | _ | I2CXSR | I <sup>2</sup> C Transmit Shift Register (not accessible to the CPU) | | <sup>†</sup> Hardware reset; x denotes a "don't care." NOTE: I<sup>2</sup>C protocol compatible, no fail-safe buffer. <sup>§</sup> This register must be set by the user. The user may program the I<sup>2</sup>C's own address to any value, as long as the value does not conflict with the I<sup>2</sup>C addresses of other components connected to the I<sup>2</sup>C bus. # Table 3-28. Watchdog Timer Registers | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |--------------|---------------|-----------------------------|--------------------------| | 0x4000 | WDTIM[15:0] | WD Timer Counter Register | 1111 1111 1111 1111 | | 0x4001 | WDPRD[15:0] | WD Timer Period Register | 1111 1111 1111 1111 | | 0x4002 | WDTCR[13:0] | WD Timer Control Register | 0000 0011 1100 1111 | | 0x4003 | WDTCR2[15:0] | WD Timer Control Register 2 | 0001 0000 0000 0000 | <sup>†</sup> Hardware reset; x denotes a "don't care." # Table 3-29. External Bus Selection Register | WORD ADDRESS | REGISTER NAME | DESCRIPTION | RESET VALUE <sup>†</sup> | |--------------|---------------|---------------------------------|----------------------------------| | 0x6C00 | EBSR[15:0] | External Bus Selection Register | 0000 0000 0000 0011 <sup>‡</sup> | <sup>†</sup> Hardware reset; x denotes a "don't care." $<sup>^{\</sup>ddagger}$ The reset value is 0000 0000 0000 0001 if GPIO0 = 1; the value is 0000 0000 0001 if GPIO0 = 0. # 3.10 Interrupts Vector-relative locations and priorities for all internal and external interrupts are shown in Table 3–30. Table 3-30. Interrupt Table | NAME | SOFTWARE<br>(TRAP)<br>EQUIVALENT | RELATIVE<br>LOCATION <sup>†</sup><br>(HEX BYTES) | PRIORITY | FUNCTION | |------------------|----------------------------------|--------------------------------------------------|----------|---------------------------------------------------| | RESET | SINT0 | 0 | 0 | Reset (hardware and software) | | NMI <sup>‡</sup> | SINT1 | 8 | 1 | Nonmaskable interrupt | | BERR | SINT24 | C0 | 2 | Bus Error interrupt | | INT0 | SINT2 | 10 | 3 | External interrupt #0 | | INT1 | SINT16 | 80 | 4 | External interrupt #1 | | INT2 | SINT3 | 18 | 5 | External interrupt #2 | | TINT0 | SINT4 | 20 | 6 | Timer #0 interrupt | | RINT0 | SINT5 | 28 | 7 | McBSP #0 receive interrupt | | XINT0 | SINT17 | 88 | 8 | McBSP #0 transmit interrupt | | RINT1 | SINT6 | 30 | 9 | McBSP #1 receive interrupt | | XINT1 | SINT7 | 38 | 10 | McBSP #1 transmit interrupt | | _ | SINT8 | 40 | 11 | Software interrupt #8 | | DMAC0 | SINT18 | 90 | 12 | DMA Channel #0 interrupt | | DMAC1 | SINT9 | 48 | 13 | DMA Channel #1 interrupt | | DSPINT | SINT10 | 50 | 14 | Interrupt from host | | INT3/WDTINT | SINT11 | 58 | 15 | External interrupt #3 or Watchdog timer interrupt | | INT4/RTC§ | SINT19 | 98 | 16 | External interrupt #4 or RTC interrupt | | RINT2 | SINT12 | 60 | 17 | McBSP #2 receive interrupt | | XINT2 | SINT13 | 68 | 18 | McBSP #2 transmit interrupt | | DMAC2 | SINT20 | A0 | 19 | DMA Channel #2 interrupt | | DMAC3 | SINT21 | A8 | 20 | DMA Channel #3 interrupt | | DMAC4 | SINT14 | 70 | 21 | DMA Channel #4 interrupt | | DMAC5 | SINT15 | 78 | 22 | DMA Channel #5 interrupt | | TINT1 | SINT22 | В0 | 23 | Timer #1 interrupt | | IIC | SINT23 | B8 | 24 | I <sup>2</sup> C interrupt | | DLOG | SINT25 | C8 | 25 | Data Log interrupt | | RTOS | SINT26 | D0 | 26 | Real-time Operating System interrupt | | _ | SINT27 | D8 | 27 | Software interrupt #27 | | _ | SINT28 | E0 | 28 | Software interrupt #28 | | | SINT29 | E8 | 29 | Software interrupt #29 | | _ | SINT30 | F0 | 30 | Software interrupt #30 | | _ | SINT31 | F8 | 31 | Software interrupt #31 | <sup>&</sup>lt;sup>†</sup> Absolute addresses of the interrupt vector locations are determined by the contents of the IVPD and IVPH registers. Interrupt vectors for interrupts 0–15 and 24–31 are relative to IVPD. Interrupt vectors for interrupts 16–23 are relative to IVPH. <sup>§</sup> It is recommended that either the INT4 or RTC interrupt be used. If both INT4 and RTC interrupts are used, one interrupt event can potentially hold off the other interrupt. For example, if INT4 is asserted first and held low, the RTC interrupt will not be recognized until the INT4 pin is back to high-logic state again. The INT4 pin must be pulled high if only the RTC interrupt is used. <sup>&</sup>lt;sup>‡</sup> The NMI pin is internally tied high. However, NMI interrupt vector can be used for SINT1 and Watchdog Timer Interrupt. #### 3.10.1 IFR and IER Registers The IFR0 (Interrupt Flag Register 0) and IER0 (Interrupt Enable Register 0) bit layouts are shown in Figure 3-17. Figure 3-17. IFR0 and IER0 Bit Locations Table 3-31. IFR0 and IER0 Register Bit Fields | ВІТ | | FUNCTION | |--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | FUNCTION | | 15 | DMAC5 | DMA channel 5 interrupt flag/mask bit | | 14 | DMAC4 | DMA channel 4 interrupt flag/mask bit | | 13 | XINT2 | This bit is used as the McBSP2 transmit interrupt flag/mask bit. | | 12 | RINT2 | McBSP2 receive interrupt flag/mask bit. | | 11 | INT3/WDTINT | This bit is used as either the external user interrupt 3 flag/mask bit, or the watchdog timer interrupt flag/mask bit. $^\dagger$ | | 10 | DSPINT | HPI host-to-DSP interrupt flag/mask. | | 9 | DMAC1 | DMA channel 1 interrupt flag/mask bit | | 8 | - | Reserved. This bit should always be written with 0. | | 7 | XINT1 | This bit is used as the McBSP1 transmit interrupt flag/mask bit. | | 6 | RINT1 | McBSP1 receive interrupt flag/mask bit. | | 5 | RINT0 | McBSP0 receive interrupt flag bit | | 4 | TINT0 | Timer 0 interrupt flag bit | | 3 | INT2 | External interrupt 2 flag bit | | 2 | INT0 | External interrupt 0 flag bit | | 1–0 | _ | Reserved for future expansion. These bits should always be written with 0. | <sup>†</sup> It is possible to have active interrupts simultaneously from both the external INT3 source and the watchdog timer. When an interrupt is detected in this bit, the watchdog timer status register should be polled to determine if the watchdog timer is the interrupt source. The IFR1 (Interrupt Flag Register 1) and IER1 (Interrupt Enable Register 1) bit layouts are shown in Figure 3–18. **NOTE:** It is possible to have active interrupts simultaneously from both the external interrupt 4 (INT4) and the real-time clock (RTC). When an interrupt is detected in this bit, the real-time clock status register should be polled to determine if the real-time clock is the source of the interrupt. Figure 3-18. IFR1 and IER1 Bit Locations Table 3-32. IFR1 and IER1 Register Bit Fields | BIT | | FUNCTION | |--------|----------|-----------------------------------------------------------------------------------------------------------------------------| | NUMBER | NAME | FUNCTION | | 15–11 | - | Reserved for future expansion. These bits should always be written with 0. | | 10 | RTOS | Real-time operating system interrupt flag/mask bit | | 9 | DLOG | Data log interrupt flag/mask bit | | 8 | BERR | Bus error interrupt flag/mask bit | | 7 | I2C | I2C interrupt flag/mask bit | | 6 | TINT1 | Timer 1 interrupt flag/mask bit | | 5 | DMAC3 | DMA channel 3 interrupt flag/mask bit | | 4 | DMAC2 | DMA channel 2 interrupt flag/mask bit | | 3 | INT4/RTC | This bit can be used as either the external user interrupt 4 flag/mask bit, or the real-time clock interrupt flag/mask bit. | | 2 | DMAC0 | DMA channel 0 interrupt flag/mask bit | | 1 | XINT0 | McBSP transmit 0 interrupt flag/mask bit | | 0 | INT1 | External user interrupt 1 flag/mask bit | <sup>&</sup>lt;sup>†</sup> Always write zeros. ## 3.10.2 Interrupt Timing The external interrupts (INT[4:0]) are synchronized to the CPU by way of a two-flip-flop synchronizer. The interrupt inputs are sampled on falling edges of the CPU clock. A sequence of 1-1-0-0-0 on consecutive cycles on the interrupt pin is required for an interrupt to be detected. Therefore, the minimum low pulse duration on the external interrupts on the 5503 is three CPU clock periods. #### 3.10.3 Waking Up From IDLE Condition One of the following four events can wake up the CPU from IDLE: - Hardware Reset - **External Interrupt** - **RTC Interrupt** ## 3.10.3.1 Waking Up From IDLE With Oscillator Disabled With an external interrupt or an RTC interrupt, the clock generation circuit wakes up the oscillator. In the case of the interrupt being disabled by clearing the associated bit in the Interrupt Enable Register (IERx), the CPU is not "woken up". If the external interrupt serves as the wake-up event, the interrupt line must stay low for a minimum of 3 CPU cycles after the oscillator is stabilized to wake up the CPU. Otherwise, only the clock domain will wake up and another external interrupt will be needed to wake up the CPU. #### 3.10.4 Idling Clock Domain When External Parallel Bus Operating in EHPI Mode The clock domain cannot be idled when the External Parallel Bus is operating in EHPI mode to ensure host access to the DSP memory. To work around this restriction, use the HIDL bit of the External Bus Selection Register (EBSR) with the CLKGENI bit of the Idle Control Register (ICR) to idle the clock domain. # 4 Support # 4.1 Notices Concerning JTAG (IEEE 1149.1) Boundary Scan Test Capability # 4.1.1 Initialization Requirements for Boundary Scan Test The TMS320VC5503 uses the JTAG port for boundary scan tests, emulation capability and factory test purposes. To use boundary scan test, the EMU0 and EMU1/OFF pins must be held HIGH through a rising edge of the TRST signal prior to the first scan. This operation selects the appropriate TAP control for boundary scan. If at any time during a boundary scan test a rising edge of TRST occurs when EMU0 or EMU1/OFF are not high, a factory test mode may be selected preventing boundary scan test from being completed. For this reason, it is recommended that EMU0 and EMU1/OFF be pulled or driven high at all times during boundary scan test. # 4.1.2 Boundary Scan Description Language (BSDL) Model BSDL models are available on the web in the TMS320VC5503 product folder under the "simulation models" section. # 4.2 Documentation Support Extensive documentation supports all TMS320™ DSP family of devices from product announcement through applications development. The following types of documentation are available to support the design and use of the TMS320C5000™ platform of DSPs: - TMS320C55x™ DSP Functional Overview (literature number SPRU312) - Device-specific data sheets and data manuals - Complete user's guides - Development support tools - Hardware and software application reports TMS320C55x reference documentation includes, but is not limited to, the following: - TMS320C55x DSP CPU Reference Guide (literature number SPRU371) - TMS320C55x DSP Mnemonic Instruction Set Reference Guide (literature number SPRU374) - TMS320C55x DSP Algebraic Instruction Set Reference Guide (literature number SPRU375) - TMS320C55x DSP Programmer's Guide (literature number SPRU376) - TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) - TMS320C55x Optimizing C/C++ Compiler User's Guide (literature number SPRU281) - TMS320C55x Assembly Language Tools User's Guide (literature number SPRU280) - TMS320C55x DSP Library Programmer's Reference (literature number SPRU422) - Using the TMS320VC5503/VC5507/VC5509/VC5509A Bootloader application report (literature number SPRA375) The reference guides describe in detail the TMS320C55x<sup>™</sup> DSP products currently available and the hardware and software applications, including algorithms, for fixed-point TMS320<sup>™</sup> DSP family of devices. A series of DSP textbooks is published by Prentice-Hall and John Wiley & Sons to support digital signal processing research and education. The TMS320™ DSP newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320™ DSP customers on product information. Information regarding TI DSP products is also available on the Worldwide Web at http://www.ti.com uniform resource locator (URL). TMS320 and TMS320C5000 are trademarks of Texas Instruments. # 4.3 Device and Development-Support Tool Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all DSP devices and support tools. Each DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., **TMS**320C6412GDK600). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: TMX Experimental device that is not necessarily representative of the final device's electrical specifications **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification TMS Fully qualified production device Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. ## 4.4 TMS320VC5503 Device Nomenclature † BGA = Ball Grid Array LQFP = Low-Profile Quad Flatpack Figure 4-1. Device Nomenclature for the TMS320VC5503 ## 5 **Electrical Specifications** This section provides the absolute maximum ratings and the recommended operating conditions for the TMS320VC5503 DSP. All electrical and switching characteristics in this data manual are valid over the recommended operating conditions unless otherwise specified. ## 5.1 **Absolute Maximum Ratings** The list of absolute maximum ratings are specified over operating case temperature. Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.2 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltage values are with respect to V<sub>SS</sub>. Figure 5–1 provides the test load circuit values for a 3.3-V I/O. | Supply voltage I/O range, DV <sub>DD</sub> | <ul><li>– 0.3 V to 4.0 V</li></ul> | |--------------------------------------------------|------------------------------------| | Supply voltage core range, CV <sub>DD</sub> | - 0.3 V to 2.0 V | | Input voltage range, V <sub>I</sub> | - 0.3 V to 4.5 V | | Output voltage range, V <sub>O</sub> | <ul><li>– 0.3 V to 4.5 V</li></ul> | | Operating case temperature range, T <sub>C</sub> | . − 40°C to 85°C | | Storage temperature range T <sub>stg</sub> | – 55°C to 150°C | ## 5.2 **Recommended Operating Conditions** # 5.2.1 Recommended Operating Conditions for $CV_{DD} = 1.2 \text{ V}$ (108 MHz) | | | | MIN | NOM | MAX | UNIT | |-------------------|---------------------------------|--------------------------------------------------------------|----------------------|----------------------------|------------------------|------| | Core | | | | | | | | CV <sub>DD</sub> | Device supply voltage | | 1.14 | 1.2 | 1.26 | V | | Peripherals | | | • | | | | | RCV <sub>DD</sub> | RTC module supply voltage, co | 1.14 | 1.2 | 1.26 | V | | | RDV <sub>DD</sub> | RTC module supply voltage, I/C | (RTCINX1 and RTCINX2) | 1.14 | 1.2 | 1.26 | V | | DV <sub>DD</sub> | Device supply voltage, I/O (exc | ept SDA and SCL)† | 2.7 | 3.3 | 3.6 | V | | Grounds | | | • | | | | | V <sub>SS</sub> | Supply voltage, GND, I/O, and | core | 0 | | | V | | V <sub>IH</sub> | High-level input voltage, I/O | SDA & SCL: V <sub>DD</sub> related input levels <sup>†</sup> | 0.7*DV <sub>DD</sub> | DV <sub>DD</sub> (max) +0. | | ., | | | | All other inputs (including hysteresis inputs) | 2.0 | | DV <sub>DD</sub> + 0.3 | V | | ., | | SDA &SCL: V <sub>DD</sub> related input levels <sup>†</sup> | -0.5 | | 0.3 * DV <sub>DD</sub> | ., | | $V_{IL}$ | Low-level input voltage, I/O | All other inputs (including hysteresis inputs) | -0.3 | | 0.8 | V | | V <sub>hys</sub> | Hysteresis level | Inputs with hysteresis only | 0.1*DV <sub>DD</sub> | | | V | | I <sub>OH</sub> | High-level output current | All outputs | | | -4 | mA | | I <sub>OL</sub> | Low lovel output ourrest | SDA and SCL <sup>†</sup> | | | 3 | - m^ | | | Low-level output current | All other outputs | | · | 4 | mA | | $T_{C}$ | Operating case temperature | | -40 | | 85 | °C | <sup>&</sup>lt;sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. Due to the fact that different voltage devices can be connected to the I<sup>2</sup>C bus, the level of logic 0 (low) and logic 1 (high) are not fixed and depends on the associated $V_{\mbox{\scriptsize DD}}.$ # 5.2.2 Recommended Operating Conditions for $CV_{DD} = 1.35 \text{ V} (144 \text{ MHz})$ | | | | • | | , | | |-------------------|---------------------------------|--------------------------------------------------------------|----------------------|------|-----------------------------|------| | | | | MIN | NOM | MAX | UNIT | | Core | | | | | | | | CV <sub>DD</sub> | Device supply voltage | | 1.28 | 1.35 | 1.42 | V | | Peripherals | | | | | | | | RCV <sub>DD</sub> | RTC module supply voltage, core | | 1.28 | 1.35 | 1.42 | ٧ | | RDV <sub>DD</sub> | RTC module supply voltage, I/C | (RTCINX1 and RTCINX2) | 1.28 | 1.35 | 1.42 | V | | $DV_DD$ | Device supply voltage, I/O (exc | ept SDA and SCL) <sup>†</sup> | 2.7 | 3.3 | 3.6 | ٧ | | Grounds | | | 1 | | | | | V <sub>SS</sub> | Supply voltage, GND, I/O, and | core | | 0 | | V | | V | High-level input voltage, I/O | SDA & SCL: V <sub>DD</sub> related input levels <sup>†</sup> | 0.7*DV <sub>DD</sub> | | DV <sub>DD</sub> (max) +0.5 | ., | | V <sub>IH</sub> | | All other inputs (including hysteresis inputs) | 2.0 | | DV <sub>DD</sub> + 0.3 | V | | | | SDA &SCL: V <sub>DD</sub> related input levels <sup>†</sup> | -0.5 | | 0.3 * DV <sub>DD</sub> | | | V <sub>IL</sub> | Low-level input voltage, I/O | All other inputs (including hysteresis inputs) | -0.3 0. | | 0.8 | V | | V <sub>hys</sub> | Hysteresis level | Inputs with hysteresis only | 0.1*DV <sub>DD</sub> | | V | | | Гон | High-level output current | All outputs | | | -4 | mA | | | Low lovel output ourrent | SDA and SCL <sup>†</sup> | 3 | | 3 | A | | l <sub>OL</sub> | Low-level output current | All other outputs | | | 4 | mA | | $T_{C}$ | Operating case temperature | | -40 | | 85 | °C | | | | | | | | | <sup>&</sup>lt;sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. Due to the fact that different voltage devices can be connected to the I<sup>2</sup>C bus, the level of logic 0 (low) and logic 1 (high) are not fixed and depends on the associated V<sub>DD</sub>. # 5.2.3 Recommended Operating Conditions for $CV_{DD} = 1.6 \text{ V}$ (200 MHz) | | | | MIN | NOM | MAX | UNIT | |-------------------|------------------------------------|--------------------------------------------------------------|----------------------|----------------------------|------------------------|------| | Core | | | | | | | | CV <sub>DD</sub> | Device supply voltage | | 1.55 | 1.6 | 1.65 | V | | Peripherals | | | | | | | | RCV <sub>DD</sub> | RTC module supply voltage, co | ore | 1.55 | 1.6 | 1.65 | V | | RDV <sub>DD</sub> | RTC module supply voltage, I/C | O (RTCINX1 and RTCINX2) | 1.55 | 1.6 | 1.65 | V | | DV <sub>DD</sub> | Device supply voltage, I/O (exc | ept SDA and SCL)† | 2.7 | 3.3 | 3.6 | V | | Grounds | | | | | | | | V <sub>SS</sub> | Supply voltage, GND, I/O, and core | | | 0 | | V | | V | High-level input voltage, I/O | SDA & SCL: V <sub>DD</sub> related input levels <sup>†</sup> | 0.7*DV <sub>DD</sub> | DV <sub>DD</sub> (max) +0. | | ., | | V <sub>IH</sub> | | All other inputs (including hysteresis inputs) | 2.0 | | DV <sub>DD</sub> + 0.3 | V | | ., | | SDA & SCL: V <sub>DD</sub> related input levels <sup>†</sup> | -0.5 | | 0.3 * DV <sub>DD</sub> | ., | | $V_{IL}$ | Low-level input voltage, I/O | All other inputs (including hysteresis inputs) | -0.3 | | 0.8 | V | | V <sub>hys</sub> | Hysteresis level | Inputs with hysteresis only | 0.1*DV <sub>DD</sub> | | V | | | I <sub>OH</sub> | High-level output current | All outputs | | | -4 | mA | | 1 | Low lovel output ourrest | SDA and SCL <sup>†</sup> | 3 | | 3 | m 1 | | I <sub>OL</sub> | Low-level output current | All other outputs | | | 4 | mA | | $T_{C}$ | Operating case temperature | | -40 | | 85 | °C | <sup>&</sup>lt;sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. Due to the fact that different voltage devices can be connected to the I<sup>2</sup>C bus, the level of logic 0 (low) and logic 1 (high) are not fixed and depends on the associated V<sub>DD</sub>. # 5.3 Electrical Characteristics # 5.3.1 Electrical Characteristics Over Recommended Operating Case Temperature Range for $CV_{DD} = 1.2 \ V \ (108 \ MHz) \ (Unless \ Otherwise \ Noted)$ | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|------|-----|------------| | V <sub>OH</sub> | High-level output voltage | All outputs | DV <sub>DD</sub> = 2.7 V-3.6 V,<br>I <sub>OH</sub> = MAX | 0.75 * DV <sub>DD</sub> | | | ٧ | | ., | Landard automination | SDA & SCL <sup>†</sup> | At 3 mA sink current | 0 | | 0.4 | ., | | $V_{OL}$ | Low-level output voltage | All other outputs | I <sub>OL</sub> = MAX | | | 0.4 | V | | | Input current for outputs in | Output-only or I/O pins with bus keepers (enabled) | $DV_{DD} = MAX,$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -300 | | 300 | μΑ | | -12 | high-impedance | All other output-only or I/O pins | $DV_{DD} = MAX$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | <b>P</b> | | I <sub>I</sub> Input current | | Input pins with internal pulldown (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | 30 | | 300 | | | | Input current | Input pins with internal pullup (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -300 | | -30 | μΑ | | | | X2/CLKIN | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -50 | | 50 | | | | | | 55 | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, CPU + internal memory access <sup>‡</sup> | | $CV_{DD} = 1.2 V$<br>$CPU \ clock = 108 \ MHz$<br>$T_C = 25 ^{\circ}C$ | | 0.45 | | mA/<br>MHz | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, pins active§ | _ | $DV_{DD} = 3.3 \text{ V}$<br>CPU clock = 108 MHz<br>$T_C = 25^{\circ}\text{C}$ | 5.5 | | mA | | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, standby <sup>¶</sup> | Oscillator disabled. All domains in low-power state | CV <sub>DD</sub> = 1.2 V<br>T <sub>C</sub> = 25°C<br>(Nominal Process) | 100 | | μА | | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, standby | Oscillator disabled. All domains in low-power state. | $DV_{DD} = 3.3 \text{ V}$<br>No I/O activity<br>$T_C = 25^{\circ}\text{C}$ | | 10 | | μА | | $C_{i}$ | Input capacitance | | | 3 | | pF | | | Co | Output capacitance | | | | 3 | | pF | <sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. <sup>&</sup>lt;sup>‡</sup> CPU executing 75% Dual MAC + 25% ADD with moderate data bus activity (table of sine values). CPU and CLKGEN (DPLL) domain are active. All other domains are idled. <sup>§</sup> One word of a table of a 16-bit sine value is written to the EMIF every 250 ns (64 Mbps). Each EMIF output pin is connected to a 10-pF load. In CLKGEN domain idle mode, X2/CLKIN becomes output and is driven low to stop external crystals (if used) from oscillating. Standby current will be higher if an external clock source tries to drive the X2/CLKIN pin during this time. # 5.3.2 Electrical Characteristics Over Recommended Operating Case Temperature Range for $CV_{DD}=1.35\ V$ (144 MHz) (Unless Otherwise Noted) | PARAMETER | | | TEST CONDITIONS | MIN | TYP M | ΑX | UNIT | |------------------|--------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------|-------|-----|------------| | V <sub>OH</sub> | High-level output voltage | All outputs | DV <sub>DD</sub> = 2.7 V-3.6 V,<br>I <sub>OH</sub> = MAX | 0.75 * DV <sub>DD</sub> | | | ٧ | | ., | | SDA & SCL <sup>†</sup> | At 3 mA sink current | 0 | | 0.4 | ., | | V <sub>OL</sub> | Low-level output voltage | All other outputs | I <sub>OL</sub> = MAX | | | 0.4 | V | | | Input current for outputs in | Output-only or I/O pins with bus keepers (enabled) | $DV_{DD} = MAX,$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -300 | 3 | 300 | μA | | I <sub>IZ</sub> | high-impedance | All other output-only or I/O pins | $DV_{DD} = MAX$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | μΑ | | | | Input pins with internal pulldown (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | 30 | 3 | 300 | | | l <sub>i</sub> | Input current | Input pins with internal pullup (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -300 | - | -30 | μА | | | | X2/CLKIN | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -50 | | 50 | | | | | All other input-only pins | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | | | I <sub>DDC</sub> | DDC CV <sub>DD</sub> supply current, CPU + internal memory access <sup>‡</sup> | | $CV_{DD} = 1.35 V$<br>$CPU \ clock = 144 \ MHz$<br>$T_C = 25 \ C$ | | 0.51 | | mA/<br>MHz | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, pins active§ | | $DV_{DD} = 3.3 \text{ V}$<br>CPU clock = 144 MHz<br>$T_C = 25^{\circ}\text{C}$ | 5.5 | | mA | | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, standby <sup>¶</sup> | Oscillator disabled. All domains in low-power state | $CV_{DD} = 1.35 V$<br>$T_C = 25^{\circ}C$<br>(Nominal Process) | 125 | | μА | | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, standby | Oscillator disabled. All domains in low-power state. | $DV_{DD} = 3.3 \text{ V}$<br>No I/O activity<br>$T_C = 25^{\circ}\text{C}$ | | 10 | | μА | | Ci | Input capacitance | | | 3 | | pF | | | Co | Output capacitance | | | 3 | | | pF | <sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. <sup>‡</sup> CPU executing 75% Dual MAC + 25% ADD with moderate data bus activity (table of sine values). CPU and CLKGEN (DPLL) domain are active. All other domains are idled. <sup>§</sup> One word of a table of a 16-bit sine value is written to the EMIF every 250 ns (64 Mbps). Each EMIF output pin is connected to a 10-pF load. In CLKGEN domain idle mode, X2/CLKIN becomes output and is driven low to stop external crystals (if used) from oscillating. Standby current will be higher if an external clock source tries to drive the X2/CLKIN pin during this time. # 5.3.3 Electrical Characteristics Over Recommended Operating Case Temperature Range for $CV_{DD} = 1.6 \ V \ (200 \ MHz) \ (Unless \ Otherwise \ Noted)$ | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------|------|-----|------------| | $V_{OH}$ | High-level output voltage | All outputs | $DV_{DD} = 2.7 \text{ V} - 3.6 \text{ V},$<br>$I_{OH} = \text{MAX}$ | 0.75 * DV <sub>DD</sub> | | | V | | ., | Law law law taut with an | SDA & SCL <sup>†</sup> | At 3 mA sink current | 0 | | 0.4 | ., | | V <sub>OL</sub> | Low-level output voltage | All other outputs | I <sub>OL</sub> = MAX | | | 0.4 | V | | | Input current for outputs in | Output-only or I/O pins with bus keepers (enabled) | $DV_{DD} = MAX,$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -300 | | 300 | μΑ | | 12 | high-impedance | All other output-only or I/O pins | $DV_{DD} = MAX$<br>$V_{O} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | μΑ | | I <sub>I</sub> Input current | | Input pins with internal pulldown (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | 30 | | 300 | | | | Input current | Input pins with internal pullup (enabled) | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -300 | | -30 | μА | | | | X2/CLKIN | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -50 | | 50 | | | | | | All other input-only pins | $DV_{DD} = MAX,$<br>$V_{I} = V_{SS}$ to $DV_{DD}$ | -5 | | 5 | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, CPU + internal memory access <sup>‡</sup> | | $CV_{DD} = 1.6 V$<br>$CPU \ clock = 200 \ MHz$<br>$T_C = 25 ^{\circ}C$ | | 0.60 | | mA/<br>MHz | | I <sub>DDP</sub> | DV <sub>DD</sub> = $3.3 \text{ V}$<br>CPU clock = $200 \text{ MHz}$<br>$T_C = 25^{\circ}\text{C}$ | | | 5.5 | | mA | | | I <sub>DDC</sub> | CV <sub>DD</sub> supply current, standby <sup>¶</sup> | Oscillator disabled. All domains in low-power state | CV <sub>DD</sub> = 1.6 V<br>T <sub>C</sub> = 25°C<br>(Nominal Process) | 150 | | μΑ | | | I <sub>DDP</sub> | DV <sub>DD</sub> supply current, standby | Oscillator disabled. All domains in low-power state. | $DV_{DD} = 3.3 \text{ V}$<br>No I/O activity<br>$T_C = 25^{\circ}\text{C}$ | | 10 | | μΑ | | Ci | Input capacitance | | | | 3 | | pF | | $C_{o}$ | Output capacitance | | | | 3 | | pF | <sup>&</sup>lt;sup>†</sup> The I<sup>2</sup>C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. <sup>&</sup>lt;sup>‡</sup> CPU executing 75% Dual MAC + 25% ADD with moderate data bus activity (table of sine values). CPU and CLKGEN (DPLL) domain are active. All other domains are idled. <sup>§</sup> One word of a table of a 16-bit sine value is written to the EMIF every 250 ns (64 Mbps). Each EMIF output pin is connected to a 10-pF load. In CLKGEN domain idle mode, X2/CLKIN becomes output and is driven low to stop external crystals (if used) from oscillating. Standby current will be higher if an external clock source tries to drive the X2/CLKIN pin during this time. NOTE: The data manual provides timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be taken into account. A transmission line with a delay of 2 ns or longer can be used to produce the desired transmission line effect. The transmission line is intended as a load only. It is not necessary to add or subtract the transmission line delay (2 ns or longer) from the data manual timings. Input requirements in this data manual are tested with an input slew rate of < 4 Volts per nanosecond (4 V/ns) at the device Figure 5-1. 3.3-V Test Load Circuit #### 5.4 **ESD Performance** ESD stress levels were performed in compliance with the following JEDEC standards with the results indicated below: - Charged Device Model (CDM), based on JEDEC Specification JESD22-C101, passed at ±500 V - Human Body Model (HBM), based on JEDEC Specification JESD22-A114, passed at ±1500 V ## NOTE: According to industry research publications, ESD-CDM testing results show better correlation to manufacturing line and field failure rates than ESD-HBM testing, 500-V CDM is commonly considered as a safe passing level. ## 5.5 Timing Parameter Symbology Timing parameter symbols used in the timing requirements and switching characteristics tables are created in accordance with JEDEC Standard 100. To shorten the symbols, some of the pin names and other related terminology have been abbreviated as follows: Lowercase subscripts and their meanings: | а | access time | |-----|----------------------------------------| | С | cycle time (period) | | d | delay time | | dis | disable time | | en | enable time | | f | fall time | | h | hold time | | r | rise time | | su | setup time | | t | transition time | | V | valid time | | W | pulse duration (width) | | Χ | Unknown, changing, or don't care level | | | | Letters and symbols and their meanings: | Н | High | |---|----------------| | L | Low | | V | Valid | | Z | High-impedance | # 5.6 Clock Options The frequency of the reference clock provided at the X2/CLKIN pin can be divided by a factor of two or four or multiplied by one of several values to generate the internal machine cycle. # 5.6.1 Internal System Oscillator With External Crystal The internal oscillator is always enabled following a device reset. The oscillator requires an external crystal connected across the X1 and X2/CLKIN pins. If the internal oscillator is not used, an external clock source must be applied to the X2/CLKIN pin and the X1 pin should be left unconnected. Since the internal oscillator can be used as a clock source to the PLLs, the crystal oscillation frequency can be multiplied to generate the CPU clock, if desired. The crystal should be in fundamental-mode operation, and parallel resonant, with a maximum effective series resistance (ESR) specified in Table 5–1. The connection of the required circuit is shown in Figure 5–2. Under some conditions, all the components shown are not required. The capacitors, $C_1$ and $C_2$ , should be chosen such that the equation below is satisfied. $C_L$ in the equation is the load specified for the crystal that is also specified in Table 5–1. $$C_{L} = \frac{C_{1}C_{2}}{(C_{1} + C_{2})}$$ Figure 5–2. Internal System Oscillator With External Crystal Table 5-1. Recommended Crystal Parameters | FREQUENCY RANGE (MHz) | MAX ESR ( $\Omega$ ) | TYP C <sub>LOAD</sub> (pF) | MAX C <sub>SHUNT</sub> (pF) | R <sub>S</sub> (Ω) | |-----------------------|----------------------|----------------------------|-----------------------------|--------------------| | 20–15 | 20 | 10 | 7 | 0 | | 15–12 | 30 | 16 | 7 | 0 | | 12–10 | 40 | 16 | 7 | 100 | | 10–8 | 60 | 18 | 7 | 470 | | 8–6 | 80 | 18 | 7 | 1.5k | | 6–5 | 80 | 18 | 7 | 2.2k | Although the recommended ESR presented in Table 5–1 is maximum, theoretically a crystal with a lower maximum ESR might seem to meet the requirement. It is recommended that crystals which meet the maximum ESR specification in Table 5–1 are used. # 5.6.2 Layout Considerations Since parasitic capacitance, inductance and resistance can be significant in any circuit, good PC board layout practices should always be observed when planning trace routing to the discrete components used in the oscillator circuit. Specifically, the crystal and the associated discrete components should be located as close to the DSP as physically possible. Also, X1 and X2/CLKIN traces should be separated as soon as possible after routing away from the DSP to minimize parasitic capacitance between them, and a ground trace should be run between these two signal lines. This also helps to minimize stray capacitance between these two signals. # 5.6.3 Clock Generation in Bypass Mode (DPLL Disabled) The frequency of the reference clock provided at the X2/CLKIN pin can be divided by a factor of one, two, or four to generate the internal CPU clock cycle. The divide factor (D) is set in the BYPASS\_DIV field of the clock mode register. The contents of this field only affect clock generation while the device is in bypass mode. In this mode, the digital phase-locked loop (DPLL) clock synthesis is disabled. Table 5–2 and Table 5–3 assume testing over recommended operating conditions and $H = 0.5t_{C(CO)}$ (see Figure 5–3). | NO. | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | CV <sub>DD</sub> = | UNIT | | |-----|---------------------|----------------------------|-------------------------------------------------------|------------------|--------------------|------------------|----| | | | | MIN | MAX | MIN | MAX | | | C1 | t <sub>c(CI)</sub> | Cycle time, X2/CLKIN | 20 | 400 <sup>†</sup> | 20 | 400 <sup>†</sup> | ns | | C2 | t <sub>f(CI)</sub> | Fall time, X2/CLKIN | | 4 | | 4 | ns | | C3 | t <sub>r(CI)</sub> | Rise time, X2/CLKIN | | 4 | | 4 | ns | | C10 | t <sub>w(CIL)</sub> | Pulse duration, CLKIN low | 6 | | 6 | | ns | | C11 | t (OUI) | Pulse duration, CLKIN high | 6 | | 6 | | ne | Table 5-2. CLKIN Timing Requirements <sup>&</sup>lt;sup>†</sup> This device utilizes a fully static design and therefore can operate with t<sub>c(CI)</sub> approaching ∞. If an external crystal is used, the X2/CLKIN cycle time is limited by the crystal frequency range listed in Table 5–1. | NO. | | PARAMETER | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | | CV <sub>DD</sub> = 1.6 V | | | | |-----|-----------------------|----------------------------------------------|-----------------|-------------------------------------------------------|-------------------|-----------------|--------------------------|-------------------|----|--| | | | | | TYP | MAX | MIN | TYP | MAX | | | | C4 | t <sub>c(CO)</sub> | Cycle time, CLKOUT | 20 <sup>‡</sup> | D*t <sub>c(CI)</sub> § | 1600 <sup>†</sup> | 20 <sup>‡</sup> | D*t <sub>c(CI)</sub> § | 1600 <sup>†</sup> | ns | | | C5 | t <sub>d(CI-CO)</sub> | Delay time, X2/CLKIN high to CLKOUT high/low | 5 | 15 | 25 | 5 | 15 | 25 | ns | | | C6 | t <sub>f(CO)</sub> | Fall time, CLKOUT | | 1 | | | 1 | | ns | | | C7 | t <sub>r(CO)</sub> | Rise time, CLKOUT | | 1 | | | 1 | | ns | | | C8 | t <sub>w(COL)</sub> | Pulse duration, CLKOUT low | H – 1 | | H + 1 | H – 1 | | H + 1 | ns | | | C9 | tw(COH) | Pulse duration, CLKOUT high | H – 1 | | H + 1 | H – 1 | | H + 1 | ns | | Table 5-3. CLKOUT Switching Characteristics <sup>§</sup> D = 1/(PLL Bypass Divider) NOTE A: The relationship of X2/CLKIN to CLKOUT depends on the PLL bypass divide factor chosen for the CLKMD register. The waveform relationship shown in Figure 5–3 is intended to illustrate the timing parameters based on CLKOUT = 1/2(CLKIN) configuration. Figure 5-3. Bypass Mode Clock Timings <sup>&</sup>lt;sup>†</sup> This device utilizes a fully static design and therefore can operate with t<sub>c(CO)</sub> approaching ∞. If an external crystal is used, the X2/CLKIN cycle time is limited by the crystal frequency range listed in Table 5–1. <sup>‡</sup> It is recommended that the DPLL synthesised clocking option be used to obtain maximum operating frequency. # 5.6.4 Clock Generation in Lock Mode (DPLL Synthesis Enabled) The frequency of the reference clock provided at the X2/CLKIN pin can be multiplied by a synthesis factor of N to generate the internal CPU clock cycle. The synthesis factor is determined by: $$N = \frac{M}{D_1}$$ where: M = the multiply factor set in the PLL\_MULT field of the clock mode register D<sub>I</sub> = the divide factor set in the PLL\_DIV field of the clock mode register Valid values for M are (multiply by) 2 to 31. Valid values for D<sub>I</sub> are (divide by) 1, 2, 3, and 4. For detailed information on clock generation configuration, see the TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317). Table 5–4 and Table 5–5 assume testing over recommended operating conditions and H = $0.5t_{c(CO)}$ (see Figure 5-4). Table 5-4. Multiply-By-N Clock Option Timing Requirements | NO. | | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|---------------------|----------------------------|------------------------|--------------------|-----|--------------------|-------|------| | | | | | MIN | MAX | MIN | MAX | | | C1 | t <sub>c(CI)</sub> | Cycle time, X2/CLKIN | DPLL synthesis enabled | 20† | 400 | 20† | 400 | ns | | C2 | t <sub>f(CI)</sub> | Fall time, X2/CLKIN | | | 4 | | 4 | ns | | C3 | t <sub>r(CI)</sub> | Rise time, X2/CLKIN | | | 4 | | 4 | ns | | C10 | t <sub>w(CIL)</sub> | Pulse duration, CLKIN low | | 6 | · | 6 | | ns | | C11 | t <sub>w(CIH)</sub> | Pulse duration, CLKIN high | | 6 | · | 6 | • | ns | <sup>†</sup> The clock frequency synthesis factor and minimum X2/CLKIN cycle time should be chosen such that the resulting CLKOUT cycle time is within the specified range (t<sub>c(CO)</sub>). If an external crystal is used, the X2/CLKIN cycle time is limited by the crystal frequency range listed in Table 5–1. Table 5-5. Multiply-By-N Clock Option Switching Characteristics | No | 5.4 | DAMETER | C | V <sub>DD</sub> = 1.2 | V | С | V <sub>DD</sub> = 1.35 | ٧ | C | V <sub>DD</sub> = 1.6 V | V | | |-----|-----------------------|------------------------------------------------------------|-------|---------------------------|-------|-------|---------------------------|-------|-------|---------------------------|-------|------| | NO. | PA | ARAMETER | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | C4 | t <sub>c(CO)</sub> | Cycle time,<br>CLKOUT | 9.26 | $t_{c(CI)^*}N^{\ddagger}$ | 1600 | 6.95 | $t_{c(CI)^*}N^{\ddagger}$ | 1600 | 5 | $t_{c(CI)^*}N^{\ddagger}$ | 1600 | ns | | C6 | t <sub>f(CO)</sub> | Fall time,<br>CLKOUT | | 1 | | | 1 | | | 1 | | ns | | C7 | t <sub>r(CO)</sub> | Rise time,<br>CLKOUT | | 1 | | | 1 | | | 1 | | ns | | C8 | t <sub>w(COL)</sub> | Pulse duration,<br>CLKOUT low | H – 1 | | H + 1 | H – 1 | | H + 1 | H – 1 | | H + 1 | ns | | C9 | t <sub>w(COH)</sub> | Pulse duration, CLKOUT high | H – 1 | | H + 1 | H – 1 | | H + 1 | H – 1 | | H + 1 | ns | | C12 | t <sub>d(CI</sub> CO) | Delay time,<br>X2/CLKIN high/<br>low to CLKOUT<br>high/low | 5 | 15 | 25 | 5 | 15 | 25 | 5 | 15 | 25 | ns | <sup>&</sup>lt;sup>‡</sup> N = Clock frequency synthesis factor NOTE A: The relationship of X2/CLKIN to CLKOUT depends on the PLL multiply and divide factor chosen for the CLKMD register. The waveform relationship shown in Figure 5–3 is intended to illustrate the timing parameters based on CLKOUT = 1xCLKIN configuration. Figure 5-4. External Multiply-by-N Clock Timings # 5.6.5 Real-Time Clock Oscillator With External Crystal The real-time clock module includes an oscillator circuit. The oscillator requires an external 32.768-kHz crystal connected across the RTCINX1 and RTCINX2 pins. The connection of the required circuit, consisting of the crystal and two load capacitors, is shown in Figure 5–5. The load capacitors, $C_1$ and $C_2$ , should be chosen such that the equation below is satisfied. $C_L$ in the equation is the load specified for the crystal. $$C_L = \frac{C_1 C_2}{(C_1 + C_2)}$$ Figure 5-5. Real-Time Clock Oscillator With External Crystal **NOTE:** The RTC can be idled by not supplying its 32-kHz oscillator signal. In order to keep RTC power dissipation to a minimum when the RTC module is not used, it is recommended that the RTC module be powered up, the RTC input pin (RTCINX1) be pulled low, and the RTC output pin (RTCINX2) be left floating. Table 5-6. Recommended RTC Crystal Parameters | | · · · · · · · · · · · · · · · · · · · | _ | | | | |----------------|---------------------------------------|-----|--------|-----|------| | | PARAMETER | MIN | NOM | MAX | UNIT | | fo | Frequency of oscillation <sup>†</sup> | | 32.768 | | kHz | | ESR | Series resistance <sup>†</sup> | 30 | | 60 | kΩ | | C <sub>L</sub> | Load capacitance | | 12.5 | | pF | | DL | Crystal drive level | | | 1 | μW | <sup>†</sup> ESR must be 200 kΩ or greater at frequencies other than 32.768kHz. Otherwise, oscillations at overtone frequencies may occur. ### 5.7 **Memory Interface Timings** # 5.7.1 Asynchronous Memory Timings Table 5-7 and Table 5-8 assume testing over recommended operating conditions (see Figure 5-6 and Figure 5-7). Table 5-7. Asynchronous Memory Cycle Timing Requirements | NO. | | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | 1.6 V | UNIT | |-----|---------------------------|-------------------------------------------------------------|-----|-------------------------------------------------------|-----|-------|------| | | | | MIN | MAX | MIN | MAX | | | M1 | t <sub>su(DV-COH)</sub> | Setup time, read data valid before CLKOUT high <sup>†</sup> | 6 | | 5 | | ns | | M2 | t <sub>h(COH-DV)</sub> | Hold time, read data valid after CLKOUT high | 0 | | 0 | | ns | | МЗ | t <sub>su(ARDY-COH)</sub> | Setup time, ARDY valid before CLKOUT high <sup>†</sup> | 10 | | 7 | | ns | | M4 | t <sub>h</sub> (COH-ARDY) | Hold time, ARDY valid after CLKOUT high | 0 | | 0 | | ns | <sup>†</sup> To ensure data setup time, simply program the strobe width wide enough. ARDY is internally synchronized. If ARDY does meet setup or hold time, it may be recognized in the current cycle or the next cycle. Thus, ARDY can be an asynchronous input. Table 5–8. Asynchronous Memory Cycle Switching Characteristics | NO. | | PARAMETER | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|----------------------------|--------------------------------------------|--------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | M5 | t <sub>d</sub> (COH-CEV) | Delay time, CLKOUT high to CEx valid | -2 | 4 | -2 | 4 | ns | | M6 | t <sub>d</sub> (COH-CEIV) | Delay time, CLKOUT high to CEx invalid | -2 | 4 | -2 | 4 | ns | | M7 | t <sub>d(COH-BEV)</sub> | Delay time, CLKOUT high to BEx valid | | 4 | | 4 | ns | | M8 | t <sub>d(COH-BEIV)</sub> | Delay time, CLKOUT high to BEx invalid | -2 | | -2 | | ns | | M9 | t <sub>d(COH-AV)</sub> | Delay time, CLKOUT high to address valid | | 4 | | 4 | ns | | M10 | t <sub>d(COH-AIV)</sub> | Delay time, CLKOUT high to address invalid | -2 | | -2 | | ns | | M11 | t <sub>d</sub> (COH-AOEV) | Delay time, CLKOUT high to AOE valid | -2 | 4 | -2 | 4 | ns | | M12 | t <sub>d</sub> (COH-AOEIV) | Delay time, CLKOUT high to AOE invalid | -2 | 4 | -2 | 4 | ns | | M13 | t <sub>d</sub> (COH-AREV) | Delay time, CLKOUT high to ARE valid | -2 | 4 | -2 | 4 | ns | | M14 | t <sub>d(COH-AREIV)</sub> | Delay time, CLKOUT high to ARE invalid | -2 | 4 | -2 | 4 | ns | | M15 | t <sub>d(COH-DV)</sub> | Delay time, CLKOUT high to data valid | | 4 | | 4 | ns | | M16 | t <sub>d(COH-DIV)</sub> | Delay time, CLKOUT high to data invalid | -2 | | -2 | | ns | | M17 | t <sub>d(COH-AWEV)</sub> | Delay time, CLKOUT high to AWE valid | -2 | 4 | -2 | 4 | ns | | M18 | t <sub>d</sub> (COH-AWEIV) | Delay time, CLKOUT high to AWE invalid | -2 | 4 | -2 | 4 | ns | $<sup>^\</sup>dagger$ CLKOUT is equal to CPU clock Figure 5-6. Asynchronous Memory Read Timings $<sup>^{\</sup>ddagger}$ $\overline{\text{CEx}}$ becomes active depending on the memory address space being accessed <sup>§</sup> A[13:0] for LQFP <sup>&</sup>lt;sup>†</sup> CLKOUT is equal to CPU clock Figure 5-7. Asynchronous Memory Write Timings <sup>‡</sup> CEx becomes active depending on the memory address space being accessed <sup>§</sup> A[13:0] for LQFP # 5.7.2 Synchronous DRAM (SDRAM) Timings Table 5–9 and Table 5–10 assume testing over recommended operating conditions (see Figure 5–8 through Figure 5–14). Table 5-9. Synchronous DRAM Cycle Timing Requirements | NO. | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | CV <sub>DD</sub> = | UNIT | | |-----|-----------------------------|------------------------------------------------|-------------------------------------------------------|-----|--------------------|------|----| | | | | MIN | MAX | MIN | MAX | | | M19 | t <sub>su(DV-CLKMEMH)</sub> | Setup time, read data valid before CLKMEM high | 3 | | 3 | | ns | | M20 | t <sub>h(CLKMEMH-DV)</sub> | Hold time, read data valid after CLKMEM high | 2 | | 2 | | ns | | M21 | t <sub>c(CLKMEM)</sub> | Cycle time, CLKMEM | 9.26† | | 7.52 <sup>‡</sup> | | ns | <sup>&</sup>lt;sup>†</sup> Maximum SDRAM operating frequency = 108 MHz. Actual attainable maximum operating frequency will depend on the quality of the PC board design and the memory chip timing requirement. Table 5-10. Synchronous DRAM Cycle Switching Characteristics | NO. | | PARAMETER | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|----------------------------------|--------------------------------------------------------|--------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | M22 | t <sub>d</sub> (CLKMEMH-CEL) | Delay time, CLKMEM high to $\overline{\text{CEx}}$ low | 1.2 | 7 | 1.2 | 5 | ns | | M23 | t <sub>d</sub> (CLKMEMH-CEH) | Delay time, CLKMEM high to CEx high | 1.2 | 7 | 1.2 | 5 | ns | | M24 | t <sub>d(CLKMEMH-BEV)</sub> | Delay time, CLKMEM high to BEx valid | 1.2 | 7 | 1.2 | 5 | ns | | M25 | t <sub>d</sub> (CLKMEMH-BEIV) | Delay time, CLKMEM high to BEx invalid | 1.2 | 7 | 1.2 | 5 | ns | | M26 | t <sub>d</sub> (CLKMEMH-AV) | Delay time, CLKMEM high to address valid | 1.2 | 7 | 1.2 | 5 | ns | | M27 | t <sub>d(CLKMEMH-AIV)</sub> | Delay time, CLKMEM high to address invalid | 1.2 | 7 | 1.2 | 5 | ns | | M28 | t <sub>d</sub> (CLKMEMH-SDCASL) | Delay time, CLKMEM high to SDCAS low | 1.2 | 7 | 1.2 | 5 | ns | | M29 | t <sub>d</sub> (CLKMEMH-SDCASH) | Delay time, CLKMEM high to SDCAS high | 1.2 | 7 | 1.2 | 5 | ns | | M30 | t <sub>d</sub> (CLKMEMH-DV) | Delay time, CLKMEM high to data valid | 1.2 | 7 | 1.2 | 5 | ns | | M31 | t <sub>d</sub> (CLKMEMH-DIV) | Delay time, CLKMEM high to data invalid | 1.2 | 7 | 1.2 | 5 | ns | | M32 | t <sub>d</sub> (CLKMEMH-SDWEL) | Delay time, CLKMEM high to SDWE low | 1.2 | 7 | 1.2 | 5 | ns | | M33 | t <sub>d(CLKMEMH-SDWEH)</sub> | Delay time, CLKMEM high to SDWE high | 1.2 | 7 | 1.2 | 5 | ns | | M34 | t <sub>d</sub> (CLKMEMH-SDA10V) | Delay time, CLKMEM high to SDA10 valid | 1.2 | 7 | 1.2 | 5 | ns | | M35 | t <sub>d</sub> (CLKMEMH-SDA10IV) | Delay time, CLKMEM high to SDA10 invalid | 1.2 | 7 | 1.2 | 5 | ns | | M36 | t <sub>d</sub> (CLKMEMH-SDRASL) | Delay time, CLKMEM high to SDRAS low | 1.2 | 7 | 1.2 | 5 | ns | | M37 | t <sub>d</sub> (CLKMEMH-SDRASH) | Delay time, CLKMEM high to SDRAS high | 1.2 | 7 | 1.2 | 5 | ns | | M38 | t <sub>d</sub> (CLKMEMH–CKEL) | Delay time, CLKMEM high to CKE low | 1.2 | 7 | 1.2 | 5 | ns | | M39 | t <sub>d(CLKMEMH</sub> –CKEH) | Delay time, CLKMEM high to CKE high | 1.2 | 7 | 1.2 | 5 | ns | <sup>&</sup>lt;sup>‡</sup> Maximum SDRAM operating frequency = 133 MHz. Actual attainable maximum operating frequency will depend on the quality of the PC board design and the memory chip timing requirement. <sup>†</sup> The chip enable that becomes active depends on the address being accessed. Figure 5-8. Three SDRAM Read Commands <sup>&</sup>lt;sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. <sup>&</sup>lt;sup>†</sup> The chip enable that becomes active depends on the address being accessed. Figure 5-9. Three SDRAM WRT Commands <sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. <sup>&</sup>lt;sup>†</sup> The chip enable that becomes active depends on the address being accessed. Figure 5-10. SDRAM ACTV Command <sup>&</sup>lt;sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address being accessed. Figure 5-11. SDRAM DCAB Command <sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. $<sup>^{\</sup>dagger}$ The chip enable that becomes active depends on the address being accessed. Figure 5-12. SDRAM REFR Command <sup>&</sup>lt;sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. <sup>&</sup>lt;sup>†</sup> The chip enable that becomes active depends on the address being accessed. Read latency = 3 Burst type = 0 (serial) Burst length = 1 Figure 5-13. SDRAM MRS Command <sup>&</sup>lt;sup>‡</sup> All BE[1:0] signals are driven low (active) during reads. Byte manipulation of the read data is performed inside the EMIF. These signals remain active until the next access that is not an SDRAM read occurs. <sup>§</sup> Write burst length = 1 Figure 5-14. SDRAM Self-Refresh Command # 5.8 Reset Timings # 5.8.1 Power-Up Reset (On-Chip Oscillator Active) Table 5–11 assumes testing over recommended operating conditions (see Figure 5–15). Table 5-11. Power-Up Reset (On-Chip Oscillator Active) Timing Requirements | NO. | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|-------------------------------|-----------------------------------------------|--------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | R1 | t <sub>h</sub> (SUPSTBL-RSTL) | Hold time, RESET low after oscillator stable† | 3P‡ | | 3P‡ | | ns | <sup>†</sup> Oscillator stable time depends on the crystal characteristic (i.e., frequency, ESR, etc.) which varies from one crystal manufacturer to another. Based on the crystal characteristics, the oscillator stable time can be in the range of a few to 10s of ms. A reset circuit with 100 ms or more delay time will ensure the oscillator stabilized before the RESET goes high. $<sup>^{\</sup>ddagger}$ P = 1/(input clock frequency) in ns. For example, when input clock is 12 MHz, P = 83.33 ns. Figure 5-15. Power-Up Reset (On-Chip Oscillator Active) Timings # 5.8.2 Power-Up Reset (On-Chip Oscillator Inactive) Table 5–12 and Table 5–13 assume testing over recommended operating conditions (see Figure 5–16). Table 5-12. Power-Up Reset (On-Chip Oscillator Inactive) Timing Requirements | NO. | | | CV <sub>DD</sub> = | 1.2 V<br>1.35 V | CV <sub>DD</sub> = | : 1.6 V | UNIT | |-----|------------------------------|--------------------------------------|--------------------|-----------------|--------------------|---------|------| | | | | MIN | MAX | MIN | MAX | | | R2 | t <sub>h(CLKOUTV-RSTL)</sub> | Hold time, CLKOUT valid to RESET low | 3P† | | 3P† | | ns | $<sup>^{\</sup>dagger}$ P = 1/(input clock frequency) in ns. For example, when input clock is 12 MHz, P = 83.33 ns. Table 5-13. Power-Up Reset (On-Chip Oscillator Inactive) Switching Characteristics | NO. | | PARAMETER | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | : 1.6 V | UNIT | |-----|---------------------------------|-----------------------------------------|--------------------|-----|--------------------|---------|------| | | | | MIN | MAX | MIN | MAX | | | R3 | t <sub>d</sub> (CLKINV-CLKOUTV) | Delay time, CLKIN valid to CLKOUT valid | | 30 | | 30 | ns | Figure 5-16. Power-Up Reset (On-Chip Oscillator Inactive) Timings ### 5.8.3 Warm Reset Table 5–14 and Table 5–15 assume testing over recommended operating conditions (see Figure 5–17). Table 5-14. Reset Timing Requirements | NO. | <b>).</b> | | 1.2 V<br>1.35 V | CV <sub>DD</sub> = 1.6 V | | UNIT | |-----|--------------------------------------------|-----------------|-----------------|--------------------------|-----|------| | | | MIN | MAX | MIN | MAX | | | R4 | t <sub>w(RSL)</sub> Pulse width, reset low | 3P <sup>†</sup> | | 3P <sup>†</sup> | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Table 5-15. Reset Switching Characteristics<sup>†</sup> | NO. | | PARAMETER | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | CV <sub>DD</sub> = 1.6 V | | UNIT | |-----|----------------------------|-------------------------------------------------------|-------------------------------------------------------|----------|--------------------------|----------|------| | | | | MIN | MAX | MIN | MAX | | | R5 | t <sub>d(RSTH-BKV)</sub> | Delay time, reset high to BK group valid <sup>‡</sup> | | 38P + 15 | | 38P + 15 | ns | | R6 | t <sub>d(RSTH-HIGHV)</sub> | Delay time, reset high to High group valid§ | | 38P + 15 | | 38P + 15 | ns | | R7 | t <sub>d(RSTL-ZIV)</sub> | Delay time, reset low to Z group invalid¶ | | 1P + 15 | | 1P + 15 | ns | | R8 | t <sub>d(RSTH-ZV)</sub> | Delay time, reset high to Z group valid <sup>¶</sup> | | 38P + 15 | • | 38P + 15 | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when CPU is running at 200 MHz, P = 5 ns. BK group pins: A'[0], A[15:0], D[15:0], C[14:2], C0, GPIO5, DX1, and DX2 <sup>&</sup>lt;sup>¶</sup> Z group: Bidirectional pins which become input or output pins. Following low-to-high transition of RESET, these pins go to high-impedance state. Z group pins: C1[EMIF.AOE], GPIO[7:6, 4:0], TIN/TOUT0, SDA, SCL, CLKR0, FSR0, CLKX0, DX0, FSX0, FSX2, CLKX2, FSR2, DR2, CLKR2, FSX1, CLKX1, FSR1, DR1, CLKR1, A[20:16] <sup>&</sup>lt;sup>†</sup> BK group pins: A'[0], A[15:0], D[15:0], C[14:2], C0, GPIO5, DX1, and DX2 Figure 5-17. Reset Timings <sup>&</sup>lt;sup>‡</sup> BK group: Pins with bus keepers, holds previous state during reset. Following low-to-high transition of RESET, these pins go to their post-reset logic state. $<sup>\</sup>S$ High group: Following low-to-high transition of RESET, these pins go to logic-high state. High group pins: C1[HPI.HINT], XF <sup>&</sup>lt;sup>‡</sup> High group pins: C1[HPI.HINT], XF <sup>§</sup> Z group pins: C1[EMIF.AOE], GPIO[7:6, 4:0], TIN/TOUTO, SDA, SCL, CLKR0, FSR0, CLKX0, DX0, FSX2, CLKX2, FSR2, DR2, CLKR2, FSX1, CLKX1, FSR1, DR1, CLKR1, A[20:16] ### 5.9 **External Interrupt Timings** Table 5–16 assumes testing over recommended operating conditions (see Figure 5–18). Table 5-16. External Interrupt Timing Requirements† | NO. | | | CV <sub>DD</sub> = | 1.2 V<br>1.35 V | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|-----------------------|-----------------------------------------|--------------------|-----------------|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | I1 | t <sub>w(INTL)A</sub> | Pulse width, interrupt low, CPU active | 3P | | 3P | | ns | | 12 | t <sub>w(INTH)A</sub> | Pulse width, interrupt high, CPU active | 2P | | 2P | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Figure 5–18. External Interrupt Timings # 5.10 Wake-Up From IDLE Table 5–17 assumes testing over recommended operating conditions (see Figure 5–19). Table 5–17. Wake-Up From IDLE Switching Characteristics<sup>†</sup> | NO. | | PARAMETER | | <sub>DD</sub> = 1.2<br><sub>DD</sub> = 1.35 | | CV | <sub>DD</sub> = 1.6 | V | UNIT | |-----|---------------------------------|----------------------------------------------------------------------------------------|-----|---------------------------------------------|-----|-----|---------------------|-----|------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | ID1 | t <sub>d(WKPEVTL-CLKGEN)</sub> | Delay time, wake-up event low to clock generation enable (CPU and clock domain idle) | | 1.25 <sup>‡</sup> | | | 1.25 <sup>‡</sup> | | ms | | ID2 | t <sub>h</sub> (CLKGEN-WKPEVTL) | Hold time, clock generation enable to wake-up event low (CPU and clock domain in idle) | 3P§ | | | 3P§ | | | ns | | ID3 | t <sub>w(WKPEVTL)</sub> | Pulse width, wake-up event low (for CPU idle only) | 3P | | · | 3P | | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> Following the clock generation domain idle, the INTx becomes level-sensitive and stays that way until the low-to-high transition of INTx following the CPU wake-up. Holding the INTx low longer than minimum requirement will send more than one interrupt to the CPU. The number of interrupts sent to the CPU depends on the INTx-low time following the CPU wake-up from IDLE. Figure 5-19. Wake-Up From IDLE Timings <sup>‡</sup> Estimated data based on 12-MHz crystal used with on-chip oscillator at 25°C. This number will vary based on the actual crystal characteristics operating condition and the PC board layout and the parasitics. # 5.11 XF Timings Table 5–18 assumes testing over recommended operating conditions (see Figure 5–20). Table 5-18. XF Switching Characteristics | NO. | PARAMETER | | CV <sub>DD</sub> = | 1.2 V<br>1.35 V | CV <sub>DD</sub> = | UNIT | | | |-----|--------------------|------------------------------------------------------|--------------------|-----------------|--------------------|------|---|----| | | | | | | MIN | MAX | | | | V4 | | Delay time, CLKOUT high to XF high | -1 | 3 | -1 | 3 | | | | X1 | t <sub>d(XF)</sub> | t <sub>d(XF)</sub> Delay time, CLKOUT high to XF low | | -1 | 3 | -1 | 3 | ns | <sup>&</sup>lt;sup>†</sup> CLKOUT reflects the CPU clock. Figure 5-20. XF Timings # 5.12 General-Purpose Input/Output (GPIOx) Timings Table 5–19 and Table 5–20 assume testing over recommended operating conditions (see Figure 5–21). Table 5-19. GPIO Pins Configured as Inputs Timing Requirements | NO. | | | | CV <sub>DD</sub> =<br>CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|---------------------------|------------------------------------------------|-----------------------|------------------------------------------|-----|--------------------|-------|------| | | | | | MIN | MAX | MIN | MAX | | | | | | GPIO | 4 | | 4 | | | | G1 | t <sub>su(GPIO-COH)</sub> | Setup time, IOx input valid before CLKOUT high | AGPIO <sup>†</sup> | 8 | | 8 | | ns | | | | riigii | EHPIGPIO <sup>‡</sup> | 8 | | 8 | | | | | | | GPIO | 0 | | 0 | | | | G2 | t <sub>h(COH-GPIO)</sub> | Hold time, IOx input valid after CLKOUT high | AGPIO <sup>†</sup> | 0 | | 0 | | ns | | | | | EHPIGPIO <sup>‡</sup> | 0 | | 0 | | | <sup>&</sup>lt;sup>†</sup> AGPIO pins: A[15:0] Table 5-20. GPIO Pins Configured as Outputs Switching Characteristics | NO. | | PARAMETER | | CV <sub>DD</sub> = | 1.2 V<br>1.35 V | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|---------------------------|----------------------------------------------|-----------------------|--------------------|-----------------|--------------------|-------|------| | | | | | MIN | MAX | MIN | MAX | | | | | | GPIO | 0 | 6 | 0 | 6 | | | G3 | t <sub>d</sub> (COH-GPIO) | Delay time, CLKOUT high to IOx output change | AGPIO <sup>†</sup> | 0 | 11 | 0 | 11 | ns | | | | Ţ | EHPIGPIO <sup>‡</sup> | 0 | 13 | 0 | 13 | | <sup>&</sup>lt;sup>†</sup> AGPIO pins: A[15:0] <sup>&</sup>lt;sup>‡</sup> EHPIGPIO pins: C13, C10, C7, C5, C4, and C0 <sup>&</sup>lt;sup>†</sup> CLKOUT reflects the CPU clock. Figure 5–21. General-Purpose Input/Output (IOx) Signal Timings <sup>&</sup>lt;sup>‡</sup> EHPIGPIO pins: C13, C10, C7, C5, C4, and C0 # 5.13 TIN/TOUT Timings (Timer0 Only) Table 5–21 and Table 5–22 assume testing over recommended operating conditions (see Figure 5–22 and Figure 5–23). Table 5-21. TIN/TOUT Pins Configured as Inputs Timing Requirements<sup>†‡</sup> | NO. | | | <br>CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|---------------------------|----------------------------|------------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | T4 | t <sub>w(TIN/TOUTL)</sub> | Pulse width, TIN/TOUT low | 2P + 1 | | 2P + 1 | | ns | | T5 | t <sub>w(TIN/TOUTH)</sub> | Pulse width, TIN/TOUT high | 2P + 1 | | 2P + 1 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. Table 5-22. TIN/TOUT Pins Configured as Outputs Switching Characteristics<sup>†‡§</sup> | NO. | | PARAMETER | CV <sub>DD</sub> = | 1.2 V<br>1.35 V | CV <sub>DD</sub> = | 1.6 V | UNIT | |-----|--------------------------------|------------------------------------------|--------------------|-----------------|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | T1 | t <sub>d</sub> (COH-TIN/TOUTH) | Delay time, CLKOUT high to TIN/TOUT high | -1 | 3 | -1 | 3 | ns | | T2 | t <sub>d</sub> (COH-TIN/TOUTL) | Delay time, CLKOUT high to TIN/TOUT low | -1 | 3 | -1 | 3 | ns | | Т3 | t <sub>w(TIN/TOUT)</sub> | Pulse duration, TIN/TOUT (output) | P – 1 | | P – 1 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> For proper operation of the TIN/TOUT pin configured as an output, the timer period must be configured for at least 4 cycles. Figure 5–22. TIN/TOUT Timings When Configured as Inputs Figure 5–23. TIN/TOUT Timings When Configured as Outputs <sup>&</sup>lt;sup>‡</sup> Only the Timer0 signal is externally available. The Timer1 signal is internally terminated and is not available for external use. <sup>&</sup>lt;sup>‡</sup> Only the Timer0 signal is externally available. The Timer1 signal is internally terminated and is not available for external use. # 5.14 Multichannel Buffered Serial Port (McBSP) Timings ### McBSP0 Timings 5.14.1 Table 5-23 and Table 5-24 assume testing over recommended operating conditions (see Figure 5-24 and Figure 5-25). Table 5-23. McBSP0 Timing Requirements<sup>†</sup> | NO. | | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |------|---------------------------|------------------------------------------------|------------|--------------------|-----|--------------------|-------|------| | | | | | MIN | MAX | MIN | MAX | | | MC1 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X ext | 2P <sup>‡</sup> | | 2P <sup>‡</sup> | | ns | | MC2 | t <sub>w(CKRX)</sub> | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P-1 <sup>‡</sup> | | P-1 <sup>‡</sup> | | ns | | МС3 | t <sub>r(CKRX)</sub> | Rise time, CLKR/X | CLKR/X ext | | 6 | | 6 | ns | | MC4 | t <sub>f(CKRX)</sub> | Fall time, CLKR/X | CLKR/X ext | | 6 | | 6 | ns | | | | | CLKR int | 10 | | 7 | | | | MC5 | t <sub>su(FRH-CKRL)</sub> | Setup time, external FSR high before CLKR low | CLKR ext | 2 | | 2 | | ns | | | | | CLKR int | -3 | | -3 | | | | MC6 | th(CKRL-FRH) | Hold time, external FSR high after CLKR low | CLKR ext | 1 | | 1 | | ns | | 1407 | | Output for a DD solid hafara OLKD lass | CLKR int | 10 | | 7 | | | | MC7 | t <sub>su(DRV-CKRL)</sub> | Setup time, DR valid before CLKR low | CLKR ext | 2 | | 2 | | ns | | | , | | CLKR int | -2 | | -2 | | | | MC8 | th(CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR ext | 3 | | 3 | | ns | | 1400 | _ | 0 | CLKX int | 13 | | 8 | | | | MC9 | t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low | CLKX ext | 3 | | 2 | | ns | | MC40 | | Hald time and are all FCV high often CLKV law. | CLKX int | -3 | | -3 | | | | MC10 | t <sub>h(CKXL-FXH)</sub> | Hold time, external FSX high after CLKX low | CLKX ext | 1 | | 1 | | ns | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^\</sup>ddagger$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. Table 5-24. McBSP0 Switching Characteristics<sup>†‡</sup> | NO. | | PARAMETER | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |---------|------------------------------|----------------------------------------------------------------------|---------------------|------------|--------------------|---------|--------------------|---------|------| | | | | | | MIN | MAX | MIN | MAX | | | MC1 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | | CLKR/X int | 2P | | 2P | | ns | | МС3 | t <sub>r(CKRX)</sub> | Rise time, CLKR/X | | CLKR/X int | | 1 | | 1 | ns | | MC4 | t <sub>f(CKRX)</sub> | Fall time, CLKR/X | | CLKR/X int | | 1 | | 1 | ns | | MC11 | t <sub>w(CKRXH)</sub> | Pulse duration, CLKR/X high | | CLKR/X int | D-2§ | D+2§ | D-1§ | D+1§ | ns | | MC12 | t <sub>w(CKRXL)</sub> | Pulse duration, CLKR/X low | | CLKR/X int | C-2§ | C+2§ | C-1§ | C+1§ | ns | | MC42 | | Delay time CLKD high to internal | ECD volid | CLKR int | -2 | 1 | -2 | 1 | 20 | | MC13 | t <sub>d</sub> (CKRH-FRV) | Delay time, CLKR high to internal | FSR valid | CLKR ext | 4 | 13 | 4 | 8 | ns | | MC14 | • | Delay time CLKY high to internal | ESY volid | CLKX int | -2 | 2 | -2 | 2 | no | | IVIC 14 | t <sub>d(CKXH-FXV)</sub> | Delay time, CLKX high to internal | FSA valid | CLKX ext | 4 | 15 | 4 | 9 | ns | | MC15 | | Disable time, DX high-impedance | from CLKX high | CLKX int | 0 | 5 | -5 | 1 | | | IVIC 15 | t <sub>dis</sub> (CKXH-DXHZ) | following last data bit | | CLKX ext | 10 | 18 | 3 | 11 | ns | | | | Delay time, CLKX high to DX valid | L | CLKX int | | 5 | | 4 | | | | | This applies to all bits except the first | st bit transmitted. | CLKX ext | | 15 | | 9 | | | | | Delay time, CLKX high to DX valid¶ | DXENA = 0 | CLKX int | | 4 | | 2 | | | MC16 | t <sub>d</sub> (CKXH-DXV) | | BALITA = 0 | CLKX ext | | 13 | | 7 | ns | | | | Only applies to first bit transmitted | DXENA = 1 | CLKX int | | 2P + 1 | | 2P + 1 | | | | | when in Data Delay 1 or 2 (XDATDLY = 01b or 10b) modes | DALINA = 1 | CLKX ext | | 2P + 4 | | 2P + 3 | | | | | Enable time, DX driven from CLKX high <sup>¶</sup> | DXENA = 0 | CLKX int | -1 | | -3 | | | | MC17 | t <sub>en(CKXH-DX)</sub> | 9 | DALINA = 0 | CLKX ext | 6 | | 3 | | ns | | | Ten(CKXH-DX) | Only applies to first bit transmitted | DXENA = 1 | CLKX int | P – 1 | | P – 3 | | 110 | | | | when in Data Delay 1 or 2 (XDATDLY= 01b or 10b) modes | DAENA = 1 | CLKX ext | P+6 | | P + 3 | | | | | | Delay time, FSX high to DX valid <sup>¶</sup> | DXENA = 0 | FSX int | | 2 | | 2 | | | MC18 | | | DALINA = 0 | FSX ext | | 13 | | 8 | | | IVIC 16 | t <sub>d</sub> (FXH-DXV) | Only applies to first bit transmitted when in Data Delay 0 (XDATDLY= | DVENA 4 | FSX int | | 2P + 1 | | 2P + 1 | ns | | | | 00b) mode. | DXENA = 1 | FSX ext | | 2P + 10 | | 2P + 10 | | | | | Enable time, DX driven from FSX | DXENA = 0 | FSX int | 0 | | 0 | | | | MC10 | | g | DVEINY = 0 | FSX ext | 8 | | 3 | | | | MC19 | t <sub>en(FXH-DX)</sub> | Only applies to first bit transmitted | DXENA = 1 | FSX int | P – 3 | | P – 3 | | ns | | | | when in Data Delay 0 (XDATDLY= 00b) mode | DVENA = 1 | FSX ext | P+8 | | P + 4 | | | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T=CLKRX period = (1 + CLKGDV) \* P C=CLKRX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D=CLKRX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> See the TMS320C55x DSP Peripherals Overview Reference Guide (literature number SPRU317) for a description of the DX enable (DXENA) and data delay features of the McBSP. ### 5.14.2 McBSP1 and McBSP2 Timings Table 5-25 and Table 5-26 assume testing over recommended operating conditions (see Figure 5-24 and Figure 5-25). Table 5-25. McBSP1 and McBSP2 Timing Requirements<sup>†</sup> | NO. | | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |-------|---------------------------|-----------------------------------------------|------------|--------------------|-----|--------------------|-------|------| | | | | | MIN | MAX | MIN | MAX | | | MC1 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X ext | 2P <sup>‡</sup> | | 2P <sup>‡</sup> | | ns | | MC2 | t <sub>w(CKRX)</sub> | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P-1 <sup>‡</sup> | | P-1 <sup>‡</sup> | | ns | | МС3 | t <sub>r(CKRX)</sub> | Rise time, CLKR/X | CLKR/X ext | | 6 | | 6 | ns | | MC4 | t <sub>f(CKRX)</sub> | Fall time, CLKR/X | CLKR/X ext | | 6 | | 6 | ns | | | | | CLKR int | 11 | | 7 | | | | MC5 | t <sub>su(FRH-CKRL)</sub> | Setup time, external FSR high before CLKR low | CLKR ext | 3 | | 3 | | ns | | 1400 | | 11.1.5 | CLKR int | -3 | | -3 | | | | MC6 | t <sub>h(CKRL-FRH)</sub> | Hold time, external FSR high after CLKR low | CLKR ext | 1 | | 1 | | ns | | | | 0 | CLKR int | 11 | | 7 | | | | MC7 | t <sub>su(DRV-CKRL)</sub> | Setup time, DR valid before CLKR low | CLKR ext | 3 | | 3 | | ns | | 1400 | | | CLKR int | -2 | | -2 | | | | MC8 | t <sub>h(CKRL-DRV)</sub> | Hold time, DR valid after CLKR low | CLKR ext | 3 | | 3 | | ns | | 1400 | 1. | Output time and an all FOV high haden. CURV | CLKX int | 14 | | 9 | | | | MC9 | t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low | CLKX ext | 4 | | 3 | | ns | | 11010 | | Held the control FOV high after OLIVI has | CLKX int | -3 | | -3 | | | | MC10 | th(CKXL-FXH) | Hold time, external FSX high after CLKX low | CLKX ext | 1 | | 1 | | ns | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. Table 5-26. McBSP1 and McBSP2 Switching Characteristics<sup>†‡</sup> | MC3 t <sub>r</sub> MC4 t <sub>ft</sub> MC11 t <sub>v</sub> MC12 t <sub>v</sub> MC13 t <sub>d</sub> MC13 t <sub>d</sub> MC14 t <sub>d</sub> MC15 t <sub>d</sub> | | PARAMETER | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------|--------------------|------------|--------------------|---------|--------|--------|-----| | | | | | | MIN | MAX | MIN | MAX | | | MC1 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | | CLKR/X int | 2P | | 2P | | ns | | МС3 | t <sub>r(CKRX)</sub> | Rise time, CLKR/X | | CLKR/X int | | 2 | | 2 | ns | | MC4 | t <sub>f(CKRX)</sub> | Fall time, CLKR/X | | CLKR/X int | | 2 | | 2 | ns | | MC11 | t <sub>w(CKRXH)</sub> | Pulse duration, CLKR/X high | | CLKR/X int | D – 2§ | D + 2§ | D – 2§ | D + 2§ | ns | | MC12 | t <sub>w(CKRXL)</sub> | Pulse duration, CLKR/X low | | CLKR/X int | C – 2§ | C + 2§ | C – 2§ | C + 2§ | ns | | MC12 | <b></b> | Delay time, CLKR high to internal FS | SD valid | CLKR int | -3 | 2 | -3 | 2 | ns | | IVIC 13 | t <sub>d</sub> (CKRH-FRV) | Delay time, CERR high to internal re | SIT Vallu | CLKR ext | 3 | 14 | 3 | 9 | 115 | | MC14 | | Delay time, CLKX high to internal FS | ev volid | CLKX int | -3 | 2 | -3 | 2 | 20 | | IVIC 14 | t <sub>d</sub> (CKXH-FXV) | Delay time, CERA high to internal Fo | SA Vallu | CLKX ext | 4 | 15 | 4 | 9 | ns | | MC1E | | Disable time, DX high-impedance from | om CLKX high | CLKX int | -3 | 3 | -5 | 1 | | | MC15 | <sup>†</sup> dis(CKXH-DXHZ) | following last data bit | | CLKX ext | 10 | 19 | 3 | 12 | ns | | | | Delay time, CLKX high to DX valid. | | CLKX int | | 5 | | 3 | | | | | This applies to all bits except the first | bit transmitted. | CLKX ext | | 15 | | 9 | | | | | Delay time, CLKX high to DX valid <sup>¶</sup> | DVENA 0 | CLKX int | | 4 | | 2 | | | MC16 | t <sub>d</sub> (CKXH-DXV) | | DXENA = 0 | CLKX ext | | 15 | | 9 | ns | | | | Only applies to first bit transmitted when in Data Delay 1 or 2 | DVENA 4 | CLKX int | | 2P + 1 | | 2P + 1 | | | | | (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX ext | | 2P + 5 | | 2P + 3 | | | | | Enable time, DX driven from CLKX high¶ | DXENA = 0 | CLKX int | -2 | | -4 | | | | MC17 | • | | | CLKX ext | 9 | | 4 | | ns | | IVIC 17 | t <sub>en(CKXH-DX)</sub> | Only applies to first bit transmitted | DVENA 4 | CLKX int | P – 2 | | P – 4 | | 115 | | | | when in Data Delay 1 or 2 (XDATDLY=01b or 10b) modes | DXENA = 1 | CLKX ext | P+9 | | P + 4 | | | | | | Delay time, FSX high to DX valid <sup>¶</sup> | | FSX int | | 3 | | 2 | | | | | | DXENA = 0 | FSX ext | | 13 | | 8 | | | MC18 | t <sub>d</sub> (FXH-DXV) | Only applies to first bit transmitted when in Data Delay 0 | DVENA 4 | FSX int | | 2P + 1 | | 2P + 1 | ns | | | | (XDATDLY=00b) mode. | DXENA = 1 | FSX ext | | 2P + 12 | | 2P + 7 | | | | | Enable time, DX driven from FSX high! | DXENA = 0 | FSX int | 1 | | 0 | | | | MC40 | | | D/(LIV) = 0 | FSX ext | 8 | | 4 | | | | MC19 | t <sub>en(FXH-DX)</sub> | Only applies to first bit transmitted | DVENIA 1 | FSX int | P – 1 | | P – 3 | | ns | | | | when in Data Delay 0 (XDATDLY=00b) mode | DXENA = 1 | FSX ext | P+8 | | P + 5 | | | <sup>†</sup> Polarity bits CLKRP = CLKXP = FSRP = FSXP = 0. If the polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKRX period = (1 + CLKGDV) \* P C = CLKRX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKRX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> See the *TMS320C55x DSP Peripherals Overview Reference Guide* (literature number SPRU317) for a description of the DX enable (DXENA) and data delay features of the McBSP. Figure 5-24. McBSP Receive Timings Figure 5–25. McBSP Transmit Timings # 5.14.3 McBSP as SPI Master or Slave Timings Table 5–27 to Table 5–34 assume testing over recommended operating conditions (see Figure 5–26 through Figure 5–29). Table 5-27. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 0)<sup>†‡</sup> | NO | | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | | | CV <sub>DD</sub> = 1.6 V | | | | | |------|---------------------------|--------------------------------------|-----|-------------------------------------------------------|--------|-----|-----|--------------------------|--------|-----|------|--| | NO. | | | MAS | TER | SLA | ٧E | MAS | TER | SLA | /E | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | MC23 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 15 | | 3 – 6P | | 10 | | 3 – 6P | | ns | | | MC24 | t <sub>h</sub> (CKXL-DRV) | Hold time, DR valid after CLKX low | 0 | | 3 + 6P | | 0 | | 3 + 6P | | ns | | | MC25 | t <sub>su(FXL-CKXH)</sub> | Setup time, FSX low before CLKX high | | | 5 | | | | 5 | | ns | | | MC26 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | 2P | | 16P | | ns | | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-28. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 0) $^{\dagger \ddagger}$ | | | | | CV <sub>DD</sub> = | | | | | | | | |------|-----------------------------|---------------------------------------------------------------------------------|---------------|--------------------|--------|---------|-------|-------|--------|---------|----| | NO. | PA | RAMETER | MASTER§ SLAVE | | MAST | ER§ | SLA | AVE | UNIT | | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | MC27 | t <sub>d(CKXL-FXL)</sub> | Delay time, CLKX low to FSX low | T – 5 | T + 5 | | | T – 4 | T + 4 | | | ns | | MC28 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | C – 5 | C + 5 | | | C – 4 | C + 4 | | | ns | | MC29 | t <sub>d(CKXH-DXV)</sub> | Delay time, CLKX high to DX valid | -4 | 6 | 3P + 3 | 5P + 15 | -3 | 3 | 3P + 3 | 5P + 8 | ns | | MC30 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from CLKX<br>low | C – 4 | C + 4 | | | C – 3 | C + 1 | | | ns | | MC31 | t <sub>dis(FXH-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from FSX<br>high | | | 3P+ 4 | 3P + 19 | | | 3P+ 3 | 3P + 11 | ns | | MC32 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 3P + 4 | 3P + 18 | | | 3P + 4 | 3P + 10 | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>&</sup>lt;sup>‡</sup> P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* 2P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* 2P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5–26. McBSP Timings as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 Table 5–29. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 0)<sup>†‡</sup> | | | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | | | CV <sub>DD</sub> = 1.6 V | | | | | |------|---------------------------|---------------------------------------|--------|-------------------------------------------------------|--------|-----|--------|--------------------------|--------|-----|------|--| | NO. | | | MASTER | | SLAVE | | MASTER | | SLAVE | | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | MC33 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 15 | | 3 – 6P | | 10 | | 3 – 6P | | ns | | | MC34 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 0 | | 3 + 6P | | 0 | | 3 + 6P | | ns | | | MC25 | t <sub>su(FXL-CKXH)</sub> | Setup time, FSX low before CLKX high | | | 5 | | | | 5 | | ns | | | MC26 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | 2P | | 16P | | ns | | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-30. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 0)<sup>†‡</sup> | | | | | CV <sub>DD</sub> = | | | | | UNIT | | | |------|-----------------------------|---------------------------------------------------------------------------------|-------|--------------------|--------|---------|-------|---------|--------|---------|----| | NO. | PA | PARAMETER | | MASTER§ | | SLAVE | | MASTER§ | | SLAVE | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | MC27 | t <sub>d(CKXL-FXL)</sub> | Delay time, CLKX low to FSX low¶ | C – 5 | C + 5 | | | C – 4 | C + 4 | | | ns | | MC28 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | T – 5 | T + 5 | | | T – 4 | T + 4 | | | ns | | MC35 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -4 | 6 | 3P + 3 | 5P + 15 | -3 | 3 | 3P + 3 | 5P + 8 | ns | | MC30 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from CLKX<br>low | -4 | 4 | 3P + 4 | 3P + 19 | -3 | 1 | 3P + 3 | 3P + 12 | ns | | MC32 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | D – 4 | D + 4 | 3P + 4 | 3P + 18 | D – 3 | D + 3 | 3P + 4 | 3P + 10 | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5–27. McBSP Timings as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 Table 5–31. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1) $^{\dagger \ddagger}$ | | | | | | = 1.2 V<br>= 1.35 V | | | CV <sub>DD</sub> | = 1.6 V | | | |------|---------------------------|---------------------------------------|--------|-----|---------------------|-----|--------|------------------|---------|-----|------| | NO. | | | MASTER | | SLAVE | | MASTER | | SLAVE | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | MC33 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 15 | | 3 – 6P | | 10 | | 3 – 6P | | ns | | MC34 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 0 | | 3 + 6P | | 0 | | 3 + 6P | | ns | | MC36 | t <sub>su(FXL-CKXL)</sub> | Setup time, FSX low before CLKX low | | | 5 | | | | 5 | | ns | | MC26 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | 2P | | 16P | | ns | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-32. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1) $^{\dagger \ddagger}$ | NO. | | | | CV <sub>DD</sub> = | | | | | LINIT | | | |------|-----------------------------|----------------------------------------------------------------------------------|-------|--------------------|--------|---------|-------|-------|--------|---------|------| | NO. | PA | RAMETER | MAST | ER§ | SLA | AVE | MAST | ER§ | SLA | WE | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | MC37 | t <sub>d(CKXH-FXL)</sub> | Delay time, CLKX high to FSX low <sup>¶</sup> | T – 5 | T + 5 | | | T – 4 | T + 4 | | | ns | | MC38 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low# | D – 5 | D + 5 | | | D – 4 | D + 4 | | | ns | | MC35 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -4 | 6 | 3P + 3 | 5P + 15 | -3 | 3 | 3P + 3 | 5P + 8 | ns | | MC39 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from CLKX<br>high | D – 4 | D + 4 | | | D – 3 | D + 1 | | | ns | | MC31 | t <sub>dis(FXH-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from FSX<br>high | | | 3P + 4 | 3P +19 | | | 3P + 3 | 3P +11 | ns | | MC32 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 3P + 4 | 3P + 18 | | | 3P + 4 | 3P + 10 | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5-28. McBSP Timings as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 Table 5-33. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 11b, CLKXP = 1)<sup>†‡</sup> | NO | | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | | | CV <sub>DD</sub> = 1.6 V | | | | | |------|---------------------------|--------------------------------------|--------|-------------------------------------------------------|--------|-----|--------|--------------------------|--------|-----|------|--| | NO. | | | MASTER | | SLAVE | | MASTER | | SLAVE | | UNIT | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | MC23 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 15 | | 3 – 6P | | 10 | | 3 – 6P | | ns | | | MC24 | t <sub>h(CKXL-DRV)</sub> | Hold time, DR valid after CLKX low | 0 | | 3 + 6P | | 0 | | 3 + 6P | | ns | | | MC36 | t <sub>su(FXL-CKXL)</sub> | Setup time, FSX low before CLKX low | | | 5 | | | | 5 | | ns | | | MC26 | t <sub>c(CKX)</sub> | Cycle time, CLKX | 2P | | 16P | | 2P | | 16P | | ns | | <sup>&</sup>lt;sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. Table 5-34. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 11b, CLKXP = 1) $^{\dagger \ddagger}$ | NO | PARAMETER | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | | | | | J <u> </u> | | | |------|-----------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------|-------|--------|---------|---------|-------|------------|---------|------| | NO. | | | MASTER§ | | SLAVE | | MASTER§ | | SLAVE | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | MC37 | t <sub>d(CKXH-FXL)</sub> | Delay time, CLKX high to FSX low¶ | D – 5 | D + 5 | | | D – 4 | D + 4 | | | ns | | MC38 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low <sup>#</sup> | T – 5 | T + 5 | | | T – 4 | T + 4 | | | ns | | MC29 | t <sub>d(CKXH-DXV)</sub> | Delay time, CLKX high to DX valid | -4 | 6 | 3P + 3 | 5P + 15 | -3 | 3 | 3P + 3 | 5P + 8 | ns | | MC39 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high-<br>impedance following<br>last data bit from CLKX<br>high | -4 | 4 | 3P + 4 | 3P + 19 | -3 | 1 | 3P + 3 | 3P + 12 | ns | | MC32 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | C – 4 | C + 4 | 3P + 4 | 3P + 18 | C – 3 | C + 3 | 3P + 4 | 3P + 10 | ns | <sup>†</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> T = CLKX period = (1 + CLKGDV) \* P C = CLKX low pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2) \* P when CLKGDV is even D = CLKX high pulse width = T/2 when CLKGDV is odd or zero and = (CLKGDV/2 + 1) \* P when CLKGDV is even <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 5-29. McBSP Timings as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 # 5.14.4 McBSP General-Purpose I/O Timings Table 5-35 and Table 5-36 assume testing over recommended operating conditions (see Figure 5-30). Table 5-35. McBSP General-Purpose I/O Timing Requirements | NO. | | | CV <sub>DD</sub> = | | CV <sub>DD</sub> = | 1.6 V | UNIT | |------|----------------------------|---------------------------------------------------------------|--------------------|-----|--------------------|-------|------| | | | | MIN | MAX | MIN | MAX | | | MC20 | t <sub>su(MGPIO-COH)</sub> | Setup time, MGPIOx input mode before CLKOUT high <sup>†</sup> | 7 | | 7 | | ns | | MC21 | t <sub>h(COH-MGPIO)</sub> | Hold time, MGPIOx input mode after CLKOUT high† | 0 | | 0 | | ns | <sup>&</sup>lt;sup>†</sup> MGPIOx refers to CLKRx, FSRx, DRx, CLKXx, or FSXx when configured as a general-purpose input. Table 5-36. McBSP General-Purpose I/O Switching Characteristics | NO. | PARAMETER | | CV <sub>DD</sub> = | : 1.2 V<br>1.35 V | CV <sub>DD</sub> = 1.6 V | | UNIT | |------|----------------------------|------------------------------------------------------------|--------------------|-------------------|--------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | MC22 | t <sub>d</sub> (COH-MGPIO) | Delay time, CLKOUT high to MGPIOx output mode <sup>‡</sup> | 0 | 7 | 0 | 7 | ns | FMGPIOx refers to CLKRx, FSRx, CLKXx, FSXx, or DXx when configured as a general-purpose output. <sup>†</sup> CLKOUT reflects the CPU clock. Figure 5–30. McBSP General-Purpose I/O Timings <sup>&</sup>lt;sup>‡</sup> MGPIOx refers to CLKRx, FSRx, DRx, CLKXx, or FSXx when configured as a general-purpose input. <sup>§</sup> MGPIOx refers to CLKRx, FSRx, CLKXx, FSXx, or DXx when configured as a general-purpose output. # 5.15 Enhanced Host-Port Interface (EHPI) Timings Table 5-37 and Table 5-38 assume testing over recommended operating conditions (see Figure 5-31 through Figure 5-36). Table 5-37. EHPI Timing Requirements | NO. | | | CV <sub>DD</sub> = 1.2 V<br>CV <sub>DD</sub> = 1.35 V | | CV <sub>DD</sub> = 1.6 V | | UNIT | |-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----|--------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | E11 | t <sub>su(HASL-HDSL)</sub> | Setup time, HAS low before HDS low | 4 | | 4 | | ns | | E12 | t <sub>h(HDSL-HASL)</sub> | Hold time, HAS low after HDS low | 3 | | 3 | | ns | | E13 | t <sub>su(HCNTLV-HDSL)</sub> | Setup time, (HR/ $\overline{W}$ , HA[13:0], $\overline{\text{HBE}[1:0]}$ , HCNTL[1:0]) valid before $\overline{\text{HDS}}$ low | 2 | | 2 | | ns | | E14 | t <sub>h(HDSL-HCNTLIV)</sub> | Hold time, (HR/W, HA[13:0], HBE[1:0], HCNTL[1:0]) invalid after HDS low | 4 | | 4 | | ns | | E15 | t <sub>w(HDSL)</sub> | Pulse duration, HDS low | 4P <sup>†</sup> | | 4P <sup>†</sup> | | ns | | E16 | t <sub>w(HDSH)</sub> | Pulse duration, HDS high | 4P <sup>†</sup> | | 4P <sup>†</sup> | | ns | | E17 | t <sub>su(HDV-HDSH)</sub> | Setup time, HD bus write data valid before HDS high | 3 | | 3 | | ns | | E18 | t <sub>h(HDSH-HDIV)</sub> | Hold time, HD bus write data invalid after HDS high | 4 | | 4 | | ns | | E19 | t <sub>su(HCNTLV-HASL)</sub> | Setup time, (HR/W, HBE[1:0], HCNTL[1:0]) valid before HAS low | 3 | | 3 | | ns | | E20 | t <sub>h(HASL-HCNTLIV)</sub> | Hold time, (HR/W, HBE[1:0], HCNTL[1:0]) valid after HAS low | 4 | | 4 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. Table 5–38. EHPI Switching Characteristics | NO. | | PARAMETER | CV <sub>DD</sub> = 1.<br>CV <sub>DD</sub> = 1. | | CV <sub>DD</sub> = 1.6 V | | UNIT | |-----|-----------------------------|-----------------------------------------------------------------|------------------------------------------------|-----|--------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | E1 | t <sub>en(HDSL-HDD)M</sub> | Enable time, HDS low to HD bus enabled (memory access) | 6 | 26 | 6 | 19 | ns | | E2 | t <sub>d(HDSL-HDV)M</sub> | Delay time, HDS low to HD bus read data valid (memory access) | 14P <sup>†‡</sup> | | 14P <sup>†‡</sup> | | ns | | E4 | t <sub>en(HDSL-HDD)R</sub> | Enable time, HDS low to HD enabled (register access) | 6 | 26 | 6 | 19 | ns | | E5 | t <sub>d(HDSL-HDV)R</sub> | Delay time, HDS low to HD bus read data valid (register access) | | 26 | | 19 | ns | | E6 | t <sub>dis(HDSH-HDIV)</sub> | Disable time, HDS high to HD bus read data invalid | 6 | 26 | 6 | 19 | ns | | E7 | t <sub>d</sub> (HDSL-HRDYL) | Delay time, HDS low to HRDY low (during reads) | | 18 | | 15 | ns | | E8 | t <sub>d(HDV-HRDYH)</sub> | Delay time, HD bus valid to HRDY high (during reads) | 2 | | 2 | | ns | | E9 | t <sub>d(HDSH-HRDYL)</sub> | Delay time, HDS high to HRDY low (during writes) | | 18 | | 15 | ns | | E10 | t <sub>d</sub> (HDSH-HRDYH) | Delay time, HDS high to HRDY high (during writes) | 14P <sup>†‡</sup> | | 14P <sup>†‡</sup> | | ns | | E21 | t <sub>d</sub> (COH-HINT) | Delay time, CLKOUT high to HINT high/low | 0 | 11 | 0 | 8 | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>‡</sup> EHPI latency is dependent on the number of DMA channels active, their priorities and their source/destination ports. The latency shown assumes no competing CPU or DMA activity to the memory resource being accessed by the EHPI. <sup>&</sup>lt;sup>†</sup> CLKOUT reflects the CPU clock. Figure 5-31. HINT Timings - NOTES: A. Any non-multiplexed access with HCNTL0 low will result in HPIC register access. For data read or write, HCNTL0 must stay high during the EHPI access. - B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. HRDY is always driven to the same value as its internal state. Figure 5-32. EHPI Nonmultiplexed Read/Write Timings NOTE: The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. HRDY is always driven to the same value as its internal state. Figure 5-33. EHPI Multiplexed Memory (HPID) Read/Write Timings Without Autoincrement - NOTES: A. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host will always indicate the base address. - B. In autoincrement mode, if HBE[1:0] are used to access the data as 8-bit-wide units, the HPIA increments only following each high byte (HBE1 low) access. - C. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. HRDY is always driven to the same value as its internal state. Figure 5-34. EHPI Multiplexed Memory (HPID) Read Timings With Autoincrement - NOTES: A. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host will always indicate the base address. - B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. HRDY is always driven to the same value as its internal state. Figure 5-35. EHPI Multiplexed Memory (HPID) Write Timings With Autoincrement - NOTES: A. During autoincrement mode, although the EHPI internally increments the memory address, reads of the HPIA register by the host will always indicate the base address. - B. The falling edge of HCS must occur concurrent with or before the falling edge of HDS. The rising edge of HCS must occur concurrent with or after the rising edge of HDS. If HDS1 and/or HDS2 are tied permanently active and HCS is used as a strobe, the timing requirements shown for HDS apply to HCS. HRDY is always driven to the same value as its internal state. Figure 5-36. EHPI Multiplexed Register Read/Write Timings # 5.16 I<sup>2</sup>C Timings Table 5-39 and Table 5-40 assume testing over recommended operating conditions (see Figure 5-37 and Figure 5-38). Table 5–39. I<sup>2</sup>C Signals (SDA and SCL) Timing Requirements | | | | | | <sub>DD</sub> = 1.2 V<br><sub>D</sub> = 1.35 V | | | CV | <sub>DD</sub> = 1.6 V | | | |------|----------------------------|--------------------------------------------------------------------------------------|------------------|------|------------------------------------------------|------|------------------|------|--------------------------|------|------| | NO. | | | STANDARD<br>MODE | | FAST<br>MODE | | STANDARD<br>MODE | | FAST<br>MODE | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | IC1 | t <sub>c(SCL)</sub> | Cycle time, SCL | 10 | | 2.5 | | 10 | | 2.5 | | μs | | IC2 | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high<br>before SDA low for a<br>repeated START condition | 4.7 | | 0.6 | | 4.7 | | 0.6 | | μs | | IC3 | t <sub>h</sub> (SCLL-SDAL) | Hold time, SCL low after<br>SDA low for a START and<br>a repeated START<br>condition | 4 | | 0.6 | | 4 | | 0.6 | | μs | | IC4 | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | 4.7 | | 1.3 | | μs | | IC5 | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | 4 | | 0.6 | | μs | | IC6 | t <sub>su(SDA-SCLH)</sub> | Setup time, SDA valid before SCL high | 250 | | 100 <sup>†</sup> | | 250 | | 100 <sup>†</sup> | | ns | | IC7 | t <sub>h</sub> (SDA-SCLL) | Hold time, SDA valid after SCL low | 0‡ | | 0‡ | 0.9§ | 0‡ | | 0‡ | 0.9§ | μs | | IC8 | t <sub>w(SDAH)</sub> | Pulse duration, SDA high<br>between STOP and<br>START conditions | 4.7 | | 1.3 | | 4.7 | | 1.3 | | μs | | IC9 | t <sub>r(SDA)</sub> | Rise time, SDA | | 1000 | 20 + 0.1C <sub>b</sub> ¶ | 300 | | 1000 | 20 + 0.1C <sub>b</sub> ¶ | 300 | ns | | IC10 | t <sub>r(SCL)</sub> | Rise time, SCL | | 1000 | 20 + 0.1C <sub>b</sub> ¶ | 300 | | 1000 | 20 + 0.1C <sub>b</sub> ¶ | 300 | ns | | IC11 | t <sub>f(SDA)</sub> | Fall time, SDA | | 300 | 20 + 0.1C <sub>b</sub> ¶ | 300 | | 300 | 20 + 0.1C <sub>b</sub> ¶ | 300 | ns | | IC12 | t <sub>f(SCL)</sub> | Fall time, SCL | | 300 | 20 + 0.1C <sub>b</sub> ¶ | 300 | | 300 | 20 + 0.1C <sub>b</sub> ¶ | 300 | ns | | IC13 | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high be-<br>fore SDA high (for STOP<br>condition) | 4.0 | | 0.6 | | 4.0 | | 0.6 | | μs | | IC14 | t <sub>w(SP)</sub> | Pulse duration, spike (must be suppressed) | | | 0 | 50 | | | 0 | 50 | ns | | IC15 | C <sub>b</sub> ¶ | Capacitive load for each bus line | | 400 | | 400 | | 400 | | 400 | pF | $<sup>\</sup>frac{1}{1}$ A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system, but the requirement $t_{su(SDA-SCLH)} \ge 250$ ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r</sub> max + t<sub>SU(SDA-SCLH)</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-Bus Specification) before the SCL line is released. <sup>‡</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. <sup>§</sup> The maximum th(SDA-SCLL) has only to be met if the device does not stretch the LOW period [tw(SCLL)] of the SCL signal. $<sup>\</sup>P$ C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed. Figure 5–37. I<sup>2</sup>C Receive Timings | Table 5–40. I <sup>2</sup> C Signals | (SDA and SCL) | ) Switching | Characteristics | |--------------------------------------|---------------|-------------|-----------------| |--------------------------------------|---------------|-------------|-----------------| | | | | | | <sub>DD</sub> = 1.2 V<br><sub>DD</sub> = 1.35 V | | | CV | <sub>DD</sub> = 1.6 V | | | |------|----------------------------|------------------------------------------------------------------------------------|-----------------------------|------|-------------------------------------------------|-----|-----|------|-------------------------------------|-----|----| | NO. | O. PARAMETER | | TER STANDARD FAST MODE MODE | | STANDARD FAST<br>MODE MODE | | | UNIT | | | | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | IC16 | t <sub>c(SCL)</sub> | Cycle time, SCL | 10 | | 2.5 | | 10 | | 2.5 | | μs | | IC17 | t <sub>d</sub> (SCLH-SDAL) | Delay time, SCL high to<br>SDA low for a repeated<br>START condition | 4.7 | | 0.6 | | 4.7 | | 0.6 | | μs | | IC18 | <sup>t</sup> d(SDAL-SCLL) | Delay time, SDA low to<br>SCL low for a START and<br>a repeated START<br>condition | 4 | | 0.6 | | 4 | | 0.6 | | μs | | IC19 | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | 4.7 | | 1.3 | | μs | | IC20 | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | 4 | | 0.6 | | μs | | IC21 | t <sub>d</sub> (SDA-SCLH) | Delay time, SDA valid to SCL high | 250 | | 100 | | 250 | | 100 | | ns | | IC22 | t <sub>v</sub> (SCLL-SDAV) | Valid time, SDA valid after SCL low | 0 | | 0 | 0.9 | 0 | | 0 | 0.9 | μs | | IC23 | t <sub>w(SDAH)</sub> | Pulse duration, SDA high<br>between STOP and<br>START conditions | 4.7 | | 1.3 | | 4.7 | | 1.3 | | μs | | IC24 | t <sub>r(SDA)</sub> | Rise time, SDA | | 1000 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | | 1000 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | ns | | IC25 | t <sub>r(SCL)</sub> | Rise time, SCL | | 1000 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | | 1000 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | ns | | IC26 | t <sub>f(SDA)</sub> | Fall time, SDA | | 300 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | | 300 | 20 + 0.1C <sub>b</sub> <sup>†</sup> | 300 | ns | | IC27 | t <sub>f(SCL)</sub> | Fall time, SCL | | 300 | $20 + 0.1C_b^{\dagger}$ | 300 | | 300 | $20 + 0.1C_b^{\dagger}$ | 300 | ns | | IC28 | t <sub>d</sub> (SCLH-SDAH) | Delay time, SCL high to SDA high for a STOP condition | 4 | | 0.6 | | 4 | | 0.6 | | μs | | IC29 | C <sub>p</sub> | Capacitance for each I <sup>2</sup> C pin | | 10 | | 10 | | 10 | | 10 | pF | $<sup>^{\</sup>dagger}$ C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with HS-mode devices, faster fall-times are allowed. Figure 5–38. I<sup>2</sup>C Transmit Timings ## 6 Mechanical Data # 6.1 Package Thermal Resistance Characteristics Table 6–1 and Table 6–2 provide the estimated thermal resistance characteristics for the TMS320VC5503 DSP package types. Table 6-1. Thermal Resistance Characteristics (Ambient) | PACKAGE | R <sub>⊝JA</sub> (°C/W) | BOARD TYPE† | AIRFLOW (LFM) | |------------|-------------------------|-------------|---------------| | | 37.1 | High-K | 0 | | | 35.1 | High-K | 150 | | | 33.7 | High-K | 250 | | CULL | 32.2 | High-K | 500 | | GHH | 70.3 | Low-K | 0 | | | 61.6 | Low-K | 150 | | | 56.5 | Low-K | 250 | | | 49.3 | Low-K | 500 | | | 71.2 | High-K | 0 | | | 61.8 | High-K | 150 | | | 58.9 | High-K | 250 | | <b>DOF</b> | 54.8 | High-K | 500 | | PGE | 103.6 | Low-K | 0 | | | 84.2 | Low-K | 150 | | | 77.8 | Low-K | 250 | | | 69.4 | Low-K | 500 | <sup>&</sup>lt;sup>†</sup>Board types are as defined by JEDEC. Reference JEDEC Standard JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements. Table 6–2. Thermal Resistance Characteristics (Case) | PACKAGE | R <sub>⊝JC</sub> (°C/W) | BOARD TYPE <sup>†</sup> | |---------|-------------------------|-------------------------| | GHH | 13.8 | 2s JEDEC Test Card | | PGE | 13.8 | 2s JEDEC Test Card | <sup>&</sup>lt;sup>†</sup> Board types are as defined by JEDEC. Reference JEDEC Standard JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements. # 6.2 Packaging Information The following packaging information reflects the most current released data available for the designated device(s). This data is subject to change without notice and without revision of this document. ### PACKAGE OPTION ADDENDUM 5-Apr-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | TMS320VC5503GHH | ACTIVE | BGA | GHH | 179 | 160 | TBD | SNPB | Level-3-220C-168HR | | TMS320VC5503PGE | ACTIVE | LQFP | PGE | 144 | 60 | TBD | CU NIPDAU | Level-4-220C-72HR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### GHH (S-PBGA-N179) #### **PLASTIC BALL GRID ARRAY** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. MicroStar BGA™ configuration. MicroStar BGA is a trademark of Texas Instruments. # PGE (S-PQFP-G144) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated