SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995 13 DQB1 GND [] 12 DW OR NT PACKAGE 3-State Buffer-Type Outputs Drive Bus (TOP VIEW) **Lines Directly** Each Register File Has Individual 24 🛮 V<sub>CC</sub> S<sub>0</sub> **Write-Enable Controls and Address Lines** 1A0 **[**]2 23 S1 **Designed Specifically for Multibus** 1A1 🛮 3 22**∏** 2A3 **Architecture and Overlapping File** 1A2 ∏4 21 T 2A2 **Operations** 20 2A1 1A3 🛮 5 Prioritized B-Input Port Prevents Write 1₩ **[**]6 19**∏** 2A0 **Conflicts During Dual-Input Mode** 18 2W S2 $\Pi_7$ DQA1 []8 17 S3 Package Options Include Plastic DQA2 $\Pi_9$ 16 **∏** DQB4 Small-Outline (DW) Packages and Standard Plastic (NT) 300-mil DIPs DQA3 110 15 DQB3 DQA4 [] 11 14 DQB2 This device features two 16-word by 4-bit register files. Each register file has individual write-enable description $(1\overline{W},2\overline{W})$ controls and address lines. This device has two 4-bit data I/O ports (DQA1–DQA4 and DQB1–DQB4). The data I/O ports can output to bus A and bus B, receive input from bus A and bus B, receive input from bus A and output to bus B, or output to bus A and receive input from bus B. To prevent writing conflicts in the dual-input mode, the B-input port takes priority. Two select (S0 and S1) lines control which port has access to which register. S2 determines whether the A ports are in the input or the output modes and S3 does likewise for the B ports. The address lines (1A0–1A3 or 2A0–2A3) are decoded by an internal 1-of-16 decoder to select which register word is to be accessed. All outputs are 3-state buffer-type outputs designed specifically to drive bus lines directly. The SN74ALS870 is characterized for operation from 0°C to 70°C. #### **FUNCTION TABLE** | | FILE SELECT | | | INPUT/OUTPUT | | | | | | | |----|-------------|------------------|----|--------------|--------------|--------------|--------------|---|---|-------------| | S0 | S1 | FILE SEL | S2 | S3 | I/O SEL | | | | | | | L | L | 1R to A, 1R to B | | | | | | | | | | Н | L | 2R to A, 1R to B | ١, | L | A out, B out | | | | | | | L | Н | 1R to A, 2R to B | - | | | | | | | | | Н | Н | 2R to A, 2R to B | | | | | | | | | | L | L | A to 1R, 1R to B | | | | | | | | | | Н | L | A to 2R, 1R to B | Н | | A in, B out | | | | | | | L | Н | A to 1R, 2R to B | '' | L | _ | A III, D out | | | | | | Н | Н | A to 2R, 2R to B | | | | | | | | | | L | L | 1R to A, B to 1R | | | | | | | | | | Н | L | 2R to A, B to 1R | ١, | Н | Н | Н | н | н | н | A out, B in | | L | Н | 1R to A, B to 2R | - | | | | A out, B III | | | | | Н | Н | 2R to A, B to 2R | | | | | | | | | | L | L | B to 1R | | | Н | | | | | | | Н | L | A to 2R, B to 1R | Н | ш | | Н | A in, B in | | | | | L | Н | A to 1R, B to 2R | '' | ''' | | | A III, D III | | | | | Н | Н | B to 2R | | | | | | | | | ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ### logic diagram (positive logic) # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 V | |------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> : All inputs | 7 V | | I/O ports | 5.5 V | | Voltage applied to a disabled 3-state output | 5.5 V | | Operating free-air temperature range, T <sub>A</sub> | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. SDAS139A - DECEMBER 1982 - REVISED JANUARY 1995 ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----------------------|-----|-----|----------------------|------| | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | | V | | VIL | Low-level input voltage | | | | 0.8 | V | | ІОН | High-level output current | | | | -2.6 | mA | | I <sub>OL</sub> | Low-level output current | | | | 24 | mA | | t <sub>W</sub> | Pulse duration, write | | 12 | | | ns | | | Setup time | Address before write↓ | 5 | | | | | t <sub>su</sub> | | Data before write↑ | 15 | | | ns | | | | Select before write↓ | 12 | | 5 5.5<br>0.8<br>-2.6 | | | th | | Address before write↓ | 0 | | | | | | | Data before write↑ | 0 | | | ns | | | | Select before write↓ | 12 | | | | | T <sub>A</sub> | Operating free-air temperature | | 0 | | 70 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDIT | TONS | MIN | TYP <sup>†</sup> | MAX | UNIT | | |------------------|----------------------|-----------------------------------|----------------------------|--------------------|------------------|------|-------------|--| | ٧ıK | | $V_{CC} = 4.5 V,$ | $I_{I} = -18 \text{ mA}$ | | | -1.2 | V | | | VOH | | V <sub>CC</sub> = 4.5 V to 5.5 V, | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | ! | | V | | | | | $V_{CC} = 4.5 V,$ | $I_{OH} = -2.6 \text{ mA}$ | 2.4 | 3.2 | | V | | | VOL | | $V_{CC} = 4.5 V,$ | $I_{OL} = 24 \text{ mA}$ | | 0.35 | 0.5 | V | | | 1. | Control inputs | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 7 V | | | 0.1 | mA | | | ' | DQA and DQB ports | | V <sub>I</sub> = 5.5 V | | | 0.2 | mA | | | | 1W and 2W | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | | lн | Other control inputs | | | | | 40 | 40 μA<br>50 | | | | DQA and DQB ports‡ | | | | | 50 | | | | Ι <sub>Ι</sub> Γ | Control inputs | V <sub>CC</sub> = 5.5 V, | V: 0.4.V | | | -0.2 | mA | | | | DQA and DQB ports‡ | | V <sub>I</sub> = 0.4 V | | | -0.2 | IIIA | | | IO§ | | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 2.25 V | -30 | | -112 | mA | | | Icc | | V <sub>CC</sub> = 5.5 V | · | | 80 | 110 | mA | | <sup>†</sup> All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. ‡ For I/O ports, the parameters $I_{IH}$ and $I_{IL}$ include the off-state output current. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. ## switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R1 = 500 Ω<br>R2 = 500 Ω<br>T <sub>A</sub> = MIN to | UNIT | | |-------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------|------|----| | | | | MIN | MAX | | | <sup>t</sup> a(A) | Any A | Any DQ | 3 | 19 | ns | | <b>.</b> | S0 | Any DQA | 3 | 15 | ns | | <sup>t</sup> a(S) | S1 | Any DQB | 3 | 15 | | | • | S2 | Any DQA | 3 | 14 | ns | | <sup>t</sup> dis | S3 | Any DQB | 3 | 14 | | | | S2 | Any DQA | 3 | 17 | | | <sup>t</sup> en | S3 | Any DQB | 3 | 17 | ns | | | W | Any DQ | 5 | 23 | | | <sup>t</sup> pd | DQA | DQB | 5 | 26 | ns | | | DQB | DQA | 5 | 26 | ] | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{\Gamma}$ = $t_{f}$ = 2 ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated