SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995 - 3-State I/O-Type Read-Back Inputs - Bus-Structured Pinout - T/C Determines True or Complementary Data at Q Outputs - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs #### description These 8-bit latches are designed specifically for storing the contents of the input data bus and providing the capability of reading back the stored data onto the input data bus. The Q outputs are designed with bus-driving capability. The edge-triggered flip-flops enter the data on the low-to-high transition of the clock (CLK) input when the enable $(\overline{EN})$ input is low. Data can be read back onto the data inputs by taking the read $(\overline{RD})$ input low, in addition to having $\overline{EN}$ low. When $\overline{EN}$ is high, both the read-back and write modes are disabled. Transitions on $\overline{EN}$ should only be made with CLK high to prevent false clocking. The polarity of the Q outputs can be controlled by the polarity $(T/\overline{C})$ input. When $T/\overline{C}$ is high, Q is the same as is stored in the flip-flops. When $T/\overline{C}$ is low, the output data is inverted. The Q outputs can be placed in the high-impedance state by taking the output-enable $(\overline{OE})$ input high. $\overline{OE}$ does not affect the internal operation of the register. Old data can be retained or new data can be entered while the outputs are off. A low level at the clear ( $\overline{\text{CLR}}$ ) input resets the internal registers low. The clear function is asynchronous and overrides all other register functions. SN54ALS996 . . . JT PACKAGE SN74ALS996 . . . DW OR NT PACKAGE (TOP VIEW) SN54ALS996 . . . FK PACKAGE (TOP VIEW) NC - No internal connection The -1 version of the SN74ALS996 is identical to the standard version, except that the recommended maximum $I_{OL}$ for the -1 version is increased to 48 mA. There is no -1 version of the SN54ALS996. The SN54ALS996 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74ALS996 is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. ## logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages. ## logic diagram (positive logic) Pin numbers shown are for the DW, JT, and NT packages. ## timing diagram <sup>&</sup>lt;sup>†</sup> This hold time ensures that the read-back circuit will not create a conflict on the input data bus. # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)‡ | Supply voltage, V <sub>CC</sub> | 7 V | |-------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> (OE, RD, EN, CLK, CLR, and T/C) | 7 V | | Voltage applied to D inputs and to disabled 3-state outputs | 5.5 V | | Operating free-air temperature range, T <sub>A</sub> : SN54ALS996 | −55°C to 125°C | | SN74ALS996 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # SN54ALS996, SN74ALS996 8-BIT D-TYPE EDGE-TRIGGERED READ-BACK LATCHES SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995 ## recommended operating conditions | | | | SN54ALS996 | | SN74ALS996 | | | UNIT | | | |--------------------|-------------------------------|---------------------------------|------------|-----|------------|------|-----|------|------|--| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | | VCC | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | | | | All inputs | | | | 2 | | | | | | VIH | High-level input voltage | All inputs except OE, RD | 2 | | | | | | V | | | | | ŌE, RD | 2.2 | | | | | | | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | | lou | High-level output current | Q | | | -1 | | | -2.6 | mA | | | ЮН | | D | | | -0.4 | | | -0.4 | IIIA | | | | Low-level output current | Q | | | 12 | | | 24 | mA | | | loL | | Q | | | | | | 48† | | | | | | D | | | 8 | | | 8 | | | | f <sub>clock</sub> | Clock frequency | | 0 | | 35 | 0 | | 35 | MHZ | | | | Pulse duration | CLR low | 10 | | | 10 | | | | | | t <sub>W</sub> | | CLK low | 14.5 | | | 14.5 | | | ns | | | | | CLK high | 14.5 | | | 14.5 | | | | | | | | Data before CLK↑ | 15 | | | 15 | | | | | | | Setup time | EN low before CLK↑ | 10 | | | 10 | | | ns | | | t <sub>su</sub> | | CLK high before EN↑‡ | 15 | | | 15 | | | | | | | | CLR high (inactive) before CLK↑ | 10 | | | 10 | | | 1 | | | | | Data after CLK↑ | 1 | | | 0 | | | | | | t <sub>h</sub> | Hold time | EN low after CLK↑ | 5 | | | 5 | | | ns | | | | | RD high after CLK↑§ | 5 | | · | 5 | | | | | | TA | Operating free-air temperatur | e | -55 | | 125 | 0 | | 70 | °C | | <sup>†</sup> Applies only to the -1 version and only if V<sub>CC</sub> is maintained between 4.75 V and 5.25 V ‡ This setup time ensures that EN will not false clock the data register. § This hold time ensures that there will be no conflict on the input data bus. # SN54ALS996, SN74ALS996 8-BIT D-TYPE EDGE-TRIGGERED READ-BACK LATCHES SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | SN | SN54ALS996 | | | SN74ALS996 | | | |-----------|-------------|---------------------------------------------|-------------------------------------|--------------------|------------|------|--------------------|------------------|------|------| | | | | | MIN | TYP† | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | Vон | All outputs | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | 2 | | | | | | V 45V | $I_{OH} = -1 \text{ mA}$ | 2.4 | 3.2 | | | | | V | | | Q | V <sub>CC</sub> = 4.5 V | $I_{OH} = -2.6 \text{ mA}$ | | | | 2.4 | 3.2 | | | | | D | V <sub>CC</sub> = 4.5 V | $I_{OL} = 4 \text{ mA}$ | | 0.25 | 0.4 | | | | | | | | VCC = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | | | | 0.35 | 0.5 | | | VOL | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | Q | | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | | | | | | $I_{OL} = 48 \text{ mA}^{\ddagger}$ | | | | | 0.35 | 0.5 | | | lozh | Q | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μА | | lozL | Q | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μА | | 1. | D inputs | V <sub>CC</sub> = 5.5 V | V <sub>I</sub> = 5.5 V | | | 0.1 | | | 0.1 | mA | | 11 | All others | | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | IIIA | | | D inputs§ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | | | lіН | All others | | | | | 20 | | | 20 | μΑ | | | D inputs§ | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.1 | | | -0.1 | A | | IIL. | All others | | | | | -0.1 | | | -0.1 | mA | | IO¶ | | $\frac{V_{CC}}{CLR} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | | | V <sub>C</sub> C = 5.5 V,<br>EN, RD low | Outputs high | | 35 | 55 | | 35 | 55 | | | ICC | | | Outputs low | | 55 | 85 | | 55 | 85 | mA | | | | | Outputs disabled | | 42 | 65 | | 42 | 65 | 1 | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> Applies only to the -1 version and only if V<sub>CC</sub> is maintained between 4.75 V and 5.25 V § For I/O ports (Q<sub>A</sub> thru Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current. The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. # SN54ALS996, SN74ALS996 8-BIT D-TYPE EDGE-TRIGGERED READ-BACK LATCHES SDAS098B - OCTOBER 1984 - REVISED JANUARY 1995 # switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>T <sub>A</sub> | UNIT | | | | |--------------------|------------------------------------------------------------|----------------|----------------------------------------------------|------|------------|-----|-----| | | | | SN54ALS996 | | SN74ALS996 | | | | | | | MIN | MAX | MIN | MAX | | | fmax | | | 35 | | 35 | | MHz | | <sup>t</sup> PLH | CLK | 0 | 5 | 30 | 5 | 28 | ns | | <sup>t</sup> PHL | $(T/\overline{C} = H \text{ or } L)$ | Q | 5 | 24 | 5 | 28 | 115 | | t <sub>PLH</sub> | $\overline{\text{CLR}} (T/\overline{\text{C}} = \text{L})$ | Q | 5 | 27 | 7 | 27 | ns | | t <sub>PHL</sub> | CLR (T/C = H) | | 5 | 23 | 7 | 23 | | | t <sub>PLH</sub> | -/5 | Q | 4 | 23 | 5 | 23 | ns | | <sup>t</sup> PHL | T/C | | 5 | 23 | 5 | 23 | | | <sup>t</sup> PHL | CLR | D | 5 | 30 | 8 | 30 | ns | | t <sub>en</sub> ‡ | | | 2 | 18 | 3 | 16 | no | | t <sub>dis</sub> § | RD | D | 1 | 19 | 3 | 19 | ns | | t <sub>en</sub> ‡ | = | | 2 | 17 | 3 | 16 | no | | t <sub>dis</sub> § | EN | D | 1 | 19 | 3 | 19 | ns | | t <sub>en</sub> ‡ | ŌĒ | Q | 2 | 15 | 4 | 15 | no | | t <sub>dis</sub> § | | | 1 | 11 | 1 | 10 | ns | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. ‡ ten = tpzH or tpzL § t<sub>dis</sub> = tpHz or tpLz **ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. PROPAGATION DELAY TIMES - B. When measuring propagation delay times of 3-state outputs, switch S1 is open. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{\Gamma}$ = $t_{\bar{\Gamma}}$ = 2 ns, duty cycle = 50%. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated