SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 - Member of the Texas Instruments Widebus™ Family - EPIC ™ (Enhanced-Performance Implanted CMOS) Submicron Process - Typical V<sub>OLP</sub> (Output Ground Bounce) < 0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) 2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Power Off Disables Outputs, Permitting Live Insertion - Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V V<sub>CC</sub>) - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages #### description This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V $V_{CC}$ operation. The SN74LVCH16652A consists of D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. The device can be used as two 8-bit transceivers or one 16-bit transceiver. #### DGG OR DL PACKAGE (TOP VIEW) Complementary output-enable (OEAB and OEBA) inputs control the transceiver functions. Select-control (SAB and SBA) inputs select whether real-time or stored data is transferred. A low input level selects real-time data, and a high input level selects stored data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVCH16652A. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. ## SN74LVCH16652A 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 #### description (continued) Data on the A or B bus, or both, can be stored in the internal D flip-flops by low-to-high transitions at the appropriate clock (CLKAB or CLKBA) inputs regardless of the levels on the select-control or output-enable inputs. When SAB and SBA are in the real-time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration, each output reinforces its input. When all other data sources to the two sets of bus lines are at high impedance, each set of bus lines remains at its last level configuration. To ensure the high-impedance state during power up or power down, $\overline{\text{OEBA}}$ should be tied to V<sub>CC</sub> through a pullup resistor and OEAB should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sinking/current-sourcing capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. Active bus-hold circuitry holds unused or floating data inputs at a valid logic level. The SN74LVCH16652A is characterized for operation from -40°C to 85°C. #### **FUNCTION TABLE** | | | INP | UTS | | | DATA | A 1/0† | 0050 4710 N 00 511N 0710 N | |------|------|------------|------------|----------------|-----|--------------------------|--------------------------|---------------------------------------------------| | OEAB | OEBA | CLKAB | CLKBA | SAB | SBA | A1-A8 | B1-B8 | OPERATION OR FUNCTION | | L | Н | H or L | H or L | Х | Х | Input | Input | Isolation | | L | Н | 1 | $\uparrow$ | Χ | Χ | Input | Input | Store A and B data | | Х | Н | 1 | H or L | Х | Х | Input | Unspecified <sup>‡</sup> | Store A, hold B | | Н | Н | $\uparrow$ | $\uparrow$ | X <sup>‡</sup> | Х | Input | Output | Store A in both registers | | L | Х | H or L | $\uparrow$ | Х | Х | Unspecified <sup>‡</sup> | Input | Hold A, store B | | L | L | 1 | $\uparrow$ | X | χ‡ | Output | Input | Store B in both registers | | L | L | Х | X | Х | L | Output | Input | Real-time B data to A bus | | L | L | Χ | H or L | X | Н | Output | Input | Stored B data to A bus | | Н | Н | Х | Х | L | Х | Input | Output | Real-time A data to B bus | | Н | Н | H or L | Χ | Н | Χ | Input | Output | Stored A data to B bus | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A data to B bus and stored B data to A bus | <sup>†</sup> The data-output functions may be enabled or disabled by a variety of level combinations at OEAB or OEBA. Data-input functions always are enabled; i.e., data at the bus terminals is stored on every low-to-high transition of the clock inputs. Select control = H; clocks must be staggered to load both registers. <sup>‡</sup> Select control = L; clocks can occur simultaneously. SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 Figure 1. Bus-Management Functions ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## logic diagram (positive logic) **To Seven Other Channels** ### SN74LVCH16652A 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 6.5 V | |----------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> : (see Note 1) | | | Voltage range applied to any output in the high-impedance or power-off state, VO | | | (see Note 1) | –0.5 V to 6.5 V | | Voltage range applied to any output in the high or low state, VO | | | (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 81°C/W | | DL package | 74°C/W | | Storage temperature range, T <sub>sto</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table. - 3. The package thermal impedance is calculated in accordance with JESD 51. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | | | |-----------------|------------------------------------|--------------------------------------------|------------------------|------------------------|------|--|--|--| | V/00 | Supply voltage | Operating | 1.65 | 3.6 | V | | | | | Vcc | Supply voltage | Data retention only | 1.5 | | V | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | | | VIН | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | ٧ | | | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | V <sub>IL</sub> | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | | | | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | | | | 0.8 | | | | | | | ٧ <sub>I</sub> | Input voltage | - | 0 | 5.5 | V | | | | | \/ - | Output voltage | High or low state | 0 | VCC | V | | | | | ۷O | Output voltage | 3 state | 0 | 5.5 | V | | | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | | la | High-level output current | V <sub>CC</sub> = 2.3 V | | -8 | mA | | | | | ЮН | | V <sub>CC</sub> = 2.7 V | | -12 | | | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | la. | Low lovel output ourrent | V <sub>CC</sub> = 2.3 V | | 8 | m ^ | | | | | lOL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | mA | | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | | Δt/Δν | Input transition rise or fall rate | | 0 | 10 | ns/V | | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAI | RAMETER | TEST CONDITIONS | VCC | MIN | TYPT MA | X UNIT | | |----------------------|----------------|------------------------------------------------------------------------------------|-----------------|----------------------|---------|---------------|--| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | | | | | Voн | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -8 mA | 2.3 V | 1.7 | | $\Box$ $\lor$ | | | | | I <sub>OH</sub> = -12 mA | 2.7 V | 2.2 | | | | | | | 10H = -12 IIIA | 3 V | 2.4 | | | | | | | I <sub>OH</sub> = -24 mA | 3 V | 2.2 | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | 0 | .2 | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | 0.4 | <b>!</b> 5 | | | VOL | | I <sub>OL</sub> = 8 mA | 2.3 V | | 0 | .7 V | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | 0 | .4 | | | | | I <sub>OL</sub> = 24 mA | 3 V | | 0.5 | 55 | | | Ц | Control inputs | V <sub>I</sub> = 0 to 5.5 V | 3.6 V | | = | :5 μA | | | | A or B ports | V <sub>I</sub> = 0.58 V | 1.65 V | ‡ | | | | | | | V <sub>I</sub> = 1.07 V | 1.05 V | ‡ | | | | | | | V <sub>I</sub> = 0.7 V | 2.3 V | 45 | | | | | I <sub>I(hold)</sub> | | V <sub>I</sub> = 1.7 V | 2.5 V | -45 | | μΑ | | | | | V <sub>I</sub> = 0.8 V | 3 V | 75 | | | | | | | V <sub>I</sub> = 2 V | 3 V | <del>-</del> 75 | | | | | | | V <sub>I</sub> = 0 to 3.6 V§ | 36 V | | ±50 | 00 | | | l <sub>off</sub> | | $V_I$ or $V_O = 5.5 V$ | 0 | | ± | 0 μΑ | | | loz¶ | | V <sub>O</sub> = 0 to 5.5 V | 3.6 V | | ±′ | 0 μΑ | | | 1 | | V <sub>I</sub> = V <sub>CC</sub> or GND | 0.01/ | | 2 | 20<br>μA | | | Icc | | $\frac{1}{3.6 \text{ V} \le \text{V}_{1} \le 5.5 \text{ V}^{\#}} \text{I}_{O} = 0$ | 3.6 V | | 20 | | | | ΔlCC | | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at<br>V <sub>CC</sub> or GND | 2.7 V to 3.6 V | | 50 | 00 μΑ | | | Ci | Control inputs | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | pF | | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.3 V | | 8 | pF | | | | | | | - | | | | # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 2 through 4) | | | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | 2.7 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------|--------------------------------------------|-----|-------------------------------------|-----|------------------------------------|-----|-------|------------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | ‡ | | ‡ | | 150 | | 150 | MHz | | t <sub>W</sub> | Pulse duration, CLK high or low | ‡ | | ‡ | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | ‡ | | ‡ | | 3.4 | | 3 | | ns | | t <sub>h</sub> | Hold time, A or B after CLKAB↑ or CLKBA↑ | ‡ | | ‡ | | 0 | | 0.2 | | ns | <sup>‡</sup>This information was not available at the time of publication. <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ This information was not available at the time of publication. <sup>§</sup> This is the bus-hold maximum dynamic current required to switch the input from one state to another. <sup>¶</sup> For I/O ports, the parameter IOZ includes the input leakage current, but not I<sub>I(hold)</sub>. <sup>#</sup>This applies in the disabled state only. ## SN74LVCH16652A 16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS SCAS319G - NOVEMBER 1993 - REVISED JUNE 1998 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 2 through 4) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = | | VCC = | | VCC = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |------------------|-----------------|----------------|-------------------|-----|-------|-----|-------|-------|-------------------|--------------|------| | | (INFOT) | (001F01) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | † | | † | | 150 | | 150 | | MHz | | | A or B | B or A | † | † | † | † | | 6.4 | 1.4 | 6.3 | | | t <sub>pd</sub> | CLKAB or CLKBA | A or B | † | † | † | † | | 7.3 | 2.4 | 6.4 | ns | | | SAB or SBA | B or A | † | † | † | † | | 8.8 | 1.9 | 7.4 | | | t <sub>en</sub> | OE or OE | A or B | † | † | † | † | | 6.6 | 1.6 | 6.3 | ns | | t <sub>dis</sub> | OE or OE | A or B | t | † | † | † | | 6.6 | 1.2 | 6.2 | ns | <sup>&</sup>lt;sup>†</sup> This information was not available at the time of publication. ## operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | UNIT | | |-----------------------------------|-----------------|--------------------|-------------------------------------|------------------------------------|------------------------------------|------|----| | | | | CONDITIONS | TYP | TYP | TYP | | | Cpd Power dissipation capacitance | | Outputs enabled | f = 10 MHz | † | † | 55 | pF | | opa | per transceiver | Outputs disabled | 1 = 10 MHZ | t | t | 12 | PΓ | <sup>†</sup> This information was not available at the time of publication. # PARAMETER MEASUREMENT INFORMATION $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms # PARAMETER MEASUREMENT INFORMATION $V_{CC}$ = 2.7 V AND 3.3 V $\pm$ 0.3 V NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 4. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated