# Stellaris® LM3S8630 Microcontroller DATA SHEET # Copyright Copyright © 2007-2010 Texas Instruments Incorporated All rights reserved. Stellaris and StellarisWare are registered trademarks of Texas Instruments Incorporated. ARM and Thumb are registered trademarks and Cortex is a trademark of ARM Limited. Other names and brands may be claimed as the property of others. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. A Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Texas Instruments Incorporated 108 Wild Basin, Suite 350 Austin, TX 78746 http://www.ti.com/stellaris http://www-k.ext.ti.com/sc/technical-support/product-information-centers.htm # **Table of Contents** | Revision Hi | istory | 18 | |-------------------|---------------------------------------|----| | <b>About This</b> | Document | 22 | | Audience | | 22 | | About This M | 1anual | 22 | | | uments | | | Documentation | on Conventions | 23 | | 1 | Architectural Overview | 25 | | 1.1 | Product Features | 25 | | 1.2 | Target Applications | | | 1.3 | High-Level Block Diagram | | | 1.4 | Functional Overview | | | 1.4.1 | | | | 1.4.2 | · · · · · · · · · · · · · · · · · · · | | | 1.4.3 | • | | | 1.4.4 | , | | | 1.4.5 | , , | | | 1.4.6 | | | | 1.4.7 | | | | 2 | ARM Cortex-M3 Processor Core | | | 2.1 | Block Diagram | | | 2.2 | Functional Description | | | 2.2.1 | | | | 2.2.2 | , | | | 2.2.3 | , | | | 2.2.4 | | | | 2.2.5 | , | | | 2.2.6 | | | | 3 | Memory Map | 46 | | 4 | Interrupts | 48 | | 5 | JTAG Interface | 51 | | 5.1 | Block Diagram | 52 | | 5.2 | Functional Description | 52 | | 5.2.1 | JTAG Interface Pins | 52 | | 5.2.2 | JTAG TAP Controller | 54 | | 5.2.3 | Shift Registers | 55 | | 5.2.4 | Operational Considerations | 55 | | 5.3 | Initialization and Configuration | | | 5.4 | Register Descriptions | 58 | | 5.4.1 | <b>5</b> | 58 | | 5.4.2 | Data Registers | 60 | | 6 | System Control | 63 | | 6.1 | Functional Description | 63 | | 6.1.1 | Device Identification | 63 | | 6.1.2 | Reset Control | 63 | | 6.1.3 | Power Control | 66 | |-------|-----------------------------------------------------|-----| | 6.1.4 | Clock Control | 68 | | 6.1.5 | System Control | 73 | | 6.2 | Initialization and Configuration | 74 | | 6.3 | Register Map | 75 | | 6.4 | Register Descriptions | 76 | | 7 | Hibernation Module | 125 | | 7.1 | Block Diagram | 126 | | 7.2 | Functional Description | 126 | | 7.2.1 | Register Access Timing | 126 | | 7.2.2 | Clock Source | 127 | | 7.2.3 | Battery Management | 128 | | 7.2.4 | Real-Time Clock | 128 | | 7.2.5 | Non-Volatile Memory | 129 | | 7.2.6 | Power Control | 129 | | 7.2.7 | Initiating Hibernate | 129 | | 7.2.8 | Interrupts and Status | | | 7.3 | Initialization and Configuration | 130 | | 7.3.1 | Initialization | 130 | | 7.3.2 | RTC Match Functionality (No Hibernation) | | | 7.3.3 | RTC Match/Wake-Up from Hibernation | | | 7.3.4 | External Wake-Up from Hibernation | | | 7.3.5 | RTC/External Wake-Up from Hibernation | | | 7.4 | Register Map | | | 7.5 | Register Descriptions | 132 | | 8 | Internal Memory | 145 | | 8.1 | Block Diagram | 145 | | 8.2 | Functional Description | 145 | | 8.2.1 | SRAM Memory | | | 8.2.2 | Flash Memory | | | 8.3 | Flash Memory Initialization and Configuration | | | 8.3.1 | Flash Programming | | | 8.3.2 | Nonvolatile Register Programming | | | 8.4 | Register Map | | | 8.5 | Flash Register Descriptions (Flash Control Offset) | | | 8.6 | Flash Register Descriptions (System Control Offset) | 157 | | 9 | General-Purpose Input/Outputs (GPIOs) | | | 9.1 | Functional Description | | | 9.1.1 | Data Control | | | 9.1.2 | Interrupt Control | | | 9.1.3 | Mode Control | | | 9.1.4 | Commit Control | | | 9.1.5 | Pad Control | | | 9.1.6 | Identification | | | 9.2 | Initialization and Configuration | | | 9.3 | Register Map | 174 | | 9.4 | Register Descriptions | | | 10 | General-Purpose Timers | 21 | 1 | |------------------------|-------------------------------------------------------|--------|----| | 10.1 | Block Diagram | 21 | 1 | | 10.2 | Functional Description | 21 | 2 | | 10.2.1 | GPTM Reset Conditions | 21 | 3 | | 10.2.2 | 32-Bit Timer Operating Modes | 21 | 3 | | 10.2.3 | 16-Bit Timer Operating Modes | 21 | 4 | | 10.3 | Initialization and Configuration | 21 | 8 | | 10.3.1 | 32-Bit One-Shot/Periodic Timer Mode | 21 | 8 | | 10.3.2 | 32-Bit Real-Time Clock (RTC) Mode | 21 | 9 | | 10.3.3 | 16-Bit One-Shot/Periodic Timer Mode | 21 | 9 | | 10.3.4 | 16-Bit Input Edge Count Mode | 22 | 20 | | 10.3.5 | 16-Bit Input Edge Timing Mode | 22 | 20 | | 10.3.6 | 16-Bit PWM Mode | 22 | 12 | | 10.4 | Register Map | 22 | 12 | | 10.5 | Register Descriptions | 22 | 2 | | 11 | Watchdog Timer | 24 | 7 | | 11.1 | Block Diagram | | | | 11.2 | Functional Description | | | | 11.3 | Initialization and Configuration | | | | 11.4 | Register Map | | | | 11.5 | Register Descriptions | | | | 12 | Universal Asynchronous Receivers/Transmitters (UARTs) | | | | 12.1 | Block Diagram | | | | 12.2 | Functional Description | | | | 12.2.1 | Transmit/Receive Logic | | | | | Baud-Rate Generation | | | | | Data Transmission | | | | | Serial IR (SIR) | | | | | FIFO Operation | | | | | Interrupts | | | | | Loopback Operation | | | | | IrDA SIR block | | | | 12.3 | Initialization and Configuration | | | | 12.4 | Register Map | | | | 12.5 | Register Descriptions | | | | 13 | Synchronous Serial Interface (SSI) | 31 | 2 | | 13.1 | Block Diagram | | | | 13.2 | Functional Description | | | | 13.2.1 | Bit Rate Generation | | | | | FIFO Operation | | | | 13.2.3 | Interrupts | | | | 13.2.4 | Frame Formats | | | | 13.3 | Initialization and Configuration | | | | 13.4 | Register Map | | | | 13.5 | Register Descriptions | | | | 14 | Inter-Integrated Circuit (I <sup>2</sup> C) Interface | | | | 1 <del>4</del><br>14.1 | Block Diagram | | | | 17.1 | Divor Diagram | $\sim$ | · | | 14.2 | Functional Description | 350 | |---------|-------------------------------------------------|-----| | 14.2.1 | I <sup>2</sup> C Bus Functional Overview | 350 | | 14.2.2 | Available Speed Modes | 352 | | 14.2.3 | Interrupts | 353 | | 14.2.4 | Loopback Operation | 354 | | 14.2.5 | Command Sequence Flow Charts | 354 | | 14.3 | Initialization and Configuration | 361 | | 14.4 | Register Map | 362 | | 14.5 | Register Descriptions (I <sup>2</sup> C Master) | 363 | | 14.6 | Register Descriptions (I <sup>2</sup> C Slave) | 376 | | 15 | Controller Area Network (CAN) Module | 385 | | 15.1 | Block Diagram | | | 15.2 | Functional Description | | | 15.2.1 | Initialization | | | 15.2.2 | Operation | | | | Transmitting Message Objects | | | | Configuring a Transmit Message Object | | | 15.2.5 | Updating a Transmit Message Object | 390 | | 15.2.6 | Accepting Received Message Objects | 391 | | 15.2.7 | Receiving a Data Frame | 391 | | 15.2.8 | Receiving a Remote Frame | 391 | | 15.2.9 | Receive/Transmit Priority | 392 | | 15.2.10 | Configuring a Receive Message Object | 392 | | 15.2.11 | Handling of Received Message Objects | 393 | | 15.2.12 | Handling of Interrupts | 396 | | | Test Mode | | | 15.2.14 | Bit Timing Configuration Error Considerations | 398 | | | Bit Time and Bit Rate | | | 15.2.16 | Calculating the Bit Timing Parameters | | | 15.3 | Register Map | | | 15.4 | CAN Register Descriptions | 404 | | 16 | Ethernet Controller | 433 | | 16.1 | Block Diagram | 433 | | 16.2 | Functional Description | | | | MAC Operation | | | | Internal MII Operation | | | | PHY Operation | | | | Interrupts | | | 16.3 | Initialization and Configuration | | | 16.3.1 | Hardware Configuration | | | | Software Configuration | | | 16.4 | Ethernet Register Map | | | 16.5 | Ethernet MAC Register Descriptions | | | 16.6 | MII Management Register Descriptions | 461 | | 17 | Pin Diagram | 480 | | 18 | Signal Tables | 482 | | 18 1 | 100-Pin I OFP Package Pin Tables | 482 | | 18.2 | 108-Pin BGA Package Pin Tables | 493 | |-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------| | 18.3 | Connections for Unused Signals | 504 | | 19 | Operating Characteristics | 506 | | 20 | Electrical Characteristics | 507 | | 20.1 | DC Characteristics | 507 | | 20.1.1 | Maximum Ratings | 507 | | 20.1.2 | Recommended DC Operating Conditions | 507 | | 20.1.3 | On-Chip Low Drop-Out (LDO) Regulator Characteristics | 508 | | 20.1.4 | GPIO Module Characteristics | 508 | | 20.1.5 | Power Specifications | 508 | | 20.1.6 | Flash Memory Characteristics | 510 | | 20.1.7 | Hibernation | 510 | | 20.2 | AC Characteristics | 510 | | 20.2.1 | Load Conditions | 510 | | 20.2.2 | Clocks | 511 | | 20.2.3 | JTAG and Boundary Scan | 512 | | 20.2.4 | Reset | 514 | | 20.2.5 | Sleep Modes | 516 | | 20.2.6 | Hibernation Module | 516 | | 20.2.7 | General-Purpose I/O (GPIO) | 516 | | | Synchronous Serial Interface (SSI) | | | 20.2.9 | Inter-Integrated Circuit (I <sup>2</sup> C) Interface | 518 | | | Ethernet Controller | | | | | | | Α | Serial Flash Loader | 523 | | <b>A</b><br>A.1 | Serial Flash Loader | | | | | 523 | | A.1 | Serial Flash Loader | 523<br>523 | | A.1<br>A.2 | Serial Flash Loader | 523<br>523<br>523 | | A.1<br>A.2<br>A.2.1 | Serial Flash Loader Interfaces UART | 523<br>523<br>523<br>523 | | A.1<br>A.2<br>A.2.1<br>A.2.2 | Serial Flash Loader Interfaces UART SSI | 523<br>523<br>523<br>523<br>524 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3 | Serial Flash Loader Interfaces UART SSI Packet Handling | 523<br>523<br>523<br>523<br>524<br>524 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format | 523<br>523<br>523<br>523<br>524<br>524<br>524 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets | 523<br>523<br>523<br>523<br>524<br>524<br>524<br>524 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets | 523<br>523<br>523<br>524<br>524<br>524<br>524<br>525 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands | 523<br>523<br>523<br>524<br>524<br>524<br>524<br>525<br>525 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) | 523<br>523<br>523<br>524<br>524<br>524<br>524<br>525<br>525 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) | 523<br>523<br>523<br>524<br>524<br>524<br>525<br>525<br>525 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) | 523<br>523<br>523<br>524<br>524<br>524<br>525<br>525<br>525<br>525 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) | 523<br>523<br>523<br>524<br>524<br>524<br>525<br>525<br>525<br>526<br>526 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) | 523<br>523<br>523<br>524<br>524<br>524<br>525<br>525<br>525<br>525<br>526<br>526 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) | 523<br>523<br>523<br>524<br>524<br>525<br>525<br>525<br>525<br>526<br>526<br>526<br>526<br>528 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br>B | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference | 523<br>523<br>523<br>524<br>524<br>525<br>525<br>525<br>526<br>526<br>526<br><b>528</b> | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br><b>B</b><br>C | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information | 523<br>523<br>523<br>524<br>524<br>524<br>525<br>525<br>525<br>526<br>526<br>526<br><b>526</b><br><b>528</b><br><b>528</b> | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br>B<br>C<br>C.1<br>C.2 | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information | 523<br>523<br>523<br>524<br>524<br>525<br>525<br>525<br>526<br>526<br>526<br>526<br>526<br>526<br>526 | | A.1<br>A.2<br>A.2.1<br>A.2.2<br>A.3<br>A.3.1<br>A.3.2<br>A.3.3<br>A.4<br>A.4.1<br>A.4.2<br>A.4.3<br>A.4.4<br>A.4.5<br>A.4.6<br>B | Serial Flash Loader Interfaces UART SSI Packet Handling Packet Format Sending Packets Receiving Packets Commands COMMAND_PING (0X20) COMMAND_GET_STATUS (0x23) COMMAND_DOWNLOAD (0x21) COMMAND_SEND_DATA (0x24) COMMAND_RUN (0x22) COMMAND_RESET (0x25) Register Quick Reference Ordering and Contact Information Ordering Information Part Markings | 523<br>523<br>523<br>524<br>524<br>525<br>525<br>525<br>526<br>526<br>526<br>526<br>526<br>526<br>526 | # **List of Figures** | Figure 1-1. | Stellaris LM3S8630 Microcontroller High-Level Block Diagram | 33 | |---------------|-----------------------------------------------------------------------|-----| | Figure 2-1. | CPU Block Diagram | 41 | | Figure 2-2. | TPIU Block Diagram | 42 | | Figure 5-1. | JTAG Module Block Diagram | 52 | | Figure 5-2. | Test Access Port State Machine | 55 | | Figure 5-3. | IDCODE Register Format | 61 | | Figure 5-4. | BYPASS Register Format | 61 | | Figure 5-5. | Boundary Scan Register Format | 62 | | Figure 6-1. | Basic RST Configuration | 64 | | Figure 6-2. | External Circuitry to Extend Power-On Reset | 65 | | Figure 6-3. | Reset Circuit Controlled by Switch | 65 | | Figure 6-4. | Power Architecture | 67 | | Figure 6-5. | Main Clock Tree | 70 | | Figure 7-1. | Hibernation Module Block Diagram | 126 | | Figure 7-2. | Clock Source Using Crystal | 127 | | Figure 7-3. | Clock Source Using Dedicated Oscillator | 128 | | Figure 8-1. | Flash Block Diagram | 145 | | Figure 9-1. | GPIO Port Block Diagram | 171 | | Figure 9-2. | GPIODATA Write Example | 172 | | Figure 9-3. | GPIODATA Read Example | 172 | | Figure 10-1. | GPTM Module Block Diagram | 212 | | Figure 10-2. | 16-Bit Input Edge Count Mode Example | 216 | | Figure 10-3. | 16-Bit Input Edge Time Mode Example | 217 | | Figure 10-4. | 16-Bit PWM Mode Example | 218 | | Figure 11-1. | WDT Module Block Diagram | 248 | | Figure 12-1. | UART Module Block Diagram | 272 | | Figure 12-2. | UART Character Frame | 273 | | Figure 12-3. | IrDA Data Modulation | | | Figure 13-1. | SSI Module Block Diagram | | | Figure 13-2. | TI Synchronous Serial Frame Format (Single Transfer) | 315 | | Figure 13-3. | TI Synchronous Serial Frame Format (Continuous Transfer) | 315 | | Figure 13-4. | Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 | | | Figure 13-5. | Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 | | | Figure 13-6. | Freescale SPI Frame Format with SPO=0 and SPH=1 | 317 | | Figure 13-7. | Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 | 318 | | Figure 13-8. | Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 | 318 | | • | Freescale SPI Frame Format with SPO=1 and SPH=1 | | | • | MICROWIRE Frame Format (Single Frame) | | | | MICROWIRE Frame Format (Continuous Transfer) | | | Figure 13-12. | MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements | 321 | | Figure 14-1. | I <sup>2</sup> C Block Diagram | 350 | | Figure 14-2. | I <sup>2</sup> C Bus Configuration | 350 | | Figure 14-3. | START and STOP Conditions | 351 | | Figure 14-4. | Complete Data Transfer with a 7-Bit Address | 351 | | Figure 14-5. | R/S Bit in First Byte | 351 | | Figure 14-6. | Data Validity During Bit Transfer on the I <sup>2</sup> C Bus | 352 | |---------------|-----------------------------------------------------------------|-----| | Figure 14-7. | Master Single SEND | 355 | | Figure 14-8. | Master Single RECEIVE | 356 | | Figure 14-9. | Master Burst SEND | 357 | | Figure 14-10. | Master Burst RECEIVE | 358 | | Figure 14-11. | Master Burst RECEIVE after Burst SEND | 359 | | Figure 14-12. | Master Burst SEND after Burst RECEIVE | 360 | | Figure 14-13. | Slave Command Sequence | 361 | | Figure 15-1. | CAN Controller Block Diagram | 386 | | Figure 15-2. | CAN Data/Remote Frame | 387 | | Figure 15-3. | Message Objects in a FIFO Buffer | 395 | | Figure 15-4. | CAN Bit Time | 399 | | Figure 16-1. | Ethernet Controller | 434 | | Figure 16-2. | Ethernet Controller Block Diagram | 434 | | Figure 16-3. | Ethernet Frame | 435 | | Figure 16-4. | Interface to an Ethernet Jack | 440 | | Figure 17-1. | 100-Pin LQFP Package Pin Diagram | 480 | | Figure 17-2. | 108-Ball BGA Package Pin Diagram (Top View) | 481 | | Figure 20-1. | Load Conditions | 511 | | Figure 20-2. | JTAG Test Clock Input Timing | 513 | | Figure 20-3. | JTAG Test Access Port (TAP) Timing | 513 | | Figure 20-4. | JTAG TRST Timing | 514 | | Figure 20-5. | External Reset Timing (RST) | 514 | | Figure 20-6. | Power-On Reset Timing | 515 | | Figure 20-7. | Brown-Out Reset Timing | 515 | | Figure 20-8. | Software Reset Timing | 515 | | Figure 20-9. | Watchdog Reset Timing | 515 | | Figure 20-10. | Hibernation Module Timing | 516 | | Figure 20-11. | SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing | | | | Measurement | | | Figure 20-12. | SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer | 518 | | Figure 20-13. | SSI Timing for SPI Frame Format (FRF=00), with SPH=1 | 518 | | Figure 20-14. | I <sup>2</sup> C Timing | 519 | | Figure 20-15. | External XTLP Oscillator Characteristics | 522 | | Figure D-1. | 100-Pin LQFP Package | 546 | | Figure D-2. | 108-Ball BGA Package | 548 | # **List of Tables** | Table 1. | Revision History | 18 | |--------------|-----------------------------------------------------------------------|-----| | Table 2. | Documentation Conventions | 23 | | Table 3-1. | Memory Map | 46 | | Table 4-1. | Exception Types | 48 | | Table 4-2. | Interrupts | 49 | | Table 5-1. | JTAG Port Pins Reset State | 53 | | Table 5-2. | JTAG Instruction Register Commands | 58 | | Table 6-1. | Clock Source Options | 68 | | Table 6-2. | Possible System Clock Frequencies Using the SYSDIV Field | 71 | | Table 6-3. | Examples of Possible System Clock Frequencies Using the SYSDIV2 Field | 71 | | Table 6-4. | System Control Register Map | 75 | | Table 6-5. | RCC2 Fields that Override RCC fields | 89 | | Table 7-1. | Hibernation Module Register Map | 131 | | Table 8-1. | Flash Protection Policy Combinations | 146 | | Table 8-2. | User-Programmable Flash Memory Resident Registers | 148 | | Table 8-3. | Flash Register Map | 149 | | Table 9-1. | GPIO Pad Configuration Examples | 174 | | Table 9-2. | GPIO Interrupt Configuration Example | 174 | | Table 9-3. | GPIO Register Map | 175 | | Table 10-1. | Available CCP Pins | 212 | | Table 10-2. | 16-Bit Timer With Prescaler Configurations | 215 | | Table 10-3. | Timers Register Map | 221 | | Table 11-1. | Watchdog Timer Register Map | 249 | | Table 12-1. | UART Register Map | 277 | | Table 13-1. | SSI Register Map | 322 | | Table 14-1. | Examples of I <sup>2</sup> C Master Timer Period versus Speed Mode | 353 | | Table 14-2. | Inter-Integrated Circuit (I <sup>2</sup> C) Interface Register Map | 362 | | Table 14-3. | Write Field Decoding for I2CMCS[3:0] Field (Sheet 1 of 3) | 367 | | Table 15-1. | CAN Protocol Ranges | 399 | | Table 15-2. | CANBIT Register Values | | | Table 15-3. | CAN Register Map | 403 | | Table 16-1. | TX & RX FIFO Organization | 436 | | Table 16-2. | Ethernet Register Map | 442 | | Table 18-1. | Signals by Pin Number | 482 | | Table 18-2. | Signals by Signal Name | 486 | | Table 18-3. | Signals by Function, Except for GPIO | 489 | | Table 18-4. | GPIO Pins and Alternate Functions | 492 | | Table 18-5. | Signals by Pin Number | 493 | | Table 18-6. | Signals by Signal Name | 497 | | Table 18-7. | Signals by Function, Except for GPIO | 500 | | Table 18-8. | GPIO Pins and Alternate Functions | 503 | | Table 18-9. | Connections for Unused Signals (100-pin LQFP) | 504 | | Table 18-10. | Connections for Unused Signals, 108-pin BGA | 505 | | Table 19-1. | Temperature Characteristics | 506 | | Table 19-2. | Thermal Characteristics | 506 | | Table 19-3. | ESD Absolute Maximum Ratings | 506 | | Table 20-1. | Maximum Ratings | 507 | |--------------|------------------------------------------------------|-----| | Table 20-2. | Recommended DC Operating Conditions | 507 | | Table 20-3. | LDO Regulator Characteristics | 508 | | Table 20-4. | GPIO Module DC Characteristics | 508 | | Table 20-5. | Detailed Power Specifications | 509 | | Table 20-6. | Flash Memory Characteristics | 510 | | Table 20-7. | Hibernation Module DC Characteristics | 510 | | Table 20-8. | Phase Locked Loop (PLL) Characteristics | 511 | | Table 20-9. | Actual PLL Frequency | 511 | | Table 20-10. | Clock Characteristics | 511 | | Table 20-11. | Crystal Characteristics | 512 | | Table 20-12. | JTAG Characteristics | 512 | | Table 20-13. | Reset Characteristics | 514 | | Table 20-14. | Sleep Modes AC Characteristics | 516 | | Table 20-15. | Hibernation Module AC Characteristics | 516 | | Table 20-16. | GPIO Characteristics | 517 | | Table 20-17. | SSI Characteristics | | | Table 20-18. | I <sup>2</sup> C Characteristics | 518 | | Table 20-19. | 100BASE-TX Transmitter Characteristics | 519 | | Table 20-20. | 100BASE-TX Transmitter Characteristics (informative) | | | Table 20-21. | 100BASE-TX Receiver Characteristics | 520 | | Table 20-22. | 10BASE-T Transmitter Characteristics | 520 | | Table 20-23. | 10BASE-T Transmitter Characteristics (informative) | 520 | | Table 20-24. | 10BASE-T Receiver Characteristics | 520 | | Table 20-25. | Isolation Transformers | 520 | | Table 20-26. | Ethernet Reference Crystal | 521 | | Table 20-27. | External XTLP Oscillator Characteristics | 522 | | Table C-1. | Part Ordering Information | 544 | # **List of Registers** | System Co | ntrol | | |--------------|-----------------------------------------------------------------------|-----| | Register 1: | Device Identification 0 (DID0), offset 0x000 | 77 | | Register 2: | Brown-Out Reset Control (PBORCTL), offset 0x030 | 79 | | Register 3: | LDO Power Control (LDOPCTL), offset 0x034 | 80 | | Register 4: | Raw Interrupt Status (RIS), offset 0x050 | 81 | | Register 5: | Interrupt Mask Control (IMC), offset 0x054 | 82 | | Register 6: | Masked Interrupt Status and Clear (MISC), offset 0x058 | 83 | | Register 7: | Reset Cause (RESC), offset 0x05C | | | Register 8: | Run-Mode Clock Configuration (RCC), offset 0x060 | 85 | | Register 9: | XTAL to PLL Translation (PLLCFG), offset 0x064 | | | Register 10: | Run-Mode Clock Configuration 2 (RCC2), offset 0x070 | | | Register 11: | Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 | 91 | | Register 12: | Device Identification 1 (DID1), offset 0x004 | 92 | | Register 13: | Device Capabilities 0 (DC0), offset 0x008 | 94 | | Register 14: | Device Capabilities 1 (DC1), offset 0x010 | 95 | | Register 15: | Device Capabilities 2 (DC2), offset 0x014 | 97 | | Register 16: | Device Capabilities 3 (DC3), offset 0x018 | 99 | | Register 17: | Device Capabilities 4 (DC4), offset 0x01C | 100 | | Register 18: | Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 | | | Register 19: | Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 | 104 | | Register 20: | Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 | 106 | | Register 21: | Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 | 108 | | Register 22: | Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 | 110 | | Register 23: | Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 | 112 | | Register 24: | Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 | | | Register 25: | Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 | 116 | | Register 26: | Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 | 118 | | Register 27: | Software Reset Control 0 (SRCR0), offset 0x040 | 120 | | Register 28: | Software Reset Control 1 (SRCR1), offset 0x044 | 121 | | Register 29: | Software Reset Control 2 (SRCR2), offset 0x048 | 123 | | Hibernation | 1 Module | 125 | | Register 1: | Hibernation RTC Counter (HIBRTCC), offset 0x000 | | | Register 2: | Hibernation RTC Match 0 (HIBRTCM0), offset 0x004 | 134 | | Register 3: | Hibernation RTC Match 1 (HIBRTCM1), offset 0x008 | 135 | | Register 4: | Hibernation RTC Load (HIBRTCLD), offset 0x00C | 136 | | Register 5: | Hibernation Control (HIBCTL), offset 0x010 | 137 | | Register 6: | Hibernation Interrupt Mask (HIBIM), offset 0x014 | 139 | | Register 7: | Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 | 140 | | Register 8: | Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C | 141 | | Register 9: | Hibernation Interrupt Clear (HIBIC), offset 0x020 | | | Register 10: | Hibernation RTC Trim (HIBRTCT), offset 0x024 | 143 | | Register 11: | Hibernation Data (HIBDATA), offset 0x030-0x12C | 144 | | Internal Me | mory | 145 | | Register 1: | Flash Memory Address (FMA), offset 0x000 | | | Register 2: | Flash Memory Data (FMD), offset 0x004 | | | - | | | | Register 3: | Flash Memory Control (FMC), offset 0x008 | 152 | |--------------|---------------------------------------------------------------------------|-----| | Register 4: | Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C | 154 | | Register 5: | Flash Controller Interrupt Mask (FCIM), offset 0x010 | 155 | | Register 6: | Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 | 156 | | Register 7: | USec Reload (USECRL), offset 0x140 | 158 | | Register 8: | Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 | 159 | | Register 9: | Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 | 160 | | Register 10: | User Debug (USER_DBG), offset 0x1D0 | 161 | | Register 11: | User Register 0 (USER_REG0), offset 0x1E0 | 162 | | Register 12: | User Register 1 (USER_REG1), offset 0x1E4 | | | Register 13: | Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 | 164 | | Register 14: | Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 | 165 | | Register 15: | Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C | 166 | | Register 16: | Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 | 167 | | Register 17: | Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 | 168 | | Register 18: | Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C | 169 | | General-Pu | rpose Input/Outputs (GPIOs) | 170 | | Register 1: | GPIO Data (GPIODATA), offset 0x000 | 177 | | Register 2: | GPIO Direction (GPIODIR), offset 0x400 | | | Register 3: | GPIO Interrupt Sense (GPIOIS), offset 0x404 | | | Register 4: | GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 | | | Register 5: | GPIO Interrupt Event (GPIOIEV), offset 0x40C | | | Register 6: | GPIO Interrupt Mask (GPIOIM), offset 0x410 | | | Register 7: | GPIO Raw Interrupt Status (GPIORIS), offset 0x414 | | | Register 8: | GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 | | | Register 9: | GPIO Interrupt Clear (GPIOICR), offset 0x41C | | | Register 10: | GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 | | | Register 11: | GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 | | | Register 12: | GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 | | | Register 13: | GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 | | | Register 14: | GPIO Open Drain Select (GPIOODR), offset 0x50C | | | Register 15: | GPIO Pull-Up Select (GPIOPUR), offset 0x510 | 192 | | Register 16: | GPIO Pull-Down Select (GPIOPDR), offset 0x514 | | | Register 17: | GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 | 194 | | Register 18: | GPIO Digital Enable (GPIODEN), offset 0x51C | 195 | | Register 19: | GPIO Lock (GPIOLOCK), offset 0x520 | | | Register 20: | GPIO Commit (GPIOCR), offset 0x524 | 197 | | Register 21: | GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 | 199 | | Register 22: | GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 | 200 | | Register 23: | GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 | | | Register 24: | GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC | 202 | | Register 25: | GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 | 203 | | Register 26: | GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 | | | Register 27: | GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 | 205 | | Register 28: | GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC | | | Register 29: | GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 | | | Register 30: | GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 | | | Register 31: | GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 | | | Register 32: | GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC | 210 | |--------------|-------------------------------------------------------------------|-----| | General-Pur | pose Timers | 211 | | Register 1: | GPTM Configuration (GPTMCFG), offset 0x000 | 223 | | Register 2: | GPTM TimerA Mode (GPTMTAMR), offset 0x004 | 224 | | Register 3: | GPTM TimerB Mode (GPTMTBMR), offset 0x008 | 226 | | Register 4: | GPTM Control (GPTMCTL), offset 0x00C | 228 | | Register 5: | GPTM Interrupt Mask (GPTMIMR), offset 0x018 | 231 | | Register 6: | GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C | 233 | | Register 7: | GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 | 234 | | Register 8: | GPTM Interrupt Clear (GPTMICR), offset 0x024 | 235 | | Register 9: | GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 | 237 | | Register 10: | GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C | 238 | | Register 11: | GPTM TimerA Match (GPTMTAMATCHR), offset 0x030 | 239 | | Register 12: | GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 | 240 | | Register 13: | GPTM TimerA Prescale (GPTMTAPR), offset 0x038 | 241 | | Register 14: | GPTM TimerB Prescale (GPTMTBPR), offset 0x03C | 242 | | Register 15: | GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 | 243 | | Register 16: | GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 | 244 | | Register 17: | GPTM TimerA (GPTMTAR), offset 0x048 | 245 | | Register 18: | GPTM TimerB (GPTMTBR), offset 0x04C | 246 | | Watchdog T | imer | 247 | | Register 1: | Watchdog Load (WDTLOAD), offset 0x000 | | | Register 2: | Watchdog Value (WDTVALUE), offset 0x004 | | | Register 3: | Watchdog Control (WDTCTL), offset 0x008 | | | Register 4: | Watchdog Interrupt Clear (WDTICR), offset 0x00C | | | Register 5: | Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 | | | Register 6: | Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 | | | Register 7: | Watchdog Test (WDTTEST), offset 0x418 | | | Register 8: | Watchdog Lock (WDTLOCK), offset 0xC00 | 258 | | Register 9: | Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 | 259 | | Register 10: | Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 | 260 | | Register 11: | Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 | 261 | | Register 12: | Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC | 262 | | Register 13: | Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 | 263 | | Register 14: | Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 | 264 | | Register 15: | Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 | 265 | | Register 16: | Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC | 266 | | Register 17: | Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 | 267 | | Register 18: | Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 | | | Register 19: | Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 | 269 | | Register 20: | Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC | 270 | | Universal A | synchronous Receivers/Transmitters (UARTs) | 271 | | Register 1: | UART Data (UARTDR), offset 0x000 | | | Register 2: | UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 | | | Register 3: | UART Flag (UARTFR), offset 0x018 | | | Register 4: | UART IrDA Low-Power Register (UARTILPR), offset 0x020 | | | Register 5: | UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 | | | Register 6: | UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 | | | Register 7: | UART Line Control (UARTLCRH), offset 0x02C | 288 | |------------------------------|----------------------------------------------------------------------|-----| | Register 8: | UART Control (UARTCTL), offset 0x030 | 290 | | Register 9: | UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 | 292 | | Register 10: | UART Interrupt Mask (UARTIM), offset 0x038 | 294 | | Register 11: | UART Raw Interrupt Status (UARTRIS), offset 0x03C | 296 | | Register 12: | UART Masked Interrupt Status (UARTMIS), offset 0x040 | 297 | | Register 13: | UART Interrupt Clear (UARTICR), offset 0x044 | 298 | | Register 14: | UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 | | | Register 15: | UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 | | | Register 16: | UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 | | | Register 17: | UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC | | | Register 18: | UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 | | | Register 19: | UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 | | | Register 20: | UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 | | | Register 21: | UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC | | | Register 22: | UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 | | | Register 23: | UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 | | | Register 24: | UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 | | | Register 25: | UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC | | | | us Serial Interface (SSI) | | | Register 1: | SSI Control 0 (SSICR0), offset 0x000 | | | Register 2: | SSI Control 1 (SSICR1), offset 0x004 | | | Register 3: | SSI Data (SSIDR), offset 0x008 | | | Register 4: | SSI Status (SSISR), offset 0x00C | | | Register 5: | SSI Clock Prescale (SSICPSR), offset 0x010 | | | Register 6: | SSI Interrupt Mask (SSIIM), offset 0x014 | | | Register 7: | SSI Raw Interrupt Status (SSIRIS), offset 0x018 | | | Register 8: | SSI Masked Interrupt Status (SSIMIS), offset 0x01C | | | Register 9: | SSI Interrupt Clear (SSIICR), offset 0x020 | | | Register 10: | SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 | | | Register 11: | SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 | | | Register 12: | SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 | | | Register 13:<br>Register 14: | SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 | | | Register 15: | SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 | | | Register 16: | SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 | | | Register 17: | SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC | | | Register 18: | SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 | | | Register 19: | SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 | | | Register 20: | SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 | | | Register 21: | SSI PrimeCell Identification 3 (SSIPCellID3), offset 0xFFC | | | • | ated Circuit (I <sup>2</sup> C) Interface | | | Register 1: | I <sup>2</sup> C Master Slave Address (I2CMSA), offset 0x000 | | | Register 2: | I <sup>2</sup> C Master Control/Status (I2CMCS), offset 0x000 | | | Register 3: | I <sup>2</sup> C Master Data (I2CMDR), offset 0x008 | | | Register 4: | I <sup>2</sup> C Master Timer Period (I2CMTPR), offset 0x00C | | | Register 5: | I <sup>2</sup> C Master Interrupt Mask (I2CMIMR), offset 0x000 | | | - | I <sup>2</sup> C Master Raw Interrupt Status (I2CMRIS), offset 0x014 | | | Register 6: | i O masici Raw interrupt status (IZOMRIS), MISCL UXU14 | 3/2 | | Register 7: | I <sup>2</sup> C Master Masked Interrupt Status (I2CMMIS), offset 0x018 | 373 | |--------------|-------------------------------------------------------------------------|-----| | Register 8: | I <sup>2</sup> C Master Interrupt Clear (I2CMICR), offset 0x01C | 374 | | Register 9: | I <sup>2</sup> C Master Configuration (I2CMCR), offset 0x020 | 375 | | Register 10: | I <sup>2</sup> C Slave Own Address (I2CSOAR), offset 0x000 | 377 | | Register 11: | I <sup>2</sup> C Slave Control/Status (I2CSCSR), offset 0x004 | 378 | | Register 12: | I <sup>2</sup> C Slave Data (I2CSDR), offset 0x008 | 380 | | Register 13: | I <sup>2</sup> C Slave Interrupt Mask (I2CSIMR), offset 0x00C | | | Register 14: | I <sup>2</sup> C Slave Raw Interrupt Status (I2CSRIS), offset 0x010 | | | Register 15: | I <sup>2</sup> C Slave Masked Interrupt Status (I2CSMIS), offset 0x014 | | | Register 16: | I <sup>2</sup> C Slave Interrupt Clear (I2CSICR), offset 0x018 | | | • | Area Network (CAN) Module | | | Register 1: | CAN Control (CANCTL), offset 0x000 | | | Register 2: | CAN Status (CANSTS), offset 0x004 | | | Register 3: | CAN Error Counter (CANERR), offset 0x008 | | | Register 4: | CAN Bit Timing (CANBIT), offset 0x00C | | | Register 5: | CAN Interrupt (CANINT), offset 0x010 | | | Register 6: | CAN Test (CANTST), offset 0x014 | | | Register 7: | CAN Baud Rate Prescaler Extension (CANBRPE), offset 0x018 | | | Register 8: | CAN IF1 Command Request (CANIF1CRQ), offset 0x020 | | | Register 9: | CAN IF2 Command Request (CANIF2CRQ), offset 0x080 | | | Register 10: | CAN IF1 Command Mask (CANIF1CMSK), offset 0x024 | | | Register 11: | CAN IF2 Command Mask (CANIF2CMSK), offset 0x084 | | | Register 12: | CAN IF1 Mask 1 (CANIF1MSK1), offset 0x028 | | | Register 13: | CAN IF2 Mask 1 (CANIF2MSK1), offset 0x088 | | | Register 14: | CAN IF1 Mask 2 (CANIF1MSK2), offset 0x02C | 422 | | Register 15: | CAN IF2 Mask 2 (CANIF2MSK2), offset 0x08C | 422 | | Register 16: | CAN IF1 Arbitration 1 (CANIF1ARB1), offset 0x030 | 423 | | Register 17: | CAN IF2 Arbitration 1 (CANIF2ARB1), offset 0x090 | 423 | | Register 18: | CAN IF1 Arbitration 2 (CANIF1ARB2), offset 0x034 | 424 | | Register 19: | CAN IF2 Arbitration 2 (CANIF2ARB2), offset 0x094 | 424 | | Register 20: | CAN IF1 Message Control (CANIF1MCTL), offset 0x038 | | | Register 21: | CAN IF2 Message Control (CANIF2MCTL), offset 0x098 | 426 | | Register 22: | CAN IF1 Data A1 (CANIF1DA1), offset 0x03C | | | Register 23: | CAN IF1 Data A2 (CANIF1DA2), offset 0x040 | 428 | | Register 24: | CAN IF1 Data B1 (CANIF1DB1), offset 0x044 | | | Register 25: | CAN IF1 Data B2 (CANIF1DB2), offset 0x048 | | | Register 26: | CAN IF2 Data A1 (CANIF2DA1), offset 0x09C | | | Register 27: | CAN IF2 Data A2 (CANIF2DA2), offset 0x0A0 | | | Register 28: | CAN IF2 Data B1 (CANIF2DB1), offset 0x0A4 | | | Register 29: | CAN IF2 Data B2 (CANIF2DB2), offset 0x0A8 | | | Register 30: | CAN Transmission Request 1 (CANTXRQ1), offset 0x100 | | | Register 31: | CAN Transmission Request 2 (CANTXRQ2), offset 0x104 | | | Register 32: | CAN New Data 1 (CANNWDA1), offset 0x120 | | | Register 33: | CAN New Data 2 (CANNWDA2), offset 0x124 | | | Register 34: | CAN Message 1 Interrupt Pending (CANMSG1INT), offset 0x140 | | | Register 35: | CAN Message 2 Interrupt Pending (CANMSG2INT), offset 0x144 | | | Register 36: | CAN Message 1 Valid (CANMSG1VAL), offset 0x160 | | | Register 37: | CAN Message 2 Valid (CANMSG2VAL), offset 0x164 | 432 | | <b>Ethernet Co</b> | ontroller | . 433 | |--------------------|----------------------------------------------------------------------------------------------------------|-------| | Register 1: | Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK), offset 0x000 | . 444 | | Register 2: | Ethernet MAC Interrupt Mask (MACIM), offset 0x004 | . 447 | | Register 3: | Ethernet MAC Receive Control (MACRCTL), offset 0x008 | . 448 | | Register 4: | Ethernet MAC Transmit Control (MACTCTL), offset 0x00C | . 449 | | Register 5: | Ethernet MAC Data (MACDATA), offset 0x010 | . 450 | | Register 6: | Ethernet MAC Individual Address 0 (MACIA0), offset 0x014 | . 452 | | Register 7: | Ethernet MAC Individual Address 1 (MACIA1), offset 0x018 | . 453 | | Register 8: | Ethernet MAC Threshold (MACTHR), offset 0x01C | . 454 | | Register 9: | Ethernet MAC Management Control (MACMCTL), offset 0x020 | . 456 | | Register 10: | Ethernet MAC Management Divider (MACMDV), offset 0x024 | . 457 | | Register 11: | Ethernet MAC Management Transmit Data (MACMTXD), offset 0x02C | . 458 | | Register 12: | Ethernet MAC Management Receive Data (MACMRXD), offset 0x030 | . 459 | | Register 13: | Ethernet MAC Number of Packets (MACNP), offset 0x034 | . 460 | | Register 14: | Ethernet MAC Transmission Request (MACTR), offset 0x038 | . 461 | | Register 15: | Ethernet PHY Management Register 0 – Control (MR0), address 0x00 | . 462 | | Register 16: | Ethernet PHY Management Register 1 – Status (MR1), address 0x01 | . 464 | | Register 17: | Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2), address 0x02 | . 466 | | Register 18: | Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3), address 0x03 | 467 | | Register 19: | Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4), address 0x04 | . 468 | | Register 20: | Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5), address 0x05 | . 470 | | Register 21: | Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6), address 0x06 | . 471 | | Register 22: | Ethernet PHY Management Register 16 – Vendor-Specific (MR16), address 0x10 | . 472 | | Register 23: | Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17), address 0x11 | | | Register 24: | Ethernet PHY Management Register 18 – Diagnostic (MR18), address 0x12 | | | Register 25: | Ethernet PHY Management Register 19 – Transceiver Control (MR19), address 0x13 | | | Register 26: | Ethernet PHY Management Register 23 – LED Configuration (MR23), address 0x17 | | | Register 27: | Ethernet PHY Management Register 24 –MDI/MDIX Control (MR24), address 0x18 | | # **Revision History** The revision history table notes changes made between the indicated revisions of the LM3S8630 data sheet. **Table 1. Revision History** | Date | Revision | Description | |--------------|----------|------------------------------------------------------------------------------------------------------------------------------------| | June 2010 | 7393 | ■ Corrected base address for SRAM in architectural overview chapter. | | | | ■ Clarified system clock operation, adding content to "Clock Control" on page 68. | | | | ■ Clarified CAN bit timing examples. | | | | ■ In Signal Tables chapter, added table "Connections for Unused Signals." | | | | ■ In "Thermal Characteristics" table, corrected thermal resistance value from 34 to 32. | | | | ■ In "Reset Characteristics" table, corrected value for supply voltage (VDD) rise time. | | | | Additional minor data sheet clarifications and corrections. | | April 2010 | 7007 | ■ Added caution note to the I <sup>2</sup> C Master Timer Period (I2CMTPR) register description and changed field width to 7 bits. | | | | ■ Removed erroneous text about restoring the Flash Protection registers. | | | | ■ Added note about RST signal routing. | | | | ■ Clarified the function of the ThSTALL bit in the GPTMCTL register. | | | | ■ Corrected XTALNPHY pin description. | | | | Additional minor data sheet clarifications and corrections. | | January 2010 | 6712 | ■ In "System Control" section, clarified Debug Access Port operation after Sleep modes. | | | | ■ Clarified wording on Flash memory access errors. | | | | ■ Added section on Flash interrupts. | | | | ■ Clarified operation of SSI transmit FIFO. | | | | ■ Made these changes to the Operating Characteristics chapter: | | | | Added storage temperature ratings to "Temperature Characteristics" table | | | | Added "ESD Absolute Maximum Ratings" table | | | | ■ Made these changes to the Electrical Characteristics chapter: | | | | In "Flash Memory Characteristics" table, corrected Mass erase time | | | | Added sleep and deep-sleep wake-up times ("Sleep Modes AC Characteristics" table) | | | | In "Reset Characteristics" table, corrected units for supply voltage (VDD) rise time | Table 1. Revision History (continued) | Revision | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6462 | ■ Removed erroneous reference to the WRC bit in the Hibernation chapter. | | | ■ Deleted reset value for 16-bit mode from <b>GPTMTAILR</b> , <b>GPTMTAMATCHR</b> , and <b>GPTMTAR</b> registers because the module resets in 32-bit mode. | | | Clarified CAN bit timing and corrected examples. | | | ■ Made these changes to the Electrical Characteristics chapter: | | | <ul> <li>Removed V<sub>SIH</sub> and V<sub>SIL</sub> parameters from Operating Conditions table.</li> </ul> | | | Added table showing actual PLL frequency depending on input crystal. | | | Changed the name of the t <sub>HIB REG WRITE</sub> parameter to t <sub>HIB REG ACCESS</sub> . | | | Changed SSI set up and hold times to be expressed in system clocks, not ns. | | 5920 | Corrected ordering numbers. | | 5902 | ■ Clarified Power-on reset and RST pin operation; added new diagrams. | | | ■ Corrected the reset value of the <b>Hibernation Data (HIBDATA)</b> and <b>Hibernation Control (HIBCTL)</b> registers. | | | Clarified explanation of nonvolatile register programming in Internal Memory chapter. | | | ■ Added explanation of reset value to FMPRE0/1/2/3, FMPPE0/1/2/3, USER_DBG, and USER_REG0/1 registers. | | | ■ Added description for Ethernet PHY power-saving modes. | | | ■ Corrected the reset values for bits 6 and 7 in the Ethernet MR24 register. | | | ■ Changed buffer type for WAKE pin to TTL and HIB pin to OD. | | | ■ In ADC characteristics table, changed Max value for GAIN parameter from ±1 to ±3 and added E <sub>IR</sub> (Internal voltage reference error) parameter. | | | Additional minor data sheet clarifications and corrections. | | 5367 | ■ Added JTAG/SWD clarification (see "Communication with JTAG/SWD" on page 57). | | | Added clarification that the PLL operates at 400 MHz, but is divided by two prior to the application of the output divisor. | | | Added "GPIO Module DC Characteristics" table (see Table 20-4 on page 508). | | | Additional minor data sheet clarifications and corrections. | | 4660 | ■ Corrected bit type for RELOAD bit field in SysTick Reload Value register; changed to R/W. | | | Clarification added as to what happens when the SSI in slave mode is required to transmit but there is no data in the TX FIFO. | | | ■ Corrected bit timing examples in CAN chapter. | | | ■ Added "Hardware Configuration" section to Ethernet Controller chapter. | | | Additional minor data sheet clarifications and corrections. | | 4283 | Revised High-Level Block Diagram. | | | Additional minor data sheet clarifications and corrections were made. | | | 5920<br>5902<br>5902<br>4660 | Table 1. Revision History (continued) | Date | Revision | Description | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | October 2008 | 4149 | ■ Corrected values for DSOSCSRC bit field in Deep Sleep Clock Configuration (DSLPCLKCFG) register. | | | | ■ The FMA value for the <b>FMPRE3</b> register was incorrect in the Flash Resident Registers table in the Internal Memory chapter. The correct value is 0x0000.0006. | | | | In the CAN chapter, major improvements were made including a rewrite of the conceptual information and the addition of new figures to clarify how to use the Controller Area Network (CAN) module. | | | | ■ In the Ethernet chapter, major improvements were made including a rewrite of the conceptual information and the addition of new figures to clarify how to use the Ethernet Controller interface. | | August 2008 | 3447 | ■ Added note on clearing interrupts to Interrupts chapter. | | | | ■ Added Power Architecture diagram to System Control chapter. | | | | ■ Additional minor data sheet clarifications and corrections. | | July 2008 | 3108 | ■ Corrected resistor value in ERBIAS signal description. | | | | ■ Additional minor data sheet clarifications and corrections. | | May 2008 | 2972 | ■ As noted in the PCN, three of the nine Ethernet LED configuration options are no longer supported: TX Activity (0x2), RX Activity (0x3), and Collision (0x4). These values for the LED0 and LED1 bit fields in the MR23 register are now marked as reserved. | | | | ■ As noted in the PCN, the option to provide VDD25 power from external sources was removed. Use the LDO output as the source of VDD25 input. | | | | ■ As noted in the PCN, pin 41 (ball K3 on the BGA package) was renamed from gndphy to erbias. A 12.4-kΩ resistor should be connected between erbias and ground to accommodate future device revisions (see "Functional Description" on page 434). | | | | Additional minor data sheet clarifications and corrections. | | April 2008 | 2881 | ■ The Θ <sub>JA</sub> value was changed from 55.3 to 34 in the "Thermal Characteristics" table in the Operating Characteristics chapter. | | | | ■ Bit 31 of the <b>DC3</b> register was incorrectly described in prior versions of the data sheet. A reset of 1 indicates that an even CCP pin is present and can be used as a 32-KHz input clock. | | | | ■ Values for I <sub>DD_HIBERNATE</sub> were added to the "Detailed Power Specifications" table in the "Electrical Characteristics" chapter. | | | | ■ The "Hibernation Module DC Electricals" table was added to the "Electrical Characteristics" chapter. | | | | ■ The T <sub>VDDRISE</sub> parameter in the "Reset Characteristics" table in the "Electrical Characteristics" chapter was changed from a max of 100 to 250. | | | | ■ The maximum value on Core supply voltage (V <sub>DD25</sub> ) in the "Maximum Ratings" table in the "Electrical Characteristics" chapter was changed from 4 to 3. | | | | ■ The operational frequency of the internal 30-kHz oscillator clock source is 30 kHz ± 50% (prior data sheets incorrectly noted it as 30 kHz ± 30%). | | | | A value of 0x3 in bits 5:4 of the MISC register (OSCSRC) indicates the 30-KHz internal oscillator is the input source for the oscillator. Prior data sheets incorrectly noted 0x3 as a reserved value. | | | | ■ The reset for bits 6:4 of the RCC2 register (OSCSRC2) is 0x1 (IOSC). Prior data sheets incorrectly noted the reset was 0x0 (MOSC). | | | | ■ Two figures on clock source were added to the "Hibernation Module": | Table 1. Revision History (continued) | Date | Revision | Description | |------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Clock Source Using Crystal | | | | Clock Source Using Dedicated Oscillator | | | | ■ The following notes on battery management were added to the "Hibernation Module" chapter: | | | | Battery voltage is not measured while in Hibernate mode. | | | | <ul> <li>System level factors may affect the accuracy of the low battery detect circuit. The designer<br/>should consider battery type, discharge characteristics, and a test load during battery voltage<br/>measurements.</li> </ul> | | | | ■ A note on high-current applications was added to the GPIO chapter: | | | | For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the VOL value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. | | | | ■ A note on Schmitt inputs was added to the GPIO chapter: | | | | Pins configured as digital inputs are Schmitt-triggered. | | | | ■ The Buffer type on the WAKE pin changed from OD to - in the Signal Tables. | | | | ■ The "Differential Sampling Range" figures in the ADC chapter were clarified. | | | | ■ The last revision of the data sheet (revision 2550) introduced two errors that have now been corrected: | | | | The LQFP pin diagrams and pin tables were missing the comparator positive and negative input pins. | | | | The base address was listed incorrectly in the FMPRE0 and FMPPE0 register bit diagrams. | | | | Additional minor data sheet clarifications and corrections. | | March 2008 | 2550 | Started tracking revision history. | ## **About This Document** This data sheet provides reference information for the LM3S8630 microcontroller, describing the functional blocks of the system-on-chip (SoC) device designed around the ARM® Cortex™-M3 core. #### **Audience** This manual is intended for system software developers, hardware designers, and application developers. ## **About This Manual** This document is organized into sections that correspond to each major feature. #### **Related Documents** The following related documents are available on the documentation CD or from the Stellaris<sup>®</sup> web site at www.ti.com/stellaris: - ARM® CoreSight Technical Reference Manual - ARM® Cortex™-M3 Errata - ARM® Cortex<sup>™</sup>-M3 Technical Reference Manual - ARM® v7-M Architecture Application Level Reference Manual - Stellaris® Graphics Library User's Guide - Stellaris® Peripheral Driver Library User's Guide - Stellaris® Errata The following related documents are also referenced: ■ IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture This documentation list was current as of publication date. Please check the web site for additional documentation, including application notes and white papers. ## **Documentation Conventions** This document uses the conventions shown in Table 2 on page 23. **Table 2. Documentation Conventions** | Notation | Meaning | |-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Register Nota | tion | | REGISTER | APB registers are indicated in uppercase bold. For example, <b>PBORCTL</b> is the Power-On and Brown-Out Reset Control register. If a register name contains a lowercase n, it represents more than one register. For example, <b>SRCRn</b> represents any (or all) of the three Software Reset Control registers: <b>SRCR0</b> , <b>SRCR1</b> , and <b>SRCR2</b> . | | bit | A single bit in a register. | | bit field | Two or more consecutive and related bits. | | offset 0xnnn | A hexadecimal increment to a register's address, relative to that module's base address as specified in "Memory Map" on page 46. | | Register N | Registers are numbered consecutively throughout the document to aid in referencing them. The register number has no meaning to software. | | reserved | Register bits marked <i>reserved</i> are reserved for future use. In most cases, reserved bits are set to 0; however, user software should not rely on the value of a reserved bit. To provide software compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | уу:хх | The range of register bits inclusive from xx to yy. For example, 31:15 means bits 15 through 31 in that register. | | Register Bit/Field<br>Types | This value in the register bit diagram indicates whether software running on the controller can change the value of the bit field. | | RC | Software can read this field. The bit or field is cleared by hardware after reading the bit/field. | | RO | Software can read this field. Always write the chip reset value. | | R/W | Software can read or write this field. | | R/W1C | Software can read or write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. | | | This register type is primarily used for clearing interrupt status bits where the read operation provides the interrupt status and the write of the read value clears only the interrupts being reported at the time the register was read. | | R/W1S | Software can read or write a 1 to this field. A write of a 0 to a R/W1S bit does not affect the bit value in the register. | | W1C | Software can write this field. A write of a 0 to a W1C bit does not affect the bit value in the register. A write of a 1 clears the value of the bit in the register; the remaining bits remain unchanged. A read of the register returns no meaningful data. | | | This register is typically used to clear the corresponding bit in an interrupt register. | | WO | Only a write by software is valid; a read of the register returns no meaningful data. | | Register Bit/Field<br>Reset Value | This value in the register bit diagram shows the bit/field value after any reset, unless noted. | | 0 | Bit cleared to 0 on chip reset. | | 1 | Bit set to 1 on chip reset. | | - | Nondeterministic. | | Pin/Signal Notation | | | [] | Pin alternate function; a pin defaults to the signal without the brackets. | | pin | Refers to the physical connection on the package. | | signal | Refers to the electrical signal encoding of a pin. | Table 2. Documentation Conventions (continued) | Notation | Meaning | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | assert a signal | Change the value of the signal from the logically False state to the logically True state. For active High signals, the asserted signal value is 1 (High); for active Low signals, the asserted signal value is 0 (Low). The active polarity (High or Low) is defined by the signal name (see SIGNAL and SIGNAL below). | | deassert a signal | Change the value of the signal from the logically True state to the logically False state. | | SIGNAL | Signal names are in uppercase and in the Courier font. An overbar on a signal name indicates that it is active Low. To assert SIGNAL is to drive it Low; to deassert SIGNAL is to drive it High. | | SIGNAL | Signal names are in uppercase and in the Courier font. An active High signal has no overbar. To assert Signal is to drive it High; to deassert Signal is to drive it Low. | | Numbers | | | X | An uppercase X indicates any of several values is allowed, where X can be any legal pattern. For example, a binary value of 0X00 can be either 0100 or 0000, a hex value of 0xX is 0x0 or 0x1, and so on. | | 0x | Hexadecimal numbers have a prefix of 0x. For example, 0x00FF is the hexadecimal number FF. All other numbers within register tables are assumed to be binary. Within conceptual information, binary numbers are indicated with a b suffix, for example, 1011b, and decimal numbers are written without a prefix or suffix. | # 1 Architectural Overview The Stellaris<sup>®</sup> family of microcontrollers—the first ARM® Cortex<sup>™</sup>-M3 based controllers—brings high-performance 32-bit computing to cost-sensitive embedded microcontroller applications. These pioneering parts deliver customers 32-bit performance at a cost equivalent to legacy 8- and 16-bit devices, all in a package with a small footprint. The Stellaris<sup>®</sup> family offers efficient performance and extensive integration, favorably positioning the device into cost-conscious applications requiring significant control-processing and connectivity capabilities. The Stellaris<sup>®</sup> LM3S8000 series combines Bosch Controller Area Network technology with both a 10/100 Ethernet Media Access Control (MAC) and Physical (PHY) layer. The LM3S8630 microcontroller is targeted for industrial applications, including remote monitoring, electronic point-of-sale machines, test and measurement equipment, network appliances and switches, factory automation, HVAC and building control, gaming equipment, motion control, medical instrumentation, and fire and security. For applications requiring extreme conservation of power, the LM3S8630 microcontroller features a battery-backed Hibernation module to efficiently power down the LM3S8630 to a low-power state during extended periods of inactivity. With a power-up/power-down sequencer, a continuous time counter (RTC), a pair of match registers, an APB interface to the system bus, and dedicated non-volatile memory, the Hibernation module positions the LM3S8630 microcontroller perfectly for battery applications. In addition, the LM3S8630 microcontroller offers the advantages of ARM's widely available development tools, System-on-Chip (SoC) infrastructure IP applications, and a large user community. Additionally, the microcontroller uses ARM's Thumb®-compatible Thumb-2 instruction set to reduce memory requirements and, thereby, cost. Finally, the LM3S8630 microcontroller is code-compatible to all members of the extensive Stellaris® family; providing flexibility to fit our customers' precise needs. Texas Instruments offers a complete solution to get to market quickly, with evaluation and development boards, white papers and application notes, an easy-to-use peripheral driver library, and a strong support, sales, and distributor network. See "Ordering and Contact Information" on page 544 for ordering information for Stellaris<sup>®</sup> family devices. ## 1.1 Product Features The LM3S8630 microcontroller includes the following product features: - 32-Bit RISC Performance - 32-bit ARM® Cortex™-M3 v7M architecture optimized for small-footprint embedded applications - System timer (SysTick), providing a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism - Thumb®-compatible Thumb-2-only instruction set processor core for high code density - 50-MHz operation - Hardware-division and single-cycle-multiplication - Integrated Nested Vectored Interrupt Controller (NVIC) providing deterministic interrupt handling - 25 interrupts with eight priority levels - Memory protection unit (MPU), providing a privileged mode for protected operating system functionality - Unaligned data access, enabling data to be efficiently packed into memory - Atomic bit manipulation (bit-banding), delivering maximum memory utilization and streamlined peripheral control - ARM® Cortex™-M3 Processor Core - Compact core. - Thumb-2 instruction set, delivering the high-performance expected of an ARM core in the memory size usually associated with 8- and 16-bit devices; typically in the range of a few kilobytes of memory for microcontroller class applications. - Rapid application execution through Harvard architecture characterized by separate buses for instruction and data. - Exceptional interrupt handling, by implementing the register manipulations required for handling an interrupt in hardware. - Deterministic, fast interrupt processing: always 12 cycles, or just 6 cycles with tail-chaining - Memory protection unit (MPU) to provide a privileged mode of operation for complex applications. - Migration from the ARM7™ processor family for better performance and power efficiency. - Full-featured debug solution - Serial Wire JTAG Debug Port (SWJ-DP) - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints - Data Watchpoint and Trigger (DWT) unit for implementing watchpoints, trigger resources, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - Trace Port Interface Unit (TPIU) for bridging to a Trace Port Analyzer - Optimized for single-cycle flash usage - Three sleep modes with clock gating for low power - Single-cycle multiply instruction and hardware divide - Atomic operations - ARM Thumb2 mixed 16-/32-bit instruction set #### - 1.25 DMIPS/MHz #### JTAG - IEEE 1149.1-1990 compatible Test Access Port (TAP) controller - Four-bit Instruction Register (IR) chain for storing JTAG instructions - IEEE standard instructions: BYPASS, IDCODE, SAMPLE/PRELOAD, EXTEST and INTEST - ARM additional instructions: APACC, DPACC and ABORT - Integrated ARM Serial Wire Debug (SWD) #### Hibernation - System power control using discrete external regulator - Dedicated pin for waking from an external signal - Low-battery detection, signaling, and interrupt generation - 32-bit real-time clock (RTC) - Two 32-bit RTC match registers for timed wake-up and interrupt generation - Clock source from a 32.768-kHz external oscillator or a 4.194304-MHz crystal - RTC predivider trim for making fine adjustments to the clock rate - 64 32-bit words of non-volatile memory - Programmable interrupts for RTC match, external wake, and low battery events #### Internal Memory - 128 KB single-cycle flash - User-managed flash block protection on a 2-KB block basis - · User-managed flash data programming - · User-defined and managed flash-protection block - 32 KB single-cycle SRAM #### ■ GPIOs - 10-31 GPIOs, depending on configuration - 5-V-tolerant input/outputs - Programmable control for GPIO interrupts - · Interrupt generation masking - · Edge-triggered on rising, falling, or both - Level-sensitive on High or Low values - Bit masking in both read and write operations through address lines - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration - · Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - · Slew rate control for the 8-mA drive - · Open drain enables - · Digital input enables - General-Purpose Timers - Four General-Purpose Timer Modules (GPTM), each of which provides two 16-bit timers/counters. Each GPTM can be configured to operate independently: - As a single 32-bit timer - As one 32-bit Real-Time Clock (RTC) to event capture - For Pulse Width Modulation (PWM) - 32-bit Timer modes - Programmable one-shot timer - · Programmable periodic timer - Real-Time Clock when using an external 32.768-KHz clock as the input - User-enabled stalling when the controller asserts CPU Halt flag during debug - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler (for one-shot and periodic modes only) - Programmable one-shot timer - Programmable periodic timer - User-enabled stalling when the controller asserts CPU Halt flag during debug - 16-bit Input Capture modes - · Input edge count capture - · Input edge time capture - 16-bit PWM mode - Simple PWM mode with software-programmable output inversion of the PWM signal - ARM FiRM-compliant Watchdog Timer - 32-bit down counter with a programmable load register - Separate watchdog clock with an enable - Programmable interrupt generation logic with interrupt masking - Lock register protection from runaway software - Reset generation logic with an enable/disable - User-enabled stalling when the controller asserts the CPU Halt flag during debug #### UART - Two fully programmable 16C550-type UARTs with IrDA support - Separate 16x8 transmit (TX) and receive (RX) FIFOs to reduce CPU interrupt service loading - Programmable baud-rate generator allowing speeds up to 3.125 Mbps - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Standard asynchronous communication bits for start, stop, and parity - False-start bit detection - Line-break generation and detection - Fully programmable serial interface characteristics - 5, 6, 7, or 8 data bits - Even, odd, stick, or no-parity bit generation/detection - 1 or 2 stop bit generation - IrDA serial-IR (SIR) encoder/decoder providing - Programmable use of IrDA Serial Infrared (SIR) or UART input/output - Support of IrDA SIR encoder/decoder functions for data rates up to 115.2 Kbps half-duplex - Support of normal 3/16 and low-power (1.41-2.23 μs) bit durations - Programmable internal clock generator enabling division of reference clock by 1 to 256 for low-power mode bit duration - Synchronous Serial Interface (SSI) - Master or slave operation - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing #### ■ I<sup>2</sup>C - Devices on the I<sup>2</sup>C bus can be designated as either a master or a slave - Supports both sending and receiving data as either a master or a slave - Supports simultaneous master and slave operation - Four I<sup>2</sup>C modes - · Master transmit - Master receive - Slave transmit - · Slave receive - Two transmission speeds: Standard (100 Kbps) and Fast (400 Kbps) - Master and slave interrupt generation - Master generates interrupts when a transmit or receive operation completes (or aborts due to an error) - · Slave generates interrupts when data has been sent or requested by a master - Master with arbitration and clock synchronization, multimaster support, and 7-bit addressing mode - Controller Area Network (CAN) - CAN protocol version 2.0 part A/B - Bit rates up to 1 Mbps - 32 message objects with individual identifier masks - Maskable interrupt - Disable Automatic Retransmission mode for Time-Triggered CAN (TTCAN) applications - Programmable Loopback mode for self-test operation - Programmable FIFO mode enables storage of multiple message objects - Gluelessly attaches to an external CAN interface through the CANnTX and CANnRX signals #### ■ 10/100 Ethernet Controller - Conforms to the IEEE 802.3-2002 specification - 10BASE-T/100BASE-TX IEEE-802.3 compliant. Requires only a dual 1:1 isolation transformer interface to the line - 10BASE-T/100BASE-TX ENDEC, 100BASE-TX scrambler/descrambler - Full-featured auto-negotiation - Multiple operational modes - Full- and half-duplex 100 Mbps - Full- and half-duplex 10 Mbps - Power-saving and power-down modes - Highly configurable - · Programmable MAC address - · LED activity selection - · Promiscuous mode support - CRC error-rejection control - User-configurable interrupts - Physical media manipulation - Automatic MDI/MDI-X cross-over correction - Register-programmable transmit amplitude - Automatic polarity correction and 10BASE-T signal reception #### Power - On-chip Low Drop-Out (LDO) voltage regulator, with programmable output user-adjustable from 2.25 V to 2.75 V - Hibernation module handles the power-up/down 3.3 V sequencing and control for the core digital logic and analog circuits - Low-power options on controller: Sleep and Deep-sleep modes - Low-power options for peripherals: software controls shutdown of individual peripherals - 3.3-V supply brown-out detection and reporting via interrupt or reset - Flexible Reset Sources - Power-on reset (POR) - Reset pin assertion - Brown-out (BOR) detector alerts to system power drops - Software reset - Watchdog timer reset - Internal low drop-out (LDO) regulator output goes unregulated - Industrial and extended temperature 100-pin RoHS-compliant LQFP package - Industrial-range 108-ball RoHS-compliant BGA package ## 1.2 Target Applications - Remote monitoring - Electronic point-of-sale (POS) machines - Test and measurement equipment - Network appliances and switches - Factory automation - HVAC and building control - Gaming equipment - Motion control - Medical instrumentation - Fire and security - Power and energy - Transportation # 1.3 High-Level Block Diagram Figure 1-1 on page 33 depicts the features on the Stellaris® LM3S8630 microcontroller. Figure 1-1. Stellaris<sup>®</sup> LM3S8630 Microcontroller High-Level Block Diagram June 22, 2010 33 ## 1.4 Functional Overview The following sections provide an overview of the features of the LM3S8630 microcontroller. The page number in parenthesis indicates where that feature is discussed in detail. Ordering and support information can be found in "Ordering and Contact Information" on page 544. #### 1.4.1 ARM Cortex™-M3 #### 1.4.1.1 Processor Core (see page 40) All members of the Stellaris<sup>®</sup> product family, including the LM3S8630 microcontroller, are designed around an ARM Cortex<sup>™</sup>-M3 processor core. The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low-power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. "ARM Cortex-M3 Processor Core" on page 40 provides an overview of the ARM core; the core is detailed in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. #### 1.4.1.2 System Timer (SysTick) (see page 43) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. #### 1.4.1.3 Nested Vectored Interrupt Controller (NVIC) (see page 48) The LM3S8630 controller includes the ARM Nested Vectored Interrupt Controller (NVIC) on the ARM® Cortex™-M3 core. The NVIC and Cortex-M3 prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Software can set eight priority levels on 7 exceptions (system handlers) and 25 interrupts. "Interrupts" on page 48 provides an overview of the NVIC controller and the interrupt map. Exceptions and interrupts are detailed in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. #### 1.4.2 Motor Control Peripherals To enhance motor control, the LM3S8630 controller features Pulse Width Modulation (PWM) outputs. #### 1.4.2.1 PWM Pulse width modulation (PWM) is a powerful technique for digitally encoding analog signal levels. High-resolution counters are used to generate a square wave, and the duty cycle of the square wave is modulated to encode an analog signal. Typical applications include switching power supplies and motor control. On the LM3S8630, PWM motion control functionality can be achieved through: ■ The motion control features of the general-purpose timers using the CCP pins #### CCP Pins (see page 217) The General-Purpose Timer Module's CCP (Capture Compare PWM) pins are software programmable to support a simple PWM mode with a software-programmable output inversion of the PWM signal. ### 1.4.3 Serial Communications Peripherals The LM3S8630 controller supports both asynchronous and synchronous serial communications with: - Two fully programmable 16C550-type UARTs - One SSI module - One I<sup>2</sup>C module - One CAN unit - Ethernet controller #### 1.4.3.1 **UART** (see page 271) A Universal Asynchronous Receiver/Transmitter (UART) is an integrated circuit used for RS-232C serial communications, containing a transmitter (parallel-to-serial converter) and a receiver (serial-to-parallel converter), each clocked separately. The LM3S8630 controller includes two fully programmable 16C550-type UARTs that support data transfer speeds up to 3.125 Mbps. (Although similar in functionality to a 16C550 UART, it is not register-compatible.) In addition, each UART is capable of supporting IrDA. Separate 16x8 transmit (TX) and receive (RX) FIFOs reduce CPU interrupt service loading. The UART can generate individually masked interrupts from the RX, TX, modem status, and error conditions. The module provides a single combined interrupt when any of the interrupts are asserted and are unmasked. #### 1.4.3.2 SSI (see page 312) Synchronous Serial Interface (SSI) is a four-wire bi-directional full and low-speed communications interface. The LM3S8630 controller includes one SSI module that provides the functionality for synchronous serial communications with peripheral devices, and can be configured to use the Freescale SPI, MICROWIRE, or TI synchronous serial interface frame formats. The size of the data frame is also configurable, and can be set between 4 and 16 bits, inclusive. The SSI module performs serial-to-parallel conversion on data received from a peripheral device, and parallel-to-serial conversion on data transmitted to a peripheral device. The TX and RX paths are buffered with internal FIFOs, allowing up to eight 16-bit values to be stored independently. The SSI module can be configured as either a master or slave device. As a slave device, the SSI module can also be configured to disable its output, which allows a master device to be coupled with multiple slave devices. The SSI module also includes a programmable bit rate clock divider and prescaler to generate the output serial clock derived from the SSI module's input clock. Bit rates are generated based on the input clock and the maximum bit rate is determined by the connected peripheral. #### 1.4.3.3 $I^2C$ (see page 349) The Inter-Integrated Circuit (I<sup>2</sup>C) bus provides bi-directional data transfer through a two-wire design (a serial data line SDA and a serial clock line SCL). The I<sup>2</sup>C bus interfaces to external I<sup>2</sup>C devices such as serial memory (RAMs and ROMs), networking devices, LCDs, tone generators, and so on. The I<sup>2</sup>C bus may also be used for system testing and diagnostic purposes in product development and manufacture. The LM3S8630 controller includes one I<sup>2</sup>C module that provides the ability to communicate to other IC devices over an I<sup>2</sup>C bus. The I<sup>2</sup>C bus supports devices that can both transmit and receive (write and read) data. Devices on the I<sup>2</sup>C bus can be designated as either a master or a slave. The I<sup>2</sup>C module supports both sending and receiving data as either a master or a slave, and also supports the simultaneous operation as both a master and a slave. The four I<sup>2</sup>C modes are: Master Transmit, Master Receive, Slave Transmit, and Slave Receive. A Stellaris<sup>®</sup> I<sup>2</sup>C module can operate at two speeds: Standard (100 Kbps) and Fast (400 Kbps). Both the I<sup>2</sup>C master and slave can generate interrupts. The I<sup>2</sup>C master generates interrupts when a transmit or receive operation completes (or aborts due to an error). The I<sup>2</sup>C slave generates interrupts when data has been sent or requested by a master. #### 1.4.3.4 Controller Area Network (see page 385) Controller Area Network (CAN) is a multicast shared serial-bus standard for connecting electronic control units (ECUs). CAN was specifically designed to be robust in electromagnetically noisy environments and can utilize a differential balanced line like RS-485 or a more robust twisted-pair wire. Originally created for automotive purposes, now it is used in many embedded control applications (for example, industrial or medical). Bit rates up to 1Mb/s are possible at network lengths below 40 meters. Decreased bit rates allow longer network distances (for example, 125 Kb/s at 500m). A transmitter sends a message to all CAN nodes (broadcasting). Each node decides on the basis of the identifier received whether it should process the message. The identifier also determines the priority that the message enjoys in competition for bus access. Each CAN message can transmit from 0 to 8 bytes of user information. The LM3S8630 includes one CAN units. #### 1.4.3.5 Ethernet Controller (see page 433) Ethernet is a frame-based computer networking technology for local area networks (LANs). Ethernet has been standardized as IEEE 802.3. It defines a number of wiring and signaling standards for the physical layer, two means of network access at the Media Access Control (MAC)/Data Link Layer, and a common addressing format. The Stellaris® Ethernet Controller consists of a fully integrated media access controller (MAC) and network physical (PHY) interface device. The Ethernet Controller conforms to IEEE 802.3 specifications and fully supports 10BASE-T and 100BASE-TX standards. In addition, the Ethernet Controller supports automatic MDI/MDI-X cross-over correction. ## 1.4.4 System Peripherals #### 1.4.4.1 Programmable GPIOs (see page 170) General-purpose input/output (GPIO) pins offer flexibility for a variety of connections. The Stellaris<sup>®</sup> GPIO module is comprised of seven physical GPIO blocks, each corresponding to an individual GPIO port. The GPIO module is FiRM-compliant (compliant to the ARM Foundation IP for Real-Time Microcontrollers specification) and supports 10-31 programmable input/output pins. The number of GPIOs available depends on the peripherals being used (see "Signal Tables" on page 482 for the signals available to each GPIO pin). The GPIO module features programmable interrupt generation as either edge-triggered or level-sensitive on all pins, programmable control for GPIO pad configuration, and bit masking in both read and write operations through address lines. Pins configured as digital inputs are Schmitt-triggered. ## 1.4.4.2 Four Programmable Timers (see page 211) Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris<sup>®</sup> General-Purpose Timer Module (GPTM) contains four GPTM blocks. Each GPTM block provides two 16-bit timers/counters that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). When configured in 32-bit mode, a timer can run as a Real-Time Clock (RTC), one-shot timer or periodic timer. When in 16-bit mode, a timer can run as a one-shot timer or periodic timer, and can extend its precision by using an 8-bit prescaler. A 16-bit timer can also be configured for event capture or Pulse Width Modulation (PWM) generation. #### 1.4.4.3 Watchdog Timer (see page 247) A watchdog timer can generate an interrupt or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or to the failure of an external device to respond in the expected way. The Stellaris<sup>®</sup> Watchdog Timer module consists of a 32-bit down counter, a programmable load register, interrupt generation logic, and a locking register. The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. ## 1.4.5 Memory Peripherals The LM3S8630 controller offers both single-cycle SRAM and single-cycle Flash memory. #### 1.4.5.1 SRAM (see page 145) The LM3S8630 static random access memory (SRAM) controller supports 32 KB SRAM. The internal SRAM of the Stellaris<sup>®</sup> devices starts at base address 0x2000.0000 of the device memory map. To reduce the number of time-consuming read-modify-write (RMW) operations, ARM has introduced *bit-banding* technology in the new Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. ## 1.4.5.2 Flash (see page 146) The LM3S8630 Flash controller supports 128 KB of flash memory. The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. These blocks are paired into a set of 2-KB blocks that can be individually protected. The blocks can be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. #### 1.4.6 Additional Features ## 1.4.6.1 Memory Map (see page 46) A memory map lists the location of instructions and data in memory. The memory map for the LM3S8630 controller can be found in "Memory Map" on page 46. Register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. The ARM® Cortex™-M3 Technical Reference Manual provides further information on the memory map. #### 1.4.6.2 JTAG TAP Controller (see page 51) The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is composed of the standard five pins: TRST, TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture. The Stellaris JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Stellaris JTAG instructions select the Stellaris TDO outputs. The multiplexer is controlled by the Stellaris JTAG controller, which has comprehensive programming for the ARM, Stellaris, and unimplemented JTAG instructions. #### 1.4.6.3 System Control and Clocks (see page 63) System control determines the overall operation of the device. It provides information about the device, controls the clocking of the device and individual peripherals, and handles reset detection and reporting. ## 1.4.6.4 Hibernation Module (see page 125) The Hibernation module provides logic to switch power off to the main processor and peripherals, and to wake on external or time-based events. The Hibernation module includes power-sequencing logic, a real-time clock with a pair of match registers, low-battery detection circuitry, and interrupt signalling to the processor. It also includes 64 32-bit words of non-volatile memory that can be used for saving state during hibernation. ## 1.4.7 Hardware Details Details on the pins and package can be found in the following sections: - "Pin Diagram" on page 480 - "Signal Tables" on page 482 - "Operating Characteristics" on page 506 - "Electrical Characteristics" on page 507 - "Package Information" on page 546 ## 2 ARM Cortex-M3 Processor Core The ARM Cortex-M3 processor provides the core for a high-performance, low-cost platform that meets the needs of minimal memory implementation, reduced pin count, and low power consumption, while delivering outstanding computational performance and exceptional system response to interrupts. Features include: - Compact core. - Thumb-2 instruction set, delivering the high-performance expected of an ARM core in the memory size usually associated with 8- and 16-bit devices; typically in the range of a few kilobytes of memory for microcontroller class applications. - Rapid application execution through Harvard architecture characterized by separate buses for instruction and data. - Exceptional interrupt handling, by implementing the register manipulations required for handling an interrupt in hardware. - Deterministic, fast interrupt processing: always 12 cycles, or just 6 cycles with tail-chaining - Memory protection unit (MPU) to provide a privileged mode of operation for complex applications. - Migration from the ARM7<sup>™</sup> processor family for better performance and power efficiency. - Full-featured debug solution - Serial Wire JTAG Debug Port (SWJ-DP) - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints - Data Watchpoint and Trigger (DWT) unit for implementing watchpoints, trigger resources, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - Trace Port Interface Unit (TPIU) for bridging to a Trace Port Analyzer - Optimized for single-cycle flash usage - Three sleep modes with clock gating for low power - Single-cycle multiply instruction and hardware divide - Atomic operations - ARM Thumb2 mixed 16-/32-bit instruction set - 1.25 DMIPS/MHz The Stellaris<sup>®</sup> family of microcontrollers builds on this core to bring high-performance 32-bit computing to cost-sensitive embedded microcontroller applications, such as factory automation and control, industrial control power devices, building and home automation, and stepper motors. For more information on the ARM Cortex-M3 processor core, see the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. For information on SWJ-DP, see the *ARM*® *CoreSight Technical Reference Manual*. ## 2.1 Block Diagram Figure 2-1. CPU Block Diagram ## 2.2 Functional Description Important: The ARM® Cortex™-M3 Technical Reference Manual describes all the features of an ARM Cortex-M3 in detail. However, these features differ based on the implementation. This section describes the Stellaris® implementation. Texas Instruments has implemented the ARM Cortex-M3 core as shown in Figure 2-1 on page 41. As noted in the *ARM*® *Cortex*<sup>™</sup>-*M3 Technical Reference Manual*, several Cortex-M3 components are flexible in their implementation: SW/JTAG-DP, ETM, TPIU, the ROM table, the MPU, and the Nested Vectored Interrupt Controller (NVIC). Each of these is addressed in the sections that follow. ## 2.2.1 Serial Wire and JTAG Debug Texas Instruments has replaced the ARM SW-DP and JTAG-DP with the ARM CoreSight™-compliant Serial Wire JTAG Debug Port (SWJ-DP) interface. The SWJ-DP interface combines the SWD and JTAG debug ports into one module. See the *CoreSight™ Design Kit Technical Reference Manual* for details on SWJ-DP. ## 2.2.2 Embedded Trace Macrocell (ETM) ETM was not implemented in the Stellaris<sup>®</sup> devices. This means Chapters 15 and 16 of the *ARM*® *Cortex*™-*M3 Technical Reference Manual* can be ignored. ## 2.2.3 Trace Port Interface Unit (TPIU) The TPIU acts as a bridge between the Cortex-M3 trace data from the ITM, and an off-chip Trace Port Analyzer. The Stellaris<sup>®</sup> devices have implemented TPIU as shown in Figure 2-2 on page 42. This is similar to the non-ETM version described in the *ARM® Cortex™-M3 Technical Reference Manual*, however, SWJ-DP only provides SWV output for the TPIU. Figure 2-2. TPIU Block Diagram #### 2.2.4 ROM Table The default ROM table was implemented as described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 2.2.5 Memory Protection Unit (MPU) The Memory Protection Unit (MPU) is included on the LM3S8630 controller and supports the standard ARMv7 Protected Memory System Architecture (PMSA) model. The MPU provides full support for protection regions, overlapping protection regions, access permissions, and exporting memory attributes to the system. ## 2.2.6 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC): - Facilitates low-latency exception and interrupt handling - Controls power management - Implements system control registers The NVIC supports up to 240 dynamically reprioritizable interrupts each with up to 256 levels of priority. The NVIC and the processor core interface are closely coupled, which enables low latency interrupt processing and efficient processing of late arriving interrupts. The NVIC maintains knowledge of the stacked (nested) interrupts to enable tail-chaining of interrupts. You can only fully access the NVIC from privileged mode, but you can pend interrupts in user-mode if you enable the Configuration Control Register (see the ARM® Cortex™-M3 Technical Reference Manual). Any other user-mode access causes a bus fault. All NVIC registers are accessible using byte, halfword, and word unless otherwise stated. ## 2.2.6.1 Interrupts The ARM® Cortex™-M3 Technical Reference Manual describes the maximum number of interrupts and interrupt priorities. The LM3S8630 microcontroller supports 25 interrupts with eight priority levels. ## 2.2.6.2 System Timer (SysTick) Cortex-M3 includes an integrated system timer, SysTick. SysTick provides a simple, 24-bit clear-on-write, decrementing, wrap-on-zero counter with a flexible control mechanism. The counter can be used in several different ways, for example: - An RTOS tick timer which fires at a programmable rate (for example, 100 Hz) and invokes a SysTick routine. - A high-speed alarm timer using the system clock. - A variable rate alarm or signal timer—the duration is range-dependent on the reference clock used and the dynamic range of the counter. - A simple counter. Software can use this to measure time to completion and time used. - An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop. #### **Functional Description** The timer consists of three registers: - A control and status counter to configure its clock, enable the counter, enable the SysTick interrupt, and determine counter status. - The reload value for the counter, used to provide the counter's wrap value. - The current value of the counter. A fourth register, the SysTick Calibration Value Register, is not implemented in the Stellaris<sup>®</sup> devices. When enabled, the timer counts down from the reload value to zero, reloads (wraps) to the value in the SysTick Reload Value register on the next clock edge, then decrements on subsequent clocks. Writing a value of zero to the Reload Value register disables the counter on the next wrap. When the counter reaches zero, the COUNTFLAG status bit is set. The COUNTFLAG bit clears on reads. Writing to the Current Value register clears the register and the COUNTFLAG status bit. The write does not trigger the SysTick exception logic. On a read, the current value is the value of the register at the time the register is accessed. If the core is in debug state (halted), the counter will not decrement. The timer is clocked with respect to a reference clock. The reference clock can be the core clock or an external clock source. ## SysTick Control and Status Register Use the SysTick Control and Status Register to enable the SysTick features. The reset is 0x0000.0000. | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16 | COUNTFLAG | R/W | 0 | Count Flag | | | | | | Returns 1 if timer counted to 0 since last time this was read. Clears on read by application. If read by the debugger using the DAP, this bit is cleared on read-only if the MasterType bit in the AHB-AP Control Register is set to 0. Otherwise, the COUNTFLAG bit is not changed by the debugger read. | | 15:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | CLKSOURCE | R/W | 0 | Clock Source | | | | | | Value Description | | | | | | External reference clock. (Not implemented for Stellaris microcontrollers.) | | | | | | 1 Core clock | | | | | | If no reference clock is provided, it is held at 1 and so gives the same time as the core clock. The core clock must be at least 2.5 times faster than the reference clock. If it is not, the count values are unpredictable. | | 1 | TICKINT | R/W | 0 | Tick Interrupt | | | | | | Value Description | | | | | | O Counting down to 0 does not generate the interrupt request to the NVIC. Software can use the COUNTFLAG to determine if ever counted to 0. | | | | | | 1 Counting down to 0 pends the SysTick handler. | | 0 | ENABLE | R/W | 0 | Enable | | | | | | Value Description | | | | | | 0 Counter disabled. | | | | | | Counter operates in a multi-shot way. That is, counter loads with the Reload value and then begins counting down. On reaching 0, it sets the COUNTFLAG to 1 and optionally pends the SysTick handler, based on TICKINT. It then loads the Reload value again, and begins counting. | ## SysTick Reload Value Register Use the SysTick Reload Value Register to specify the start value to load into the current value register when the counter reaches 0. It can be any value between 1 and 0x00FF.FFFF. A start value of 0 is possible, but has no effect because the SysTick interrupt and COUNTFLAG are activated when counting from 1 to 0. Therefore, as a multi-shot timer, repeated over and over, it fires every N+1 clock pulse, where N is any value from 1 to 0x00FF.FFFF. So, if the tick interrupt is required every 100 clock pulses, 99 must be written into the RELOAD. If a new value is written on each tick interrupt, so treated as single shot, then the actual count down must be written. For example, if a tick is next required after 400 clock pulses, 400 must be written into the RELOAD. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | RELOAD | R/W | - | Reload | | | | | | Value to load into the SysTick Current Value Register when the counter reaches 0. | #### SysTick Current Value Register Use the SysTick Current Value Register to find the current value in the register. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:0 | CURRENT | W1C | - | Current Value | | | | | | Current value at the time the register is accessed. No read-modify-write protection is provided, so change with care. | | | | | | This register is write-clear. Writing to it with any value clears the register to 0. Clearing this register also clears the COUNTFLAG bit of the SysTick Control and Status Register. | #### SysTick Calibration Value Register The SysTick Calibration Value register is not implemented. # 3 Memory Map The memory map for the LM3S8630 controller is provided in Table 3-1 on page 46. In this manual, register addresses are given as a hexadecimal increment, relative to the module's base address as shown in the memory map. See also Chapter 4, "Memory Map" in the ARM® Cortex<sup>TM</sup>-M3 Technical Reference Manual. Table 3-1. Memory Map<sup>a</sup> | Start | End | Description | For details on registers, see page | |------------------|-------------|---------------------------------------------------|------------------------------------| | Memory | | | | | 0x0000.0000 | 0x0001.FFFF | On-chip flash <sup>b</sup> | 149 | | 0x0002.0000 | 0x1FFF.FFFF | Reserved | - | | 0x2000.0000 | 0x2000.7FFF | Bit-banded on-chip SRAM <sup>c</sup> | 149 | | 0x2000.8000 | 0x21FF.FFFF | Reserved | - | | 0x2200.0000 | 0x220F.FFFF | Bit-band alias of 0x2000.0000 through 0x200F.FFFF | 145 | | 0x2210.0000 | 0x3FFF.FFFF | Reserved | - | | FiRM Peripherals | | | | | 0x4000.0000 | 0x4000.0FFF | Watchdog timer | 250 | | 0x4000.1000 | 0x4000.3FFF | Reserved | - | | 0x4000.4000 | 0x4000.4FFF | GPIO Port A | 176 | | 0x4000.5000 | 0x4000.5FFF | GPIO Port B | 176 | | 0x4000.6000 | 0x4000.6FFF | GPIO Port C | 176 | | 0x4000.7000 | 0x4000.7FFF | GPIO Port D | 176 | | 0x4000.8000 | 0x4000.8FFF | SSIO | 323 | | 0x4000.9000 | 0x4000.BFFF | Reserved | - | | 0x4000.C000 | 0x4000.CFFF | UART0 | 278 | | 0x4000.D000 | 0x4000.DFFF | UART1 | 278 | | 0x4000.E000 | 0x4001.FFFF | Reserved | - | | Peripherals | | | | | 0x4002.0000 | 0x4002.07FF | I2C Master 0 | 363 | | 0x4002.0800 | 0x4002.0FFF | I2C Slave 0 | 376 | | 0x4002.1000 | 0x4002.3FFF | Reserved | - | | 0x4002.4000 | 0x4002.4FFF | GPIO Port E | 176 | | 0x4002.5000 | 0x4002.5FFF | GPIO Port F | 176 | | 0x4002.6000 | 0x4002.6FFF | GPIO Port G | 176 | | 0x4002.7000 | 0x4002.FFFF | Reserved | - | | 0x4003.0000 | 0x4003.0FFF | Timer0 | 222 | | 0x4003.1000 | 0x4003.1FFF | Timer1 | 222 | | 0x4003.2000 | 0x4003.2FFF | Timer2 | 222 | | 0x4003.3000 | 0x4003.3FFF | Timer3 | 222 | | 0x4003.4000 | 0x4003.FFFF | Reserved | - | | 0x4004.0000 | 0x4004.0FFF | CAN0 Controller | 404 | Table 3-1. Memory Map (continued) | Start End Description | | Description | For details on registers, see page | |-----------------------|-------------|-----------------------------------------------------|--------------------------------------------------------| | 0x4004.1000 | 0x4004.7FFF | Reserved | - | | 0x4004.8000 | 0x4004.8FFF | Ethernet Controller | 443 | | 0x4004.9000 | 0x400F.BFFF | Reserved | - | | 0x400F.C000 | 0x400F.CFFF | Hibernation Module | 132 | | 0x400F.D000 | 0x400F.DFFF | Flash control | 149 | | 0x400F.E000 | 0x400F.EFFF | System control | 76 | | 0x400F.F000 | 0x41FF.FFFF | Reserved | - | | 0x4200.0000 | 0x43FF.FFFF | Bit-banded alias of 0x4000.0000 through 0x400F.FFFF | - | | 0x4400.0000 | 0xDFFF.FFFF | Reserved | - | | Private Peripheral Bu | ıs | | | | 0xE000.0000 | 0xE000.0FFF | Instrumentation Trace Macrocell (ITM) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.1000 | 0xE000.1FFF | Data Watchpoint and Trace (DWT) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.2000 | 0xE000.2FFF | Flash Patch and Breakpoint (FPB) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.3000 | 0xE000.DFFF | Reserved | - | | 0xE000.E000 | 0xE000.EFFF | Nested Vectored Interrupt Controller (NVIC) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE000.F000 | 0xE003.FFFF | Reserved | - | | 0xE004.0000 | 0xE004.0FFF | Trace Port Interface Unit (TPIU) | ARM®<br>Cortex™-M3<br>Technical<br>Reference<br>Manual | | 0xE004.1000 | 0xFFFF.FFFF | Reserved | - | a. All reserved space returns a bus fault when read or written. b. The unavailable flash will bus fault throughout this range. c. The unavailable SRAM will bus fault throughout this range. ## 4 Interrupts The ARM Cortex-M3 processor and the Nested Vectored Interrupt Controller (NVIC) prioritize and handle all exceptions. All exceptions are handled in Handler Mode. The processor state is automatically stored to the stack on an exception, and automatically restored from the stack at the end of the Interrupt Service Routine (ISR). The vector is fetched in parallel to the state saving, which enables efficient interrupt entry. The processor supports tail-chaining, which enables back-to-back interrupts to be performed without the overhead of state saving and restoration. Table 4-1 on page 48 lists all exception types. Software can set eight priority levels on seven of these exceptions (system handlers) as well as on 25 interrupts (listed in Table 4-2 on page 49). Priorities on the system handlers are set with the NVIC System Handler Priority registers. Interrupts are enabled through the NVIC Interrupt Set Enable register and prioritized with the NVIC Interrupt Priority registers. You also can group priorities by splitting priority levels into pre-emption priorities and subpriorities. All of the interrupt registers are described in Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. Internally, the highest user-settable priority (0) is treated as fourth priority, after a Reset, NMI, and a Hard Fault. Note that 0 is the default priority for all the settable priorities. If you assign the same priority level to two or more interrupts, their hardware priority (the lower position number) determines the order in which the processor activates them. For example, if both GPIO Port A and GPIO Port B are priority level 1, then GPIO Port A has higher priority. Important: It may take several processor cycles after a write to clear an interrupt source in order for NVIC to see the interrupt source de-assert. This means if the interrupt clear is done as the last action in an interrupt handler, it is possible for the interrupt handler to complete while NVIC sees the interrupt as still asserted, causing the interrupt handler to be re-entered errantly. This can be avoided by either clearing the interrupt source at the beginning of the interrupt handler or by performing a read or write after the write to clear the interrupt source (and flush the write buffer). See Chapter 5, "Exceptions" and Chapter 8, "Nested Vectored Interrupt Controller" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual* for more information on exceptions and interrupts. **Table 4-1. Exception Types** | Exception Type | Vector<br>Number | Priority <sup>a</sup> | Description | |---------------------------------|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 0 | - | Stack top is loaded from first entry of vector table on reset. | | Reset | 1 | -3 (highest) | Invoked on power up and warm reset. On first instruction, drops to lowest priority (and then is called the base level of activation). This is asynchronous. | | Non-Maskable<br>Interrupt (NMI) | 2 | -2 | Cannot be stopped or preempted by any exception but reset. This is asynchronous. | | | | | An NMI is only producible by software, using the NVIC <b>Interrupt Control State</b> register. | | Hard Fault | 3 | -1 | All classes of Fault, when the fault cannot activate due to priority or the configurable fault handler has been disabled. This is synchronous. | | Memory Management | 4 | settable | MPU mismatch, including access violation and no match. This is synchronous. | | | | | The priority of this exception can be changed. | Table 4-1. Exception Types (continued) | Exception Type | Vector<br>Number | <b>Priority</b> <sup>a</sup> | Description | |----------------|------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bus Fault | 5 | settable | Pre-fetch fault, memory access fault, and other address/memory related faults. This is synchronous when precise and asynchronous when imprecise. | | | | | You can enable or disable this fault. | | Usage Fault | 6 | settable | Usage fault, such as undefined instruction executed or illegal state transition attempt. This is synchronous. | | - | 7-10 | - | Reserved. | | SVCall | 11 | settable | System service call with SVC instruction. This is synchronous. | | Debug Monitor | 12 | settable | Debug monitor (when not halting). This is synchronous, but only active when enabled. It does not activate if lower priority than the current activation. | | - | 13 | - | Reserved. | | PendSV | 14 | settable | Pendable request for system service. This is asynchronous and only pended by software. | | SysTick | 15 | settable | System tick timer has fired. This is asynchronous. | | Interrupts | 16 and<br>above | settable | Asserted from outside the ARM Cortex-M3 core and fed through the NVIC (prioritized). These are all asynchronous. Table 4-2 on page 49 lists the interrupts on the LM3S8630 controller. | a. 0 is the default priority for all the settable priorities. Table 4-2. Interrupts | Vector Number | Interrupt Number (Bit in Interrupt Registers) | Description | |---------------|-----------------------------------------------|----------------------| | 0-15 | - | Processor exceptions | | 16 | 0 | GPIO Port A | | 17 | 1 | GPIO Port B | | 18 | 2 | GPIO Port C | | 19 | 3 | GPIO Port D | | 20 | 4 | GPIO Port E | | 21 | 5 | UART0 | | 22 | 6 | UART1 | | 23 | 7 | SSI0 | | 24 | 8 | 12C0 | | 25-33 | 9-17 | Reserved | | 34 | 18 | Watchdog timer | | 35 | 19 | Timer0 A | | 36 | 20 | Timer0 B | | 37 | 21 | Timer1 A | | 38 | 22 | Timer1 B | | 39 | 23 | Timer2 A | | 40 | 24 | Timer2 B | | 41-43 | 25-27 | Reserved | | 44 | 28 | System Control | | 45 | 29 | Flash Control | Table 4-2. Interrupts (continued) | Vector Number | Interrupt Number (Bit in Interrupt Registers) | Description | |---------------|-----------------------------------------------|---------------------| | 46 | 30 | GPIO Port F | | 47 | 31 | GPIO Port G | | 48-50 | 32-34 | Reserved | | 51 | 35 | Timer3 A | | 52 | 36 | Timer3 B | | 53-54 | 37-38 | Reserved | | 55 | 39 | CAN0 | | 56-57 | 40-41 | Reserved | | 58 | 42 | Ethernet Controller | | 59 | 43 | Hibernation Module | | 60-70 | 44-54 | Reserved | ## 5 JTAG Interface The Joint Test Action Group (JTAG) port is an IEEE standard that defines a Test Access Port and Boundary Scan Architecture for digital integrated circuits and provides a standardized serial interface for controlling the associated test logic. The TAP, Instruction Register (IR), and Data Registers (DR) can be used to test the interconnections of assembled printed circuit boards and obtain manufacturing information on the components. The JTAG Port also provides a means of accessing and controlling design-for-test features such as I/O pin observation and control, scan testing, and debugging. The JTAG port is comprised of five pins: TRST, TCK, TMS, TDI, and TDO. Data is transmitted serially into the controller on TDI and out of the controller on TDO. The interpretation of this data is dependent on the current state of the TAP controller. For detailed information on the operation of the JTAG port and TAP controller, please refer to the *IEEE Standard 1149.1-Test Access Port and Boundary-Scan Architecture*. The Stellaris JTAG controller works with the ARM JTAG controller built into the Cortex-M3 core. This is implemented by multiplexing the TDO outputs from both JTAG controllers. ARM JTAG instructions select the ARM TDO output while Stellaris JTAG instructions select the Stellaris TDO outputs. The multiplexer is controlled by the Stellaris JTAG controller, which has comprehensive programming for the ARM, Stellaris, and unimplemented JTAG instructions. The Stellaris® JTAG module has the following features: - IEEE 1149.1-1990 compatible Test Access Port (TAP) controller - Four-bit Instruction Register (IR) chain for storing JTAG instructions - IEEE standard instructions: BYPASS, IDCODE, SAMPLE/PRELOAD, EXTEST and INTEST - ARM additional instructions: APACC, DPACC and ABORT - Integrated ARM Serial Wire Debug (SWD) See the ARM® Cortex™-M3 Technical Reference Manual for more information on the ARM JTAG controller. ## 5.1 Block Diagram Figure 5-1. JTAG Module Block Diagram ## 5.2 Functional Description A high-level conceptual drawing of the JTAG module is shown in Figure 5-1 on page 52. The JTAG module is composed of the Test Access Port (TAP) controller and serial shift chains with parallel update registers. The TAP controller is a simple state machine controlled by the TRST, TCK and TMS inputs. The current state of the TAP controller depends on the current value of TRST and the sequence of values captured on TMS at the rising edge of TCK. The TAP controller determines when the serial shift chains capture new data, shift data from TDI towards TDO, and update the parallel load registers. The current state of the TAP controller also determines whether the Instruction Register (IR) chain or one of the Data Register (DR) chains is being accessed. The serial shift chains with parallel load registers are comprised of a single Instruction Register (IR) chain and multiple Data Register (DR) chains. The current instruction loaded in the parallel load register determines which DR chain is captured, shifted, or updated during the sequencing of the TAP controller. Some instructions, like EXTEST and INTEST, operate on data currently in a DR chain and do not capture, shift, or update any of the chains. Instructions that are not implemented decode to the BYPASS instruction to ensure that the serial path between TDI and TDO is always connected (see Table 5-2 on page 58 for a list of implemented instructions). See "JTAG and Boundary Scan" on page 512 for JTAG timing diagrams. #### 5.2.1 JTAG Interface Pins The JTAG interface consists of five standard pins: TRST,TCK, TMS, TDI, and TDO. These pins and their associated reset state are given in Table 5-1 on page 53. Detailed information on each pin follows. Table 5-1. JTAG Port Pins Reset State | Pin Name | Data Direction | Internal Pull-Up | Internal Pull-Down | Drive Strength | Drive Value | |----------|----------------|------------------|--------------------|----------------|-------------| | TRST | Input | Enabled | Disabled | N/A | N/A | | TCK | Input | Enabled | Disabled | N/A | N/A | | TMS | Input | Enabled | Disabled | N/A | N/A | | TDI | Input | Enabled | Disabled | N/A | N/A | | TDO | Output | Enabled | Disabled | 2-mA driver | High-Z | ## 5.2.1.1 Test Reset Input (TRST) The TRST pin is an asynchronous active Low input signal for initializing and resetting the JTAG TAP controller and associated JTAG circuitry. When TRST is asserted, the TAP controller resets to the Test-Logic-Reset state and remains there while TRST is asserted. When the TAP controller enters the Test-Logic-Reset state, the JTAG Instruction Register (IR) resets to the default instruction, IDCODE. By default, the internal pull-up resistor on the TRST pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port B should ensure that the internal pull-up resistor remains enabled on PB7/TRST; otherwise JTAG communication could be lost. ## 5.2.1.2 Test Clock Input (TCK) The TCK pin is the clock for the JTAG module. This clock is provided so the test logic can operate independently of any other system clocks. In addition, it ensures that multiple JTAG TAP controllers that are daisy-chained together can synchronously communicate serial test data between components. During normal operation, TCK is driven by a free-running clock with a nominal 50% duty cycle. When necessary, TCK can be stopped at 0 or 1 for extended periods of time. While TCK is stopped at 0 or 1, the state of the TAP controller does not change and data in the JTAG Instruction and Data Registers is not lost. By default, the internal pull-up resistor on the ${ t TCK}$ pin is enabled after reset. This assures that no clocking occurs if the pin is not driven from an external source. The internal pull-up and pull-down resistors can be turned off to save internal power as long as the ${ t TCK}$ pin is constantly being driven by an external source. #### 5.2.1.3 Test Mode Select (TMS) The TMS pin selects the next state of the JTAG TAP controller. TMS is sampled on the rising edge of TCK. Depending on the current TAP state and the sampled value of TMS, the next state is entered. Because the TMS pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TMS to change on the falling edge of TCK. Holding TMS high for five consecutive TCK cycles drives the TAP controller state machine to the Test-Logic-Reset state. When the TAP controller enters the Test-Logic-Reset state, the JTAG Instruction Register (IR) resets to the default instruction, IDCODE. Therefore, this sequence can be used as a reset mechanism, similar to asserting TRST. The JTAG Test Access Port state machine can be seen in its entirety in Figure 5-2 on page 55. By default, the internal pull-up resistor on the TMS pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC1/TMS; otherwise JTAG communication could be lost. ## 5.2.1.4 Test Data Input (TDI) The TDI pin provides a stream of serial information to the IR chain and the DR chains. TDI is sampled on the rising edge of TCK and, depending on the current TAP state and the current instruction, presents this data to the proper shift register chain. Because the TDI pin is sampled on the rising edge of TCK, the *IEEE Standard 1149.1* expects the value on TDI to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDI pin is enabled after reset. Changes to the pull-up resistor settings on GPIO Port C should ensure that the internal pull-up resistor remains enabled on PC2/TDI; otherwise JTAG communication could be lost. ## 5.2.1.5 Test Data Output (TDO) The TDO pin provides an output stream of serial information from the IR chain or the DR chains. The value of TDO depends on the current TAP state, the current instruction, and the data in the chain being accessed. In order to save power when the JTAG port is not being used, the TDO pin is placed in an inactive drive state when not actively shifting out data. Because TDO can be connected to the TDI of another controller in a daisy-chain configuration, the *IEEE Standard 1149.1* expects the value on TDO to change on the falling edge of TCK. By default, the internal pull-up resistor on the TDO pin is enabled after reset. This assures that the pin remains at a constant logic level when the JTAG port is not being used. The internal pull-up and pull-down resistors can be turned off to save internal power if a High-Z output value is acceptable during certain TAP controller states. ## 5.2.2 JTAG TAP Controller The JTAG TAP controller state machine is shown in Figure 5-2 on page 55. The TAP controller state machine is reset to the Test-Logic-Reset state on the assertion of a Power-On-Reset (POR) or the assertion of TRST. Asserting the correct sequence on the TMS pin allows the JTAG module to shift in new instructions, shift in data, or idle during extended testing sequences. For detailed information on the function of the TAP controller and the operations that occur in each state, please refer to *IEEE Standard 1149.1*. Figure 5-2. Test Access Port State Machine ## 5.2.3 Shift Registers The Shift Registers consist of a serial shift register chain and a parallel load register. The serial shift register chain samples specific information during the TAP controller's CAPTURE states and allows this information to be shifted out of TDO during the TAP controller's SHIFT states. While the sampled data is being shifted out of the chain on TDO, new data is being shifted into the serial shift register on TDI. This new data is stored in the parallel load register during the TAP controller's UPDATE states. Each of the shift registers is discussed in detail in "Register Descriptions" on page 58. ## 5.2.4 Operational Considerations There are certain operational considerations when using the JTAG module. Because the JTAG pins can be programmed to be GPIOs, board configuration and reset conditions on these pins must be considered. In addition, because the JTAG module has integrated ARM Serial Wire Debug, the method for switching between these two operational modes is described below. #### 5.2.4.1 **GPIO Functionality** When the controller is reset with either a POR or RST, the JTAG/SWD port pins default to their JTAG/SWD configurations. The default configuration includes enabling digital functionality (setting **GPIODEN** to 1), enabling the pull-up resistors (setting **GPIOPUR** to 1), and enabling the alternate hardware function (setting **GPIOAFSEL** to 1) for the PB7 and PC[3:0] JTAG/SWD pins. It is possible for software to configure these pins as GPIOs after reset by writing 0s to PB7 and PC[3:0] in the **GPIOAFSEL** register. If the user does not require the JTAG/SWD port for debugging or board-level testing, this provides five more GPIOs for use in the design. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. The GPIO commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Protection is currently provided for the five JTAG/SWD pins (PB7 and PC[3:0]). Writes to protected bits of the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 186) are not committed to storage unless the **GPIO Lock (GPIOLOCK)** register (see page 196) has been unlocked and the appropriate bits of the **GPIO Commit (GPIOCR)** register (see page 197) have been set to 1. #### Recovering a "Locked" Device Note: The mass erase of the flash memory caused by the below sequence erases the entire flash memory, regardless of the settings in the Flash Memory Protection Program Enable n (FMPPEn) registers. Performing the sequence below does not affect the nonvolatile registers discussed in "Nonvolatile Register Programming" on page 148. If software configures any of the JTAG/SWD pins as GPIO and loses the ability to communicate with the debugger, there is a debug sequence that can be used to recover the device. Performing a total of ten JTAG-to-SWD and SWD-to-JTAG switch sequences while holding the device in reset mass erases the flash memory. The sequence to recover the device is: - 1. Assert and hold the RST signal. - **2.** Perform the JTAG-to-SWD switch sequence. - **3.** Perform the SWD-to-JTAG switch sequence. - **4.** Perform the JTAG-to-SWD switch sequence. - **5.** Perform the SWD-to-JTAG switch sequence. - **6.** Perform the JTAG-to-SWD switch sequence. - **7.** Perform the SWD-to-JTAG switch sequence. - **8.** Perform the JTAG-to-SWD switch sequence. - **9.** Perform the SWD-to-JTAG switch sequence. - **10.** Perform the JTAG-to-SWD switch sequence. - **11.** Perform the SWD-to-JTAG switch sequence. - **12.** Release the $\overline{RST}$ signal. - 13. Wait 400 ms. - 14. Power-cycle the device. The JTAG-to-SWD and SWD-to-JTAG switch sequences are described in "ARM Serial Wire Debug (SWD)" on page 57. When performing switch sequences for the purpose of recovering the debug capabilities of the device, only steps 1 and 2 of the switch sequence in the section called "JTAG-to-SWD Switching" on page 57 must be performed. #### 5.2.4.2 Communication with JTAG/SWD Because the debug clock and the system clock can be running at different frequencies, care must be taken to maintain reliable communication with the JTAG/SWD interface. In the Capture-DR state, the result of the previous transaction, if any, is returned, together with a 3-bit ACK response. Software should check the ACK response to see if the previous operation has completed before initiating a new transaction. Alternatively, if the system clock is at least 8 times faster than the debug clock (TCK or SWCLK), the previous operation has enough time to complete and the ACK bits do not have to be checked. ## 5.2.4.3 ARM Serial Wire Debug (SWD) In order to seamlessly integrate the ARM Serial Wire Debug (SWD) functionality, a serial-wire debugger must be able to connect to the Cortex-M3 core without having to perform, or have any knowledge of, JTAG cycles. This is accomplished with a SWD preamble that is issued before the SWD session begins. The switching preamble used to enable the SWD interface of the SWJ-DP module starts with the TAP controller in the Test-Logic-Reset state. From here, the preamble sequences the TAP controller through the following states: Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Run Test Idle, Select DR, Select IR, Test Logic Reset, Test Logic Reset, Run Test Idle, Select DR, Select IR, and Test Logic Reset states. Stepping through this sequences of the TAP state machine enables the SWD interface and disables the JTAG interface. For more information on this operation and the SWD interface, see the *ARM*® *Cortex*™-*M3 Technical Reference Manual* and the *ARM*® *CoreSight Technical Reference Manual*. Because this sequence is a valid series of JTAG operations that could be issued, the ARM JTAG TAP controller is not fully compliant to the *IEEE Standard 1149.1*. This is the only instance where the ARM JTAG TAP controller does not meet full compliance with the specification. Due to the low probability of this sequence occurring during normal operation of the TAP controller, it should not affect normal performance of the JTAG interface. #### JTAG-to-SWD Switching To switch the operating mode of the Debug Access Port (DAP) from JTAG to SWD mode, the external debug hardware must send the switching preamble to the device. The 16-bit switch sequence for switching to SWD mode is defined as b1110011110011110, transmitted LSB first. This can also be represented as 16'hE79E when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - 2. Send the 16-bit JTAG-to-SWD switch sequence, 16'hE79E. - 3. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in SWD mode, before sending the switch sequence, the SWD goes into the line reset state. #### SWD-to-JTAG Switching To switch the operating mode of the Debug Access Port (DAP) from SWD to JTAG mode, the external debug hardware must send a switch sequence to the device. The 16-bit switch sequence for switching to JTAG mode is defined as b11100111100111100, transmitted LSB first. This can also be represented as 16'hE73C when transmitted LSB first. The complete switch sequence should consist of the following transactions on the TCK/SWCLK and TMS/SWDIO signals: - 1. Send at least 50 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that both JTAG and SWD are in their reset/idle states. - 2. Send the 16-bit SWD-to-JTAG switch sequence, 16'hE73C. - 3. Send at least 5 TCK/SWCLK cycles with TMS/SWDIO set to 1. This ensures that if SWJ-DP was already in JTAG mode, before sending the switch sequence, the JTAG goes into the Test Logic Reset state. ## 5.3 Initialization and Configuration After a Power-On-Reset or an external reset ( $\overline{RST}$ ), the JTAG pins are automatically configured for JTAG communication. No user-defined initialization or configuration is needed. However, if the user application changes these pins to their GPIO function, they must be configured back to their JTAG functionality before JTAG communication can be restored. This is done by enabling the five JTAG pins (PB7 and PC[3:0]) for their alternate function using the **GPIOAFSEL** register. In addition to enabling the alternate functions, any other changes to the GPIO pad configurations on the five JTAG pins (PB7 and PC[3:0]) should be reverted to their default settings. ## 5.4 Register Descriptions There are no APB-accessible registers in the JTAG TAP Controller or Shift Register chains. The registers within the JTAG controller are all accessed serially through the TAP Controller. The registers can be broken down into two main categories: Instruction Registers and Data Registers. ## 5.4.1 Instruction Register (IR) The JTAG TAP Instruction Register (IR) is a four-bit serial scan chain connected between the JTAG TDI and TDO pins with a parallel load register. When the TAP Controller is placed in the correct states, bits can be shifted into the Instruction Register. Once these bits have been shifted into the chain and updated, they are interpreted as the current instruction. The decode of the Instruction Register bits is shown in Table 5-2 on page 58. A detailed explanation of each instruction, along with its associated Data Register, follows. **Table 5-2. JTAG Instruction Register Commands** | IR[3:0] | Instruction | Description | |---------|-------------|-----------------------------------------------------------------------------------------------------------------| | 0000 | | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction onto the pads. | | 0001 | | Drives the values preloaded into the Boundary Scan Chain by the SAMPLE/PRELOAD instruction into the controller. | Table 5-2. JTAG Instruction Register Commands (continued) | IR[3:0] | Instruction | Description | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0010 | SAMPLE / PRELOAD | Captures the current I/O values and shifts the sampled values out of the Boundary Scan Chain while new preload data is shifted in. | | 1000 | ABORT | Shifts data into the ARM Debug Port Abort Register. | | 1010 | DPACC | Shifts data into and out of the ARM DP Access Register. | | 1011 | APACC | Shifts data into and out of the ARM AC Access Register. | | 1110 | IDCODE | Loads manufacturing information defined by the <i>IEEE Standard 1149.1</i> into the IDCODE chain and shifts it out. | | 1111 | BYPASS | Connects TDI to TDO through a single Shift Register chain. | | All Others | Reserved | Defaults to the BYPASS instruction to ensure that ${\tt TDI}$ is always connected to ${\tt TDO}.$ | #### 5.4.1.1 EXTEST Instruction The EXTEST instruction is not associated with its own Data Register chain. The EXTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the EXTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the outputs and output enables are used to drive the GPIO pads rather than the signals coming from the core. This allows tests to be developed that drive known values out of the controller, which can be used to verify connectivity. While the EXTEST instruction is present in the Instruction Register, the Boundary Scan Data Register can be accessed to sample and shift out the current data and load new data into the Boundary Scan Data Register. #### 5.4.1.2 INTEST Instruction The INTEST instruction is not associated with its own Data Register chain. The INTEST instruction uses the data that has been preloaded into the Boundary Scan Data Register using the SAMPLE/PRELOAD instruction. When the INTEST instruction is present in the Instruction Register, the preloaded data in the Boundary Scan Data Register associated with the inputs are used to drive the signals going into the core rather than the signals coming from the GPIO pads. This allows tests to be developed that drive known values into the controller, which can be used for testing. It is important to note that although the $\overline{\text{RST}}$ input pin is on the Boundary Scan Data Register chain, it is only observable. While the INTEXT instruction is present in the Instruction Register, the Boundary Scan Data Register can be accessed to sample and shift out the current data and load new data into the Boundary Scan Data Register. #### 5.4.1.3 SAMPLE/PRELOAD Instruction The SAMPLE/PRELOAD instruction connects the Boundary Scan Data Register chain between TDI and TDO. This instruction samples the current state of the pad pins for observation and preloads new test data. Each GPIO pad has an associated input, output, and output enable signal. When the TAP controller enters the Capture DR state during this instruction, the input, output, and output-enable signals to each of the GPIO pads are captured. These samples are serially shifted out of TDO while the TAP controller is in the Shift DR state and can be used for observation or comparison in various tests. While these samples of the inputs, outputs, and output enables are being shifted out of the Boundary Scan Data Register, new data is being shifted into the Boundary Scan Data Register from TDI. Once the new data has been shifted into the Boundary Scan Data Register, the data is saved in the parallel load registers when the TAP controller enters the Update DR state. This update of the parallel load register preloads data into the Boundary Scan Data Register that is associated with each input, output, and output enable. This preloaded data can be used with the EXTEST and INTEST instructions to drive data into or out of the controller. Please see "Boundary Scan Data Register" on page 61 for more information. #### 5.4.1.4 ABORT Instruction The ABORT instruction connects the associated ABORT Data Register chain between TDI and TDO. This instruction provides read and write access to the ABORT Register of the ARM Debug Access Port (DAP). Shifting the proper data into this Data Register clears various error bits or initiates a DAP abort of a previous request. Please see the "ABORT Data Register" on page 62 for more information. #### 5.4.1.5 DPACC Instruction The DPACC instruction connects the associated DPACC Data Register chain between TDI and TDO. This instruction provides read and write access to the DPACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to the ARM debug and status registers. Please see "DPACC Data Register" on page 62 for more information. #### 5.4.1.6 APACC Instruction The APACC instruction connects the associated APACC Data Register chain between TDI and TDO. This instruction provides read and write access to the APACC Register of the ARM Debug Access Port (DAP). Shifting the proper data into this register and reading the data output from this register allows read and write access to internal components and buses through the Debug Port. Please see "APACC Data Register" on page 62 for more information. #### 5.4.1.7 IDCODE Instruction The IDCODE instruction connects the associated IDCODE Data Register chain between <code>TDI</code> and <code>TDO</code>. This instruction provides information on the manufacturer, part number, and version of the ARM core. This information can be used by testing equipment and debuggers to automatically configure their input and output data streams. IDCODE is the default instruction that is loaded into the JTAG Instruction Register when a Power-On-Reset (POR) is asserted, <code>TRST</code> is asserted, or the Test-Logic-Reset state is entered. Please see "IDCODE Data Register" on page 61 for more information. #### 5.4.1.8 BYPASS Instruction The BYPASS instruction connects the associated BYPASS Data Register chain between TDI and TDO. This instruction is used to create a minimum length serial path between the TDI and TDO ports. The BYPASS Data Register is a single-bit shift register. This instruction improves test efficiency by allowing components that are not needed for a specific test to be bypassed in the JTAG scan chain by loading them with the BYPASS instruction. Please see "BYPASS Data Register" on page 61 for more information. ## 5.4.2 Data Registers The JTAG module contains six Data Registers. These include: IDCODE, BYPASS, Boundary Scan, APACC, DPACC, and ABORT serial Data Register chains. Each of these Data Registers is discussed in the following sections. #### 5.4.2.1 IDCODE Data Register The format for the 32-bit IDCODE Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-3 on page 61. The standard requires that every JTAG-compliant device implement either the IDCODE instruction or the BYPASS instruction as the default instruction. The LSB of the IDCODE Data Register is defined to be a 1 to distinguish it from the BYPASS instruction, which has an LSB of 0. This allows auto configuration test tools to determine which instruction is the default instruction. The major uses of the JTAG port are for manufacturer testing of component assembly, and program development and debug. To facilitate the use of auto-configuration debug tools, the IDCODE instruction outputs a value of 0x3BA0.0477. This allows the debuggers to automatically configure themselves to work correctly with the Cortex-M3 during debug. Figure 5-3. IDCODE Register Format ## 5.4.2.2 BYPASS Data Register The format for the 1-bit BYPASS Data Register defined by the *IEEE Standard 1149.1* is shown in Figure 5-4 on page 61. The standard requires that every JTAG-compliant device implement either the BYPASS instruction or the IDCODE instruction as the default instruction. The LSB of the BYPASS Data Register is defined to be a 0 to distinguish it from the IDCODE instruction, which has an LSB of 1. This allows auto configuration test tools to determine which instruction is the default instruction. Figure 5-4. BYPASS Register Format #### 5.4.2.3 Boundary Scan Data Register The format of the Boundary Scan Data Register is shown in Figure 5-5 on page 62. Each GPIO pin, starting with a GPIO pin next to the JTAG port pins, is included in the Boundary Scan Data Register. Each GPIO pin has three associated digital signals that are included in the chain. These signals are input, output, and output enable, and are arranged in that order as can be seen in the figure. When the Boundary Scan Data Register is accessed with the SAMPLE/PRELOAD instruction, the input, output, and output enable from each digital pad are sampled and then shifted out of the chain to be verified. The sampling of these values occurs on the rising edge of <code>TCK</code> in the Capture DR state of the TAP controller. While the sampled data is being shifted out of the Boundary Scan chain in the Shift DR state of the TAP controller, new data can be preloaded into the chain for use with the EXTEST and INTEST instructions. These instructions either force data out of the controller, with the EXTEST instruction, or into the controller, with the INTEST instruction. ## Figure 5-5. Boundary Scan Register Format ## 5.4.2.4 APACC Data Register The format for the 35-bit APACC Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 5.4.2.5 DPACC Data Register The format for the 35-bit DPACC Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 5.4.2.6 ABORT Data Register The format for the 35-bit ABORT Data Register defined by ARM is described in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 6 System Control System control determines the overall operation of the device. It provides information about the device, controls the clocking to the core and individual peripherals, and handles reset detection and reporting. ## **6.1** Functional Description The System Control module provides the following capabilities: - Device identification (see "Device Identification" on page 63) - Local control, such as reset (see "Reset Control" on page 63), power (see "Power Control" on page 66) and clock control (see "Clock Control" on page 68) - System control (Run, Sleep, and Deep-Sleep modes); see "System Control" on page 73 ## 6.1.1 Device Identification Several read-only registers provide software with information on the microcontroller, such as version, part number, SRAM size, flash size, and other features. See the **DID0**, **DID1**, and **DC0-DC4** registers. #### 6.1.2 Reset Control This section discusses aspects of hardware functions during reset as well as system software requirements following the reset sequence. #### 6.1.2.1 CMOD0 and CMOD1 Test-Mode Control Pins Two pins, CMODO and CMODO, are defined for internal use for testing the microcontroller during manufacture. They have no end-user function and should not be used. The CMOD pins should be connected to ground. #### 6.1.2.2 Reset Sources The controller has five sources of reset: - **1.** External reset input pin ( $\overline{RST}$ ) assertion; see "External $\overline{RST}$ Pin" on page 64. - 2. Power-on reset (POR); see "Power-On Reset (POR)" on page 63. - 3. Internal brown-out (BOR) detector; see "Brown-Out Reset (BOR)" on page 65. - 4. Software-initiated reset (with the software reset registers); see "Software Reset" on page 66. - 5. A watchdog timer reset condition violation; see "Watchdog Timer Reset" on page 66. After a reset, the **Reset Cause (RESC)** register is set with the reset cause. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an internal POR is the cause, and then all the other bits in the **RESC** register are cleared except for the POR indicator. #### 6.1.2.3 Power-On Reset (POR) Note: The power-on reset also resets the JTAG controller. An external reset does not. The internal Power-On Reset (POR) circuit monitors the power supply voltage ( $V_{DD}$ ) and generates a reset signal to all of the internal logic including JTAG when the power supply ramp reaches a threshold value ( $V_{TH}$ ). The microcontroller must be operating within the specified operating parameters when the on-chip power-on reset pulse is complete. The 3.3-V power supply to the microcontroller must reach 3.0 V within 10 msec of $V_{DD}$ crossing 2.0 V to guarantee proper operation. For applications that require the use of an external reset signal to hold the microcontroller in reset longer than the internal POR, the $\overline{RST}$ input may be used as discussed in "External $\overline{RST}$ Pin" on page 64. The Power-On Reset sequence is as follows: - 1. The microcontroller waits for internal POR to go inactive. - 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, and the first instruction designated by the program counter, and then begins execution. The internal POR is only active on the initial power-up of the microcontroller. The Power-On Reset timing is shown in Figure 20-6 on page 515. #### 6.1.2.4 External RST Pin **Note:** It is recommended that the trace for the $\overline{RST}$ signal must be kept as short as possible. Be sure to place any components connected to the $\overline{RST}$ signal as close to the microcontroller as possible. If the application only uses the internal POR circuit, the $\overline{\text{RST}}$ input must be connected to the power supply $(V_{DD})$ through an optional pull-up resistor (0 to 100K $\Omega$ ) as shown in Figure 6-1 on page 64. Figure 6-1. Basic RST Configuration $R_{PU}$ = 0 to 100 k $\Omega$ The external reset pin (RST) resets the microcontroller including the core and all the on-chip peripherals except the JTAG TAP controller (see "JTAG Interface" on page 51). The external reset sequence is as follows: - 1. The external reset pin ( $\overline{RST}$ ) is asserted for the duration specified by $T_{MIN}$ and then de-asserted (see "Reset" on page 514). - 2. The internal reset is released and the core loads from memory the initial stack pointer, the initial program counter, and the first instruction designated by the program counter, and then begins execution. To improve noise immunity and/or to delay reset at power up, the $\overline{RST}$ input may be connected to an RC network as shown in Figure 6-2 on page 65. Figure 6-2. External Circuitry to Extend Power-On Reset $R_{PU} = 1 k\Omega$ to 100 $k\Omega$ $C_1 = 1 \text{ nF to } 10 \mu\text{F}$ If the application requires the use of an external reset switch, Figure 6-3 on page 65 shows the proper circuitry to use. Figure 6-3. Reset Circuit Controlled by Switch Typical $R_{PII}$ = 10 k $\Omega$ Typical $R_S = 470 \Omega$ $C_1 = 10 \text{ nF}$ The R<sub>PU</sub> and C<sub>1</sub> components define the power-on delay. The external reset timing is shown in Figure 20-5 on page 514. #### 6.1.2.5 Brown-Out Reset (BOR) A drop in the input voltage resulting in the assertion of the internal brown-out detector can be used to reset the controller. This is initially disabled and may be enabled by software. The system provides a brown-out detection circuit that triggers if the power supply $(V_{DD})$ drops below a brown-out threshold voltage $(V_{BTH})$ . If a brown-out condition is detected, the system may generate a controller interrupt or a system reset. Brown-out resets are controlled with the **Power-On and Brown-Out Reset Control (PBORCTL)** register. The BORIOR bit in the **PBORCTL** register must be set for a brown-out condition to trigger a reset. The brown-out reset is equivalent to an assertion of the external $\overline{\mathtt{RST}}$ input and the reset is held active until the proper $V_{DD}$ level is restored. The **RESC** register can be examined in the reset interrupt handler to determine if a Brown-Out condition was the cause of the reset, thus allowing software to determine what actions are required to recover. The internal Brown-Out Reset timing is shown in Figure 20-7 on page 515. #### 6.1.2.6 Software Reset Software can reset a specific peripheral or generate a reset to the entire system . Peripherals can be individually reset by software via three registers that control reset signals to each peripheral (see the **SRCRn** registers). If the bit position corresponding to a peripheral is set and subsequently cleared, the peripheral is reset. The encoding of the reset registers is consistent with the encoding of the clock gating control for peripherals and on-chip functions (see "System Control" on page 73). Note that all reset signals for all clocks of the specified unit are asserted as a result of a software-initiated reset. The entire system can be reset by software by setting the SYSRESETREQ bit in the Cortex-M3 Application Interrupt and Reset Control register resets the entire system including the core. The software-initiated system reset sequence is as follows: - 1. A software system reset is initiated by writing the SYSRESETREQ bit in the ARM Cortex-M3 Application Interrupt and Reset Control register. - 2. An internal reset is asserted. - **3.** The internal reset is deasserted and the controller loads from memory the initial stack pointer, the initial program counter, and the first instruction designated by the program counter, and then begins execution. The software-initiated system reset timing is shown in Figure 20-8 on page 515. #### 6.1.2.7 Watchdog Timer Reset The watchdog timer module's function is to prevent system hangs. The watchdog timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. After the first time-out event, the 32-bit counter is reloaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled, the watchdog timer asserts its reset signal to the system. The watchdog timer reset sequence is as follows: - 1. The watchdog timer times out for the second time without being serviced. - 2. An internal reset is asserted. - 3. The internal reset is released and the controller loads from memory the initial stack pointer, the initial program counter, the first instruction designated by the program counter, and begins execution. The watchdog reset timing is shown in Figure 20-9 on page 515. #### 6.1.3 Power Control The Stellaris<sup>®</sup> microcontroller provides an integrated LDO regulator that may be used to provide power to the majority of the controller's internal logic. For power reduction, the LDO regulator provides software a mechanism to adjust the regulated value, in small increments (VSTEP), over the range of 2.25 V to 2.75 V (inclusive)—or 2.5 V $\pm$ 10%. The adjustment is made by changing the value of the VADJ field in the **LDO Power Control (LDOPCTL)** register. Figure 6-4 on page 67 shows the power architecture. **Note:** On the printed circuit board, use the LDO output as the source of VDD25 input. In addition, the LDO requires decoupling capacitors. See "On-Chip Low Drop-Out (LDO) Regulator Characteristics" on page 508. Figure 6-4. Power Architecture #### 6.1.4 Clock Control System control determines the control of clocks in this part. #### 6.1.4.1 Fundamental Clock Sources There are multiple clock sources for use in the device: - Internal Oscillator (IOSC). The internal oscillator is an on-chip clock source. It does not require the use of any external components. The frequency of the internal oscillator is 12 MHz ± 30%. Applications that do not depend on accurate clock sources may use this clock source to reduce system cost. The internal oscillator is the clock source the device uses during and following POR. If the main oscillator is required, software must enable the main oscillator following reset and allow the main oscillator to stabilize before changing the clock reference. - Main Oscillator (MOSC). The main oscillator provides a frequency-accurate clock source by one of two means: an external single-ended clock source is connected to the OSC0 input pin, or an external crystal is connected across the OSC0 input and OSC1 output pins. If the PLL is being used, the crystal value must be one of the supported frequencies between 3.579545 MHz through 8.192 MHz (inclusive). If the PLL is not being used, the crystal may be any one of the supported frequencies between 1 MHz and 8.192 MHz. The single-ended clock source range is from DC through the specified speed of the device. The supported crystals are listed in the XTAL bit field in the RCC register (see page 85). - Internal 30-kHz Oscillator. The internal 30-kHz oscillator is similar to the internal oscillator, except that it provides an operational frequency of 30 kHz ± 50%. It is intended for use during Deep-Sleep power-saving modes. This power-savings mode benefits from reduced internal switching and also allows the main oscillator to be powered down. - External Real-Time Oscillator. The external real-time oscillator provides a low-frequency, accurate clock reference. It is intended to provide the system with a real-time clock source. The real-time oscillator is part of the Hibernation Module (see "Hibernation Module" on page 125) and may also provide an accurate source of Deep-Sleep or Hibernate mode power savings. The internal system clock (SysClk), is derived from any of the above sources plus two others: the output of the main internal PLL, and the internal oscillator divided by four (3 MHz $\pm$ 30%). The frequency of the PLL clock reference must be in the range of 3.579545 MHz to 8.192 MHz (inclusive). Table 6-1 on page 68 shows how the various clock sources can be used in a system. | Table | 6-1. | Clock | Source | Options | ò | |-------|------|-------|--------|---------|---| |-------|------|-------|--------|---------|---| | lock Source Drive PLL? | | | Used as SysClk? | | |-----------------------------------------|-----|--------------------------|-----------------|---------------------------| | Internal Oscillator (12 MHz) | No | BYPASS = 1 | Yes | BYPASS = 1, OSCSRC = 0x1 | | Internal Oscillator divide by 4 (3 MHz) | No | BYPASS = 1 | Yes | BYPASS = 1, OSCSRC = 0x2 | | Main Oscillator | Yes | BYPASS = 0, OSCSRC = 0x0 | Yes | BYPASS = 1, OSCSRC = 0x0 | | Internal 30-kHz Oscillator | No | BYPASS = 1 | Yes | BYPASS = 1, OSCSRC = 0x3 | | External Real-Time Oscillator | No | BYPASS = 1 | Yes | BYPASS = 1, OSCSRC2 = 0x7 | #### 6.1.4.2 Clock Configuration The Run-Mode Clock Configuration (RCC) and Run-Mode Clock Configuration 2 (RCC2) registers provide control for the system clock. The RCC2 register is provided to extend fields that offer additional encodings over the **RCC** register. When used, the **RCC2** register field values are used by the logic over the corresponding field in the **RCC** register. In particular, **RCC2** provides for a larger assortment of clock configuration options. These registers control the following clock functionality: - Source of clocks in sleep and deep-sleep modes - System clock derived from PLL or other clock source - Enabling/disabling of oscillators and PLL - Clock divisors - Crystal input selection Figure 6-5 on page 70 shows the logic for the main clock tree. The peripheral blocks are driven by the system clock signal and can be individually enabled/disabled. Figure 6-5. Main Clock Tree - a. Control provided by RCC register bit/field. - b. Control provided by RCC register bit/field or RCC2 register bit/field, if overridden with RCC2 register bit USERCC2. - c. Control provided by RCC2 register bit/field. - d. Also may be controlled by DSLPCLKCFG when in deep sleep mode. **Note:** The figure above shows all features available on all Stellaris® Fury-class devices. In the **RCC** register, the SYSDIV field specifies which divisor is used to generate the system clock from either the PLL output or the oscillator source (depending on how the BYPASS bit in this register is configured). When using the PLL, the VCO frequency of 400 MHz is predivided by 2 before the divisor is applied. Table 6-2 shows how the SYSDIV encoding affects the system clock frequency, depending on whether the PLL is used (BYPASS=0) or another clock source is used (BYPASS=1). The divisor is equivalent to the SYSDIV encoding plus 1. For a list of possible clock sources, see Table 6-1 on page 68. Table 6-2. Possible System Clock Frequencies Using the SYSDIV Field | SYSDIV | Divisor | Frequency<br>(BYPASS=0) | Frequency (BYPASS=1) | StellarisWare Parameter <sup>a</sup> | |--------|---------|-------------------------|---------------------------|--------------------------------------| | 0x0 | /1 | reserved | Clock source frequency/2 | SYSCTL_SYSDIV_1b | | 0x1 | /2 | reserved | Clock source frequency/2 | SYSCTL_SYSDIV_2 | | 0x2 | /3 | reserved | Clock source frequency/3 | SYSCTL_SYSDIV_3 | | 0x3 | /4 | 50 MHz | Clock source frequency/4 | SYSCTL_SYSDIV_4 | | 0x4 | /5 | 40 MHz | Clock source frequency/5 | SYSCTL_SYSDIV_5 | | 0x5 | /6 | 33.33 MHz | Clock source frequency/6 | SYSCTL_SYSDIV_6 | | 0x6 | /7 | 28.57 MHz | Clock source frequency/7 | SYSCTL_SYSDIV_7 | | 0x7 | /8 | 25 MHz | Clock source frequency/8 | SYSCTL_SYSDIV_8 | | 0x8 | /9 | 22.22 MHz | Clock source frequency/9 | SYSCTL_SYSDIV_9 | | 0x9 | /10 | 20 MHz | Clock source frequency/10 | SYSCTL_SYSDIV_10 | | 0xA | /11 | 18.18 MHz | Clock source frequency/11 | SYSCTL_SYSDIV_11 | | 0xB | /12 | 16.67 MHz | Clock source frequency/12 | SYSCTL_SYSDIV_12 | | 0xC | /13 | 15.38 MHz | Clock source frequency/13 | SYSCTL_SYSDIV_13 | | 0xD | /14 | 14.29 MHz | Clock source frequency/14 | SYSCTL_SYSDIV_14 | | 0xE | /15 | 13.33 MHz | Clock source frequency/15 | SYSCTL_SYSDIV_15 | | 0xF | /16 | 12.5 MHz (default) | Clock source frequency/16 | SYSCTL_SYSDIV_16 | a. This parameter is used in functions such as SysCtlClockSet() in the Stellaris Peripheral Driver Library. The SYSDIV2 field in the **RCC2** register is 2 bits wider than the SYSDIV field in the **RCC** register so that additional larger divisors up to /64 are possible, allowing a lower system clock frequency for improved Deep Sleep power consumption. When using the PLL, the VCO frequency of 400 MHz is predivided by 2 before the divisor is applied. The divisor is equivalent to the SYSDIV2 encoding plus 1. Table 6-3 shows how the SYSDIV2 encoding affects the system clock frequency, depending on whether the PLL is used (BYPASS2=0) or another clock source is used (BYPASS2=1). For a list of possible clock sources, see Table 6-1 on page 68. Table 6-3. Examples of Possible System Clock Frequencies Using the SYSDIV2 Field | SYSDIV2 | Divisor | Frequency<br>(BYPASS2=0) | Frequency (BYPASS2=1) | StellarisWare Parameter <sup>a</sup> | |---------|---------|--------------------------|---------------------------|--------------------------------------| | 0x00 | /1 | reserved | Clock source frequency/2 | SYSCTL_SYSDIV_1b | | 0x01 | /2 | reserved | Clock source frequency/2 | SYSCTL_SYSDIV_2 | | 0x02 | /3 | reserved | Clock source frequency/3 | SYSCTL_SYSDIV_3 | | 0x03 | /4 | 50 MHz | Clock source frequency/4 | SYSCTL_SYSDIV_4 | | 0x04 | /5 | 40 MHz | Clock source frequency/5 | SYSCTL_SYSDIV_5 | | 0x05 | /6 | 33.33 MHz | Clock source frequency/6 | SYSCTL_SYSDIV_6 | | 0x06 | /7 | 28.57 MHz | Clock source frequency/7 | SYSCTL_SYSDIV_7 | | 0x07 | /8 | 25 MHz | Clock source frequency/8 | SYSCTL_SYSDIV_8 | | 0x08 | /9 | 22.22 MHz | Clock source frequency/9 | SYSCTL_SYSDIV_9 | | 0x09 | /10 | 20 MHz | Clock source frequency/10 | SYSCTL_SYSDIV_10 | | | | | | | b. SYSCTL\_SYSDIV\_1 does not set the USESYSDIV bit. As a result, using this parameter without enabling the PLL results in the system clock having the same frequency as the clock source. Table 6-3. Examples of Possible System Clock Frequencies Using the SYSDIV2 Field (continued) | SYSDIV2 | | Frequency<br>(BYPASS2=0) | Frequency (BYPASS2=1) | StellarisWare Parameter <sup>a</sup> | |---------|-----|--------------------------|---------------------------|--------------------------------------| | 0x3F | /64 | 3.125 MHz | Clock source frequency/64 | SYSCTL_SYSDIV_64 | a. This parameter is used in functions such as SysCtlClockSet() in the Stellaris Peripheral Driver Library. ## 6.1.4.3 Crystal Configuration for the Main Oscillator (MOSC) The main oscillator supports the use of a select number of crystals. If the main oscillator is used by the PLL as a reference clock, the supported range of crystals is 3.579545 to 8.192 MHz, otherwise, the range of supported crystals is 1 to 8.192 MHz. The XTAL bit in the **RCC** register (see page 85) describes the available crystal choices and default programming values. Software configures the **RCC** register XTAL field with the crystal number. If the PLL is used in the design, the XTAL field value is internally translated to the PLL settings. ## 6.1.4.4 Main PLL Frequency Configuration The main PLL is disabled by default during power-on reset and is enabled later by software if required. Software specifies the output divisor to set the system clock frequency, and enables the main PLL to drive the output. The PLL operates at 400 MHz, but is divided by two prior to the application of the output divisor. If the main oscillator provides the clock reference to the main PLL, the translation provided by hardware and used to program the PLL is available for software in the **XTAL** to **PLL Translation** (**PLLCFG**) register (see page 88). The internal translation provides a translation within $\pm$ 1% of the targeted PLL VCO frequency. Table 20-9 on page 511 shows the actual PLL frequency and error for a given crystal choice. The Crystal Value field (XTAL) in the **Run-Mode Clock Configuration (RCC)** register (see page 85) describes the available crystal choices and default programming of the **PLLCFG** register. Any time the XTAL field changes, the new settings are translated and the internal PLL settings are updated. To configure the external 32-kHz real-time oscillator as the PLL input reference, program the OSCRC2 field in the **Run-Mode Clock Configuration 2 (RCC2)** register to be 0x7. #### 6.1.4.5 PLL Modes The PLL has two modes of operation: Normal and Power-Down - Normal: The PLL multiplies the input clock reference and drives the output. - Power-Down: Most of the PLL internal circuitry is disabled and the PLL does not drive the output. The modes are programmed using the RCC/RCC2 register fields (see page 85 and page 89). ## 6.1.4.6 PLL Operation If a PLL configuration is changed, the PLL output frequency is unstable until it reconverges (relocks) to the new setting. The time between the configuration change and relock is $T_{READY}$ (see Table 20-8 on page 511). During the relock time, the affected PLL is not usable as a clock reference. b. SYSCTL\_SYSDIV\_1 does not set the USESYSDIV bit. As a result, using this parameter without enabling the PLL results in the system clock having the same frequency as the clock source. PLL is changed by one of the following: - Change to the XTAL value in the RCC register—writes of the same value do not cause a relock. - Change in the PLL from Power-Down to Normal mode. A counter is defined to measure the $T_{READY}$ requirement. The counter is clocked by the main oscillator. The range of the main oscillator has been taken into account and the down counter is set to 0x1200 (that is, ~600 $\mu$ s at an 8.192 MHz external oscillator clock). Hardware is provided to keep the PLL from being used as a system clock until the $T_{READY}$ condition is met after one of the two changes above. It is the user's responsibility to have a stable clock source (like the main oscillator) before the **RCC/RCC2** register is switched to use the PLL. If the main PLL is enabled and the system clock is switched to use the PLL in one step, the system control hardware continues to clock the controller from the oscillator selected by the RCC/RCC2 register until the main PLL is stable (T<sub>READY</sub> time met), after which it changes to the PLL. Software can use many methods to ensure that the system is clocked from the main PLL, including periodically polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register, and enabling the PLL Lock interrupt. #### 6.1.5 System Control For power-savings purposes, the **RCGCn**, **SCGCn**, and **DCGCn** registers control the clock gating logic for each peripheral or block in the system while the controller is in Run, Sleep, and Deep-Sleep mode, respectively. There are four levels of operation for the device defined as: - Run Mode. In Run mode, the controller actively executes code. Run mode provides normal operation of the processor and all of the peripherals that are currently enabled by the RCGCn registers. The system clock can be any of the available clock sources including the PLL. - Sleep Mode. In Sleep mode, the clock frequency of the active peripherals is unchanged, but the processor and the memory subsystem are not clocked and therefore no longer execute code. Sleep mode is entered by the Cortex-M3 core executing a WFI(Wait for Interrupt) instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex™-M3 Technical Reference Manual for more details. - Peripherals are clocked that are enabled in the **SCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when the auto-clock gating is disabled. The system clock has the same source and frequency as that during Run mode. - Deep-Sleep Mode. In Deep-Sleep mode, the clock frequency of the active peripherals may change (depending on the Run mode clock configuration) in addition to the processor clock being stopped. An interrupt returns the device to Run mode from one of the sleep modes; the sleep modes are entered on request from the code. Deep-Sleep mode is entered by first writing the Deep Sleep Enable bit in the ARM Cortex-M3 NVIC system control register and then executing a WFI instruction. Any properly configured interrupt event in the system will bring the processor back into Run mode. See the system control NVIC section of the ARM® Cortex<sup>TM</sup>-M3 Technical Reference Manual for more details. The Cortex-M3 processor core and the memory subsystem are not clocked. Peripherals are clocked that are enabled in the **DCGCn** register when auto-clock gating is enabled (see the **RCC** register) or the **RCGCn** register when auto-clock gating is disabled. The system clock source is the main oscillator by default or the internal oscillator specified in the **DSLPCLKCFG** register if one is enabled. When the **DSLPCLKCFG** register is used, the internal oscillator is powered up, if necessary, and the main oscillator is powered down. If the PLL is running at the time of the WFI instruction, hardware will power the PLL down and override the SYSDIV field of the active **RCC/RCC2** register, to be determined by the DSDIVORIDE setting in the **DSLPCLKCFG** register, up to /16 or /64 respectively. When the Deep-Sleep exit event occurs, hardware brings the system clock back to the source and frequency it had at the onset of Deep-Sleep mode before enabling the clocks that had been stopped during the Deep-Sleep duration. ■ **Hibernate Mode.** In this mode, the power supplies are turned off to the main part of the device and only the Hibernation module's circuitry is active. An external wake event or RTC event is required to bring the device back to Run mode. The Cortex-M3 processor and peripherals outside of the Hibernation module see a normal "power on" sequence and the processor starts running code. It can determine that it has been restarted from Hibernate mode by inspecting the Hibernation module registers. Caution – If the Cortex-M3 Debug Access Port (DAP) has been enabled, and the device wakes from a low power sleep or deep-sleep mode, the core may start executing code before all clocks to peripherals have been restored to their run mode configuration. The DAP is usually enabled by software tools accessing the JTAG or SWD interface when debugging or flash programming. If this condition occurs, a Hard Fault is triggered when software accesses a peripheral with an invalid clock. A software delay loop can be used at the beginning of the interrupt routine that is used to wake up a system from a WFI (Wait For Interrupt) instruction. This stalls the execution of any code that accesses a peripheral register that might cause a fault. This loop can be removed for production software as the DAP is most likely not enabled during normal execution. Because the DAP is disabled by default (power on reset), the user can also power-cycle the device. The DAP is not enabled unless it is enabled through the JTAG or SWD interface. ## 6.2 Initialization and Configuration The PLL is configured using direct register writes to the RCC/RCC2 register. If the RCC2 register is being used, the USERCC2 bit must be set and the appropriate RCC2 bit/field is used. The steps required to successfully change the PLL-based system clock are: - 1. Bypass the PLL and system clock divider by setting the BYPASS bit and clearing the USESYS bit in the RCC register. This configures the system to run off a "raw" clock source and allows for the new PLL configuration to be validated before switching the system clock to the PLL. - 2. Select the crystal value (XTAL) and oscillator source (OSCSRC), and clear the PWRDN bit in RCC/RCC2. Setting the XTAL field automatically pulls valid PLL configuration data for the appropriate crystal, and clearing the PWRDN bit powers and enables the PLL and its output. - 3. Select the desired system divider (SYSDIV) in RCC/RCC2 and set the USESYS bit in RCC. The SYSDIV field determines the system frequency for the microcontroller. - 4. Wait for the PLL to lock by polling the PLLLRIS bit in the Raw Interrupt Status (RIS) register. - 5. Enable use of the PLL by clearing the BYPASS bit in RCC/RCC2. ## 6.3 Register Map Table 6-4 on page 75 lists the System Control registers, grouped by function. The offset listed is a hexadecimal increment to the register's address, relative to the System Control base address of 0x400F.E000. **Note:** Spaces in the System Control register space that are not used are reserved for future or internal use. Software should not modify any reserved memory address. Table 6-4. System Control Register Map | Offset | Name | Type | Reset | Description | See<br>page | |--------|---------|-------|-------------|-------------------------------------------------|-------------| | 0x000 | DID0 | RO | - | Device Identification 0 | 77 | | 0x004 | DID1 | RO | - | Device Identification 1 | 92 | | 0x008 | DC0 | RO | 0x007F.003F | Device Capabilities 0 | 94 | | 0x010 | DC1 | RO | 0x0100.30DF | Device Capabilities 1 | 95 | | 0x014 | DC2 | RO | 0x000F.1013 | Device Capabilities 2 | 97 | | 0x018 | DC3 | RO | 0x8300.0000 | Device Capabilities 3 | 99 | | 0x01C | DC4 | RO | 0x5000.007F | Device Capabilities 4 | 100 | | 0x030 | PBORCTL | R/W | 0x0000.7FFD | Brown-Out Reset Control | 79 | | 0x034 | LDOPCTL | R/W | 0x0000.0000 | LDO Power Control | 80 | | 0x040 | SRCR0 | R/W | 0x00000000 | Software Reset Control 0 | 120 | | 0x044 | SRCR1 | R/W | 0x00000000 | Software Reset Control 1 | 121 | | 0x048 | SRCR2 | R/W | 0x00000000 | Software Reset Control 2 | 123 | | 0x050 | RIS | RO | 0x0000.0000 | Raw Interrupt Status | 81 | | 0x054 | IMC | R/W | 0x0000.0000 | Interrupt Mask Control | 82 | | 0x058 | MISC | R/W1C | 0x0000.0000 | Masked Interrupt Status and Clear | 83 | | 0x05C | RESC | R/W | - | Reset Cause | 84 | | 0x060 | RCC | R/W | 0x0780.3AD1 | Run-Mode Clock Configuration | 85 | | 0x064 | PLLCFG | RO | - | XTAL to PLL Translation | 88 | | 0x070 | RCC2 | R/W | 0x0780.2810 | Run-Mode Clock Configuration 2 | 89 | | 0x100 | RCGC0 | R/W | 0x00000040 | Run Mode Clock Gating Control Register 0 | 102 | | 0x104 | RCGC1 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 1 | 108 | | 0x108 | RCGC2 | R/W | 0x00000000 | Run Mode Clock Gating Control Register 2 | 114 | | 0x110 | SCGC0 | R/W | 0x00000040 | Sleep Mode Clock Gating Control Register 0 | 104 | | 0x114 | SCGC1 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 1 | 110 | | 0x118 | SCGC2 | R/W | 0x00000000 | Sleep Mode Clock Gating Control Register 2 | 116 | | 0x120 | DCGC0 | R/W | 0x00000040 | Deep Sleep Mode Clock Gating Control Register 0 | 106 | Table 6-4. System Control Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |--------|------------|------|-------------|-------------------------------------------------|-------------| | 0x124 | DCGC1 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 1 | 112 | | 0x128 | DCGC2 | R/W | 0x00000000 | Deep Sleep Mode Clock Gating Control Register 2 | 118 | | 0x144 | DSLPCLKCFG | R/W | 0x0780.0000 | Deep Sleep Clock Configuration | 91 | # 6.4 Register Descriptions All addresses given are relative to the System Control base address of 0x400F.E000. ## Register 1: Device Identification 0 (DID0), offset 0x000 This register identifies the version of the device. Device Identification 0 (DID0) Base 0x400F.E000 Offset 0x000 Type RO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30:28 | VER | RO | 0x1 | DID0 Version | | | | | | This field defines the $\textbf{DID0}$ register format version. The version number is numeric. The value of the $\mathtt{VER}$ field is encoded as follows: | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID0</b> register format. | | 27:24 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 23:16 | CLASS | RO | 0x1 | Device Class | The CLASS field value identifies the internal design from which all mask sets are generated for all devices in a particular product line. The CLASS field value is changed for new product lines, for changes in fab process (for example, a remap or shrink), or any case where the MAJOR OR MINOR fields require differentiation from prior devices. The value of the CLASS field is encoded as follows (all other encodings are reserved): Value Description 0x1 Stellaris® Fury-class devices. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | MAJOR | RO | - | Major Revision | | | | | | This field specifies the major revision number of the device. The major revision reflects changes to base layers of the design. The major revision number is indicated in the part number as a letter (A for first revision, B for second, and so on). This field is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Revision A (initial device) | | | | | | 0x1 Revision B (first base layer revision) | | | | | | 0x2 Revision C (second base layer revision) | | | | | | and so on. | | 7:0 | MINOR | RO | - | Minor Revision | | | | | | This field specifies the minor revision number of the device. The minor revision reflects changes to the metal layers of the design. The ${\tt MINOR}$ field value is reset when the ${\tt MAJOR}$ field is changed. This field is numeric and is encoded as follows: | | | | | | Value Description | | | | | | 0x0 Initial device, or a major revision update. | | | | | | 0x1 First metal layer change. | | | | | | 0x2 Second metal layer change. | | | | | | and so on. | ## Register 2: Brown-Out Reset Control (PBORCTL), offset 0x030 This register is responsible for controlling reset conditions after initial power-on reset. #### Brown-Out Reset Control (PBORCTL) Base 0x400F.E000 Offset 0x030 Type R/W, reset 0x0000.7FFD | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIOR | R/W | 0 | BOR Interrupt or Reset | | | | | | This bit controls how a BOR event is signaled to the controller. If set, a reset is signaled. Otherwise, an interrupt is signaled. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 3: LDO Power Control (LDOPCTL), offset 0x034 The $\mathtt{VADJ}$ field in this register adjusts the on-chip output voltage ( $\mathsf{V}_{\mathsf{OUT}}$ ). #### LDO Power Control (LDOPCTL) Base 0x400F.E000 Offset 0x034 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | VADJ | R/W | 0x0 | LDO Output Voltage | This field sets the on-chip output voltage. The programming values for the $\mathtt{VADJ}$ field are provided below. | Value | $V_{OUT}(V)$ | |-----------|--------------| | 0x00 | 2.50 | | 0x01 | 2.45 | | 0x02 | 2.40 | | 0x03 | 2.35 | | 0x04 | 2.30 | | 0x05 | 2.25 | | 0x06-0x3F | Reserved | | 0x1B | 2.75 | | 0x1C | 2.70 | | 0x1D | 2.65 | | 0x1E | 2.60 | | 0x1F | 2.55 | ## Register 4: Raw Interrupt Status (RIS), offset 0x050 Central location for system control raw interrupts. These are set and cleared by hardware. Raw Interrupt Status (RIS) Base 0x400F.E000 Offset 0x050 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLRIS | RO | 0 | PLL Lock Raw Interrupt Status | | | | | | This bit is set when the PLL $\mathrm{T}_{\mathrm{READY}}$ Timer asserts. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORRIS | RO | 0 | Brown-Out Reset Raw Interrupt Status | | | | | | This bit is the raw interrupt status for any brown-out conditions. If set, a brown-out condition is currently active. This is an unregistered signal from the brown-out detection circuit. An interrupt is reported if the BORIM bit in the <b>IMC</b> register is set and the BORIOR bit in the <b>PBORCTL</b> register is cleared. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 5: Interrupt Mask Control (IMC), offset 0x054 Central location for system control interrupt masks. #### Interrupt Mask Control (IMC) Base 0x400F.E000 Offset 0x054 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLIM | R/W | 0 | PLL Lock Interrupt Mask | | | | | | This bit specifies whether a PLL Lock interrupt is promoted to a controller interrupt. If set, an interrupt is generated if PLLLRIS in <b>RIS</b> is set; otherwise, an interrupt is not generated. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORIM | R/W | 0 | Brown-Out Reset Interrupt Mask | | | | | | This bit specifies whether a brown-out condition is promoted to a controller interrupt. If set, an interrupt is generated if BORRIS is set; otherwise, an interrupt is not generated. | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 6: Masked Interrupt Status and Clear (MISC), offset 0x058 On a read, this register gives the current masked status value of the corresponding interrupt. All of the bits are R/W1C and this action also clears the corresponding raw interrupt bit in the RIS register (see page 81). Masked Interrupt Status and Clear (MISC) Base 0x400F.E000 Offset 0x058 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PLLLMIS | R/W1C | 0 | PLL Lock Masked Interrupt Status | | | | | | This bit is set when the PLL $\rm T_{READY}$ timer asserts. The interrupt is cleared by writing a 1 to this bit. | | 5:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | BORMIS | R/W1C | 0 | BOR Masked Interrupt Status | | | | | | The ${\tt BORMIS}$ is simply the ${\tt BORRIS}$ ANDed with the mask value, ${\tt BORIM}.$ | | 0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 7: Reset Cause (RESC), offset 0x05C This register is set with the reset cause after reset. The bits in this register are sticky and maintain their state across multiple reset sequences, except when an power-on reset is the cause, in which case, all bits other than POR in the **RESC** register are cleared. #### Reset Cause (RESC) Base 0x400F.E000 Offset 0x05C Type R/W, reset - | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SW | R/W | - | Software Reset When set, indicates a software reset is the cause of the reset event. | | 3 | WDT | R/W | - | Watchdog Timer Reset When set, indicates a watchdog reset is the cause of the reset event. | | 2 | BOR | R/W | - | Brown-Out Reset When set, indicates a brown-out reset is the cause of the reset event. | | 1 | POR | R/W | - | Power-On Reset When set, indicates a power-on reset is the cause of the reset event. | | 0 | EXT | R/W | - | External Reset When set, indicates an external reset ( $\overline{\tt RST}$ assertion) is the cause of the reset event. | ## Register 8: Run-Mode Clock Configuration (RCC), offset 0x060 This register is defined to provide source control and frequency speed. Run-Mode Clock Configuration (RCC) Base 0x400F.E000 Offset 0x060 Type R/W, reset 0x0780.3AD1 | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:28 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 27 | ACG | R/W | 0 | Auto Clock Gating | | | | | | This bit specifies whether the system uses the Sleep-Mode Clock Gating Control (SCGCn) registers and Deep-Sleep-Mode Clock Gating Control (DCGCn) registers if the controller enters a Sleep or Deep-Sleep mode (respectively). If set, the SCGCn or DCGCn registers are used to control the clocks distributed to the peripherals when the controller is in a sleep mode. Otherwise, the Run-Mode Clock Gating Control (RCGCn) registers are used when the controller enters a sleep mode. | | | | | | The <b>RCGCn</b> registers are always used to control the clocks in Run mode. | | | | | | This allows peripherals to consume less power when the controller is in a sleep mode and the peripheral is unused. | | 26:23 | SYSDIV | R/W | 0xF | System Clock Divisor | | | | | | Specifies which divisor is used to generate the system clock from either the PLL output or the oscillator source (depending on how the BYPASS bit in this register is configured). See Table 6-2 on page 71 for bit encodings. | | | | | | If the SYSDIV value is less than MINSYSDIV (see page 95), and the PLL is being used, then the MINSYSDIV value is used as the divisor. | | | | | | If the PLL is not being used, the ${\tt SYSDIV}$ value can be less than ${\tt MINSYSDIV}.$ | | 22 | USESYSDIV | R/W | 0 | Enable System Clock Divider | | | | | | Use the system clock divider as the source for the system clock. The system clock divider is forced to be used when the PLL is selected as | June 22, 2010 85 the source. ${\tt SYSDIV}$ field in this register. If the USERCC2 bit in the RCC2 register is set, then the $\tt SYSDIV2$ field in the RCC2 register is used as the system clock divider rather than the | Bit/Field | Name | Туре | Reset | Description | | | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 21:14 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | 13 | PWRDN | R/W | 1 | PLL Power Down | | | | | | | | | | This bit connects to the PLL PWRDN input. The reset value of 1 powers down the PLL. | | | | | | 12 | reserved | RO | 1 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | 11 | BYPASS | R/W | 1 | PLL Bypass | | | | | | | | | | Chooses whether the system clock is derived from the PLL output or the OSC source. If set, the clock that drives the system is the OSC source. Otherwise, the clock that drives the system is the PLL output clock divided by the system divider. | | | | | | | | | | See Table 6-2 on page 71 for programming guidelines. | | | | | | 10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | 9:6 | XTAL | R/W | 0xB | Crystal Value | | | | | | | | | | This field specifies the crystal value attached to the main oscillator. The encoding for this field is provided below. Depending on the crystal used, | | | | | | | | | | the PLL frequency may not be exactly 400 MHz (see Table 20-9 on page 511 for more information). | | | | | | | | | | | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Crystal Frequency (MHz) Using | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Crystal Frequency (MHz) Using Using the PLL the PLL | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL the PLL 0x0 1.000 reserved | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz 0x6 4 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL Crystal Frequency (MHz) Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz 0x6 4 MHz 0x7 4.096 MHz 0x8 4.9152 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL Crystal Frequency (MHz) Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz 0x6 4 MHz 0x7 4.096 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL Crystal Frequency (MHz) Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz 0x6 4 MHz 0x7 4.096 MHz 0x8 4.9152 MHz 0x9 5 MHz 0xA 5.12 MHz | | | | | | | | | | 20-9 on page 511 for more information). Value Crystal Frequency (MHz) Not Using the PLL Crystal Frequency (MHz) Using the PLL 0x0 1.000 reserved 0x1 1.8432 reserved 0x2 2.000 reserved 0x3 2.4576 reserved 0x4 3.579545 MHz 0x5 3.6864 MHz 0x6 4 MHz 0x7 4.096 MHz 0x8 4.9152 MHz 0x9 5 MHz | | | | | 0xC 0xD 0xE 0xF 6.144 MHz 7.3728 MHz 8 MHz 8.192 MHz | Bit/Field | Name | Туре | Reset | Description | | | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 5:4 | OSCSRC | R/W | 0x1 | Oscillator Source Selects the input source for the OSC. The values are: | | | | | | | | | | Value Input Source 0x0 MOSC | | | | | | | | | | Main oscillator 0x1 IOSC | | | | | | | | | | Internal oscillator (default) 0x2 IOSC/4 | | | | | | | | | | Internal oscillator / 4 0x3 30 kHz | | | | | | | | | | 30-KHz internal oscillator | | | | | | | | | | For additional oscillator sources, see the RCC2 register. | | | | | | 3:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | 1 | IOSCDIS | R/W | 0 | Internal Oscillator Disable | | | | | | | | | | 0: Internal oscillator (IOSC) is enabled. | | | | | | | | | | 1: Internal oscillator is disabled. | | | | | | 0 | MOSCDIS | R/W | 1 | Main Oscillator Disable | | | | | | | | | | 0: Main oscillator is enabled . | | | | | | | | | | 1: Main oscillator is disabled (default). | | | | | June 22, 2010 87 ## Register 9: XTAL to PLL Translation (PLLCFG), offset 0x064 This register provides a means of translating external crystal frequencies into the appropriate PLL settings. This register is initialized during the reset sequence and updated anytime that the XTAL field changes in the **Run-Mode Clock Configuration (RCC)** register (see page 85). The PLL frequency is calculated using the PLLCFG field values, as follows: PLLFreq = OSCFreq \* F / (R + 1) #### XTAL to PLL Translation (PLLCFG) Base 0x400F.E000 Offset 0x064 Type RO, reset - | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:14 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13:5 | F | RO | - | PLL F Value This field specifies the value supplied to the PLL's F input. | | 4:0 | R | RO | - | PLL R Value | This field specifies the value supplied to the PLL's R input. ## Register 10: Run-Mode Clock Configuration 2 (RCC2), offset 0x070 This register overrides the RCC equivalent register fields, as shown in Table 6-5, when the USERCC2 bit is set, allowing the extended capabilities of the RCC2 register to be used while also providing a means to be backward-compatible to previous parts. Each RCC2 field that supersedes an RCC field is located at the same LSB bit position; however, some RCC2 fields are larger than the corresponding RCC field. Table 6-5. RCC2 Fields that Override RCC fields | RCC2 Field | Overrides RCC Field | |----------------------|---------------------| | SYSDIV2, bits[28:23] | SYSDIV, bits[26:23] | | PWRDN2, bit[13] | PWRDN, bit[13] | | BYPASS2, bit[11] | BYPASS, bit[11] | | OSCSRC2, bits[6:4] | oscsrc, bits[5:4] | Run-Mode Clock Configuration 2 (RCC2) Base 0x400F.E000 Offset 0x070 Type R/W, reset 0x0780.2810 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | USERCC2 | R/W | 0 | Use RCC2 | | | | | | When set, overrides the RCC register fields. | | 30:29 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28:23 | SYSDIV2 | R/W | 0x0F | System Clock Divisor | | | | | | Specifies which divisor is used to generate the system clock from either the PLL output or the oscillator source (depending on how the BYPASS2 bit is configured). SYSDIV2 is used for the divisor when both the USESYSDIV bit in the RCC register and the USERCC2 bit in this register are set. See Table 6-3 on page 71 for programming guidelines. | | 22:14 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 13 | PWRDN2 | R/W | 1 | Power-Down PLL | | | | | | When set, powers down the PLL. | | 12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | | | | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 11 | BYPASS2 | R/W | 1 | Bypass PLL | | | | | | | | | | | When set, bypasses the PLL for the clock source. | | | | | | | | | | | See Table 6-3 on page 71 for programming guidelines. | | | | | | | 10:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | 6:4 | OSCSRC2 | R/W | 0x1 | Oscillator Source | | | | | | | | | | | Selects the input source for the OSC. The values are: | | | | | | | | | | | Value Description | | | | | | | | | | | 0x0 MOSC | | | | | | | | | | | Main oscillator | | | | | | | | | | | 0x1 IOSC | | | | | | | | | | | Internal oscillator | | | | | | | | | | | 0x2 IOSC/4 | | | | | | | | | | | Internal oscillator / 4 | | | | | | | | | | | 0x3 30 kHz | | | | | | | | | | | 30-kHz internal oscillator | | | | | | | | | | | 0x4 Reserved | | | | | | | | | | | 0x5 Reserved | | | | | | | | | | | 0x6 Reserved | | | | | | | | | | | 0x7 32 kHz | | | | | | | | | | | 32.768-kHz external oscillator | | | | | | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | ### Register 11: Deep Sleep Clock Configuration (DSLPCLKCFG), offset 0x144 This register provides configuration information for the hardware control of Deep Sleep Mode. Deep Sleep Clock Configuration (DSLPCLKCFG) Name reserved Type RO RO reserved 0x0 Reset 0x0 Base 0x400F.E000 Offset 0x144 Bit/Field 31:29 3:0 Type R/W, reset 0x0780.0000 Description Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be | | | | | preserved across a read-modify-write operation. | | | | | | |-------|------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 28:23 | DSDIVORIDE | R/W | 0x0F | Divider Field Override | | | | | | | | | | | 6-bit system divider field to override when Deep-Sleep occurs with PLL running. | | | | | | | 22:7 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | 6:4 | DSOSCSRC | R/W | 0x0 | Clock Source | | | | | | | | | | | Specifies the clock source during Deep-Sleep mode. | | | | | | | | | | | Value Description | | | | | | | | | | | 0x0 MOSC | | | | | | | | | | | Use main oscillator as source. | | | | | | | | | | | 0x1 IOSC | | | | | | | | | | | Use internal 12-MHz oscillator as source. | | | | | | | | | | | 0x2 Reserved | | | | | | | | | | | 0x3 30 kHz | | | | | | | | | | | Use 30-kHz internal oscillator as source. | | | | | | | | | | | 0x4 Reserved | | | | | | | | | | | 0x5 Reserved | | | | | | June 22, 2010 91 0x6 0x7 Reserved Use 32.768-kHz external oscillator as source. preserved across a read-modify-write operation. Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be 32 kHz ## Register 12: Device Identification 1 (DID1), offset 0x004 This register identifies the device family, part number, temperature range, pin count, and package type. Device Identification 1 (DID1) Base 0x400F.E000 Offset 0x004 Type RO, reset - | | | | - | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:28 | VER | RO | 0x1 | DID1 Version | | | | | | This field defines the <b>DID1</b> register format version. The version number is numeric. The value of the $VER$ field is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x1 Second version of the <b>DID1</b> register format. | | 27:24 | FAM | RO | 0x0 | Family | | | | | | This field provides the family identification of the device within the Luminary Micro product portfolio. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x0 Stellaris family of microcontollers, that is, all devices with external part numbers starting with LM3S. | | 23:16 | PARTNO | RO | 0x61 | Part Number | | | | | | This field provides the part number of the device within the family. The value is encoded as follows (all other encodings are reserved): | | | | | | Value Description | | | | | | 0x61 LM3S8630 | | 15:13 | PINCOUNT | RO | 0x2 | Package Pin Count | | | | | | This field specifies the number of pins on the device package. The value is encoded as follows (all other encodings are reserved): | Value Description 100-pin or 108-ball package | Bit/Field | Name | Туре | Reset | Description | | | | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 12:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | 7:5 | TEMP | RO | - | Temperature Range | | | | | | | | | | This field specifies the temperature rating of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | | | | | Value Description | | | | | | | | | | 0x0 Commercial temperature range (0°C to 70°C) | | | | | | | | | | 0x1 Industrial temperature range (-40°C to 85°C) | | | | | | | | | | 0x2 Extended temperature range (-40°C to 105°C) | | | | | | 4:3 | PKG | RO | - | Package Type | | | | | | | | | | This field specifies the package type. The value is encoded as follows (all other encodings are reserved): | | | | | | | | | | Value Description | | | | | | | | | | 0x0 SOIC package | | | | | | | | | | 0x1 LQFP package | | | | | | | | | | 0x2 BGA package | | | | | | 2 | ROHS | RO | 1 | RoHS-Compliance | | | | | | | | | | This bit specifies whether the device is RoHS-compliant. A 1 indicates the part is RoHS-compliant. | | | | | | 1:0 | QUAL | RO | - | Qualification Status | | | | | | | | | | This field specifies the qualification status of the device. The value is encoded as follows (all other encodings are reserved): | | | | | | | | | | Value Description | | | | | | | | | | 0x0 Engineering Sample (unqualified) | | | | | | | | | | 0x1 Pilot Production (unqualified) | | | | | | | | | | 0x2 Fully Qualified | | | | | | | | | | | | | | | ## Register 13: Device Capabilities 0 (DC0), offset 0x008 This register is predefined by the part and can be used to verify features. Device Capabilities 0 (DC0) Base 0x400F.E000 Offset 0x008 Type RO, reset 0x007F.003F | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|--------|---------------------------------------------------------------------------------------------------| | 31:16 | SRAMSZ | RO | 0x007F | SRAM Size Indicates the size of the on-chip SRAM memory. Value Description 0x007F 32 KB of SRAM | | 15:0 | FLASHSZ | RO | 0x003F | Flash Size | Indicates the size of the on-chip flash memory. Value Description 0x003F 128 KB of Flash #### Register 14: Device Capabilities 1 (DC1), offset 0x010 This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: CANs, PWM, ADC, Watchdog timer, Hibernation module, and debug capabilities. This register also indicates the maximum clock frequency and maximum ADC sample rate. The format of this register is consistent with the **RCGC0**, **SCGC0**, and **DCGC0** clock control registers and the **SRCR0** software reset control register. #### Device Capabilities 1 (DC1) HIB RO Base 0x400F.E000 Offset 0x010 Type RO, reset 0x0100.30DF | | | | | reserved | 1 | | CAN0 | CAN0 reserved | | | | | | | | | | |-------|-----------|------|--------|----------|------------|-----|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|-------------|-----------|-----------|-----------|---------|--| | Туре | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MINS | YSDIV | ' | ' | res | erved | | MPU | НІВ | reserved | PLL | WDT | swo | SWD | JTAG | | | Туре | RO | | Reset | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | | Е | Bit/Field | | Nam | ne | Type Reset | | Reset | Des | Description | | | | | | | | | | | 31:25 | | reserv | /ed | RO | ) | 0 | Soft | ware sh | ould not | rely on th | ne value | of a res | erved hit | To prov | vide | | | | 01.20 | | 10001 | | | | Ü | | | | ure produ | | | | | | | | | | | | | | | | pres | served a | cross a r | read-mod | lify-write | operation | n. | | | | | | 24 | | CAN | 10 | RC | ) | 1 | CAN | N Module | 0 Prese | ent | | | | | | | | | | | | | | | | Whe | en set. in | dicates | that CAN | l unit 0 is | s presen | t. | | | | | | | | | | | | | | • | | | | | | | | | | | 23:16 | | reserv | /ed | RC | ) | 0 | | | | rely on th | | | | | | | | | | | | | | | | | compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | | | | | 15:12 | | MINSY | SDIV | RO | ) | 0x3 | Sys | System Clock Divider | | | | | | | | | | | | | | | | | | | Minimum 4-bit divider value for system clock. The reset value is | | | | | | | | | | | | | | | | | | | | | t. See the using the | | - | or how to | change | the | | | | | | | | | | | | Value Description | | | | | | | | | | | | | | | | | | 0x3 | 0x3 Specifies a 50-MHz CPU clock with a PLL divider of 4. | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | 11:8 | | reserv | /ed | RO | ) | 0 | Soft | ware sh | ould not | rely on th | ne value | of a res | erved bit | To prov | vide | | | | | | | | | | · | | Software should not rely on the value of a reserved bit. To provice compatibility with future products, the value of a reserved bit should be bit. | | | | | | | | | | | | | | | | | | pres | served a | cross a r | read-mod | lify-write | operation | n. | | | | | | 7 | | MP | IJ | RC | ) | 1 | MPU | J Preser | nt | | | | | | | | | | | | | | | | | Whe | en set. in | dicates | that the C | Cortex-M | 3 Memo | rv Prote | ction Uni | t (MPU) | | | | | | | | | | | mod | lule is pre | esent. Se | ee the AR | | | | | | | | | | | | | | | | for c | details or | the MP | U. | | | | | | | Hibernation Module Present When set, indicates that the Hibernation module is present. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | PLL | RO | 1 | PLL Present | | | | | | When set, indicates that the on-chip Phase Locked Loop (PLL) is present. | | 3 | WDT | RO | 1 | Watchdog Timer Present | | | | | | When set, indicates that a watchdog timer is present. | | 2 | SWO | RO | 1 | SWO Trace Port Present | | | | | | When set, indicates that the Serial Wire Output (SWO) trace port is present. | | 1 | SWD | RO | 1 | SWD Present | | | | | | When set, indicates that the Serial Wire Debugger (SWD) is present. | | 0 | JTAG | RO | 1 | JTAG Present | | | | | | When set, indicates that the JTAG debugger interface is present. | ## Register 15: Device Capabilities 2 (DC2), offset 0x014 This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Analog Comparators, General-Purpose Timers, I2Cs, QEIs, SSIs, and UARTs. The format of this register is consistent with the **RCGC1**, **SCGC1**, and **DCGC1** clock control registers and the **SRCR1** software reset control register. #### Device Capabilities 2 (DC2) 30 Base 0x400F.E000 Offset 0x014 Type RO, reset 0x000F.1013 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-----------|----------|---------|---------|---------|---------|---------|----------|------------|-----------|-----------|-----------|-----------------------------------|----------|------------|---------| | | | | | | | res | erved | | | | | <b>'</b> | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | Type Reset | RO<br>0 RO<br>1 | RO<br>1 | RO<br>1 | RO<br>1 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | I2C0 | ĺ | | 1 | reserved | | | | SSI0 | rese | rved | UART1 | UART0 | | Type<br>Reset | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>1 | RO<br>0 RO<br>1 | RO<br>0 | RO<br>0 | RO<br>1 | RO<br>1 | | E | Bit/Field | | Nam | ne | Тур | oe . | Reset | Desc | cription | | | | | | | | | | 31:20 | | reserv | ved | R | O | 0 | com | patibility | with futu | ure prodi | ucts, the | of a reservalue of | a reserv | | | | | 19 | | TIME | R3 | R | ) | 1 | Time | er 3 Pres | sent | | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that Gen | eral-Pur | pose Tim | ner modu | ıle 3 is p | resent. | | | 18 | | TIME | R2 | R | ) | 1 | Time | er 2 Pres | sent | | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that Gen | eral-Pur | pose Tim | ner modu | ıle 2 is p | resent. | | | 17 | | TIME | R1 | R | ) | 1 | Time | er 1 Pres | sent | | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that Gen | eral-Pur | pose Tim | ner modu | ıle 1 is p | resent. | | | 16 | | TIME | R0 | R | ) | 1 | Time | er 0 Pres | sent | | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that Gen | eral-Pur | pose Tim | ner modu | ıle 0 is p | resent. | | | 15:13 | | reserv | ved | R | ) | 0 | com | patibility | with futu | ure prod | ucts, the | of a reservatue of operation | a reserv | | | | | 12 | | I2C | 0 | R | ) | 1 | I2C I | Module | 0 Preser | nt | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that I2C | module | 0 is pres | ent. | | | | | 11:5 | | reserv | ved | R | ) | 0 | com | patibility | with futu | ure prod | ucts, the | of a reservalue of<br>e operation | a reserv | | | | | 4 | | SSI | 0 | R | ) | 1 | SSIC | ) Presen | it | | | | | | | | | | | | | | | | Whe | n set, in | dicates t | that SSI | module | 0 is pres | ent. | | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | RO | 1 | UART1 Present | | | | | | When set, indicates that UART module 1 is present. | | 0 | UART0 | RO | 1 | UART0 Present | | | | | | When set, indicates that UART module 0 is present. | #### Register 16: Device Capabilities 3 (DC3), offset 0x018 This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Analog Comparator I/Os, CCP I/Os, ADC I/Os, and PWM I/Os. Device Capabilities 3 (DC3) Base 0x400F.E000 Offset 0x018 preserved across a read-modify-write operation. ## Register 17: Device Capabilities 4 (DC4), offset 0x01C This register provides a list of features available in the system. The Stellaris family uses this register format to indicate the availability of the following family features in the specific device: Ethernet MAC and PHY, GPIOs, and CCP I/Os. The format of this register is consistent with the **RCGC2**, **SCGC2**, and **DCGC2** clock control registers and the **SRCR2** software reset control register. Device Capabilities 4 (DC4) Base 0x400F.E000 Offset 0x01C Offset 0x01C Type RO, reset 0x5000.007F | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | RO | 1 | Ethernet PHY0 Present | | | | | | When set, indicates that Ethernet PHY module 0 is present. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | RO | 1 | Ethernet MAC0 Present | | | | | | When set, indicates that Ethernet MAC module 0 is present. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | RO | 1 | GPIO Port G Present | | | | | | When set, indicates that GPIO Port G is present. | | 5 | GPIOF | RO | 1 | GPIO Port F Present | | | | | | When set, indicates that GPIO Port F is present. | | 4 | GPIOE | RO | 1 | GPIO Port E Present | | | | | | When set, indicates that GPIO Port E is present. | | 3 | GPIOD | RO | 1 | GPIO Port D Present | | | | | | When set, indicates that GPIO Port D is present. | | 2 | GPIOC | RO | 1 | GPIO Port C Present | | | | | | When set, indicates that GPIO Port C is present. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------------------------| | 1 | GPIOB | RO | 1 | GPIO Port B Present | | | | | | When set, indicates that GPIO Port B is present. | | 0 | GPIOA | RO | 1 | GPIO Port A Present | | | | | | When set, indicates that GPIO Port A is present. | ## Register 18: Run Mode Clock Gating Control Register 0 (RCGC0), offset 0x100 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 0 (RCGC0) Base 0x400F.E000 Offset 0x100 Type R/W, reset 0x00000040 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | CAN0 | R/W | 0 | CAN0 Clock Gating Control | | | | | | This bit controls the clock gating for CAN unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 23:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | HIB | R/W | 1 | HIB Clock Gating Control | | | | | | This bit controls the clock gating for the Hibernation module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 5:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit | a bus fault. receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 19: Sleep Mode Clock Gating Control Register 0 (SCGC0), offset 0x110 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 0 (SCGC0) Base 0x400F.E000 Offset 0x110 Type R/W, reset 0x00000040 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|---------|---------|----------|----------|---------|----|------|----|----------|------|------|------|---------|----------|----| | | | 1 | 1 | reserved | , ,<br>, | | ' | CAN0 | | | | rese | rved | | ' ' | | | Type | RO R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 1 | 1 | reserved | | 1 | 1 | | HIB | rese | rved | WDT | | reserved | | | Type | RO R/W | RO | RO | R/W | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | RO<br>0 | RO<br>0 | RO<br>0 | | RO<br>0 | | | | R/W<br>1 | | | | RO<br>0 | RO<br>0 | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | CAN0 | R/W | 0 | CAN0 Clock Gating Control | | | | | | This bit controls the clock gating for CAN unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 23:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | HIB | R/W | 1 | HIB Clock Gating Control | | | | | | This bit controls the clock gating for the Hibernation module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 5:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and | receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, a read or write to the unit generates a bus fault. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 20: Deep Sleep Mode Clock Gating Control Register 0 (DCGC0), offset 0x120 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC0** is the clock configuration register for running operation, **SCGC0** for Sleep operation, and **DCGC0** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 0 (DCGC0) Base 0x400F.E000 Offset 0x120 Type R/W, reset 0x00000040 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |--------|----|----|----|----------|----------|----|----|------|----|-----|------|------|------|----|----------|----| | | | 1 | 1 | reserved | | | 1 | CAN0 | | 1 | 1 | rese | rved | | | | | Type • | RO R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | ' | 1 | reserved | | 1 | 1 | | HIB | rese | rved | WDT | | reserved | | | Type | RO R/W | RO | RO | R/W | RO | RO | RO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | CAN0 | R/W | 0 | CAN0 Clock Gating Control | | | | | | This bit controls the clock gating for CAN unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 23:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | HIB | R/W | 1 | HIB Clock Gating Control | | | | | | This bit controls the clock gating for the Hibernation module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. | | 5:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Clock Gating Control | | | | | | This bit controls the clock gating for the WDT module. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and | a bus fault. disabled. If the unit is unclocked, a read or write to the unit generates | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 21: Run Mode Clock Gating Control Register 1 (RCGC1), offset 0x104 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, SCGC1 for Sleep operation, and DCGC1 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 1 (RCGC1) Base 0x400F.E000 Offset 0x104 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. | unit will generate a bus fault. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control | | | | | | This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 22: Sleep Mode Clock Gating Control Register 1 (SCGC1), offset 0x114 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 1 (SCGC1) Base 0x400F.E000 Offset 0x114 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|----|----------|----|------|----|------|------|----------|----|----|----|------|--------|--------|--------|--------| | | | | | 1 | 1 | rese | rved | 1 | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | Туре | RO R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | I2C0 | | | | reserved | | | | SSI0 | rese | rved | UART1 | UART0 | | Type<br>Reset | RO | RO | RO | R/W | RO R/W | RO | RO | R/W | R/W | | | | | 0 | | | 0 | 0 | | | 0 | | 0 | | | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control | | | | | | This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | June 22, 2010 111 # Register 23: Deep Sleep Mode Clock Gating Control Register 1 (DCGC1), offset 0x124 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. **RCGC1** is the clock configuration register for running operation, **SCGC1** for Sleep operation, and **DCGC1** for Deep-Sleep operation. Setting the ACG bit in the **Run-Mode Clock Configuration (RCC)** register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 1 (DCGC1) Base 0x400F.E000 Offset 0x124 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----------|----|------|----|------|------|----------|----|----|----|------|--------|--------|--------|--------| | | | | | | | rese | rved | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | Type | RO R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | I2C0 | | | | reserved | | | | SSI0 | rese | rved | UART1 | UART0 | | Туре | RO | RO | RO | R/W | RO R/W | RO | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 3. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 18 | TIMER2 | R/W | 0 | Timer 2 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 2. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 17 | TIMER1 | R/W | 0 | Timer 1 Clock Gating Control | This bit controls the clock gating for General-Purpose Timer module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TIMER0 | R/W | 0 | Timer 0 Clock Gating Control | | | | | | This bit controls the clock gating for General-Purpose Timer module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | R/W | 0 | I2C0 Clock Gating Control | | | | | | This bit controls the clock gating for I2C module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 11:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Clock Gating Control | | | | | | This bit controls the clock gating for SSI module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 1. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | UART0 | R/W | 0 | UART0 Clock Gating Control | | | | | | This bit controls the clock gating for UART module 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | June 22, 2010 113 # Register 24: Run Mode Clock Gating Control Register 2 (RCGC2), offset 0x108 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. RCGC2 is the clock configuration register for running operation, SCGC2 for Sleep operation, and DCGC2 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Run Mode Clock Gating Control Register 2 (RCGC2) Base 0x400F.E000 Offset 0x108 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Clock Gating Control This bit controls the clock gating for Ethernet PHY unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Clock Gating Control This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control This bit controls the clock gating for Port G. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If | the unit is unclocked, reads or writes to the unit will generate a bus fault. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 25: Sleep Mode Clock Gating Control Register 2 (SCGC2), offset 0x118 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. RCGC2 is the clock configuration register for running operation, SCGC2 for Sleep operation, and DCGC2 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Sleep Mode Clock Gating Control Register 2 (SCGC2) Base 0x400F.E000 Offset 0x118 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|-------|----------|-------|----------|----|----|----|--------|-------|-------|-------|-------|-------|-------|-------| | | reserved | EPHY0 | reserved | EMAC0 | | | 1 | 1 | 1 | rese | rved | | | 1 | | | | Type | RO | R/W | RO | R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 1 | 1 | reserved | | 1 | ı | )<br>I | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Type | RO R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet PHY unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control | | | | | | This bit controls the clock gating for Port G. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 26: Deep Sleep Mode Clock Gating Control Register 2 (DCGC2), offset 0x128 This register controls the clock gating logic. Each bit controls a clock enable for a given interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that all functional units are disabled. It is the responsibility of software to enable the ports necessary for the application. Note that these registers may contain more bits than there are interfaces, functions, or units to control. This is to assure reasonable code compatibility with other family and future parts. RCGC2 is the clock configuration register for running operation, SCGC2 for Sleep operation, and DCGC2 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration (RCC) register specifies that the system uses sleep modes. Deep Sleep Mode Clock Gating Control Register 2 (DCGC2) Base 0x400F.E000 Offset 0x128 | Type R/W, | reset | 0x00000000 | |-----------|-------|------------| |-----------|-------|------------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|-------|----------|-------|----------|----|----|-----|----|-------|-------|-------|-------|-------|-------|-------| | | reserved | EPHY0 | reserved | EMAC0 | ı | | 1 | | | rese | rved | | | 1 | | | | Туре | RO | R/W | RO | R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | 1 | i | reserved | | 1 | l 1 | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Туре | RO R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet PHY unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Clock Gating Control | | | | | | This bit controls the clock gating for Ethernet MAC unit 0. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | GPIOG | R/W | 0 | Port G Clock Gating Control | | | | | | This bit controls the clock gating for Port G. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 5 | GPIOF | R/W | 0 | Port F Clock Gating Control | | | | | | This bit controls the clock gating for Port F. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 4 | GPIOE | R/W | 0 | Port E Clock Gating Control | | | | | | This bit controls the clock gating for Port E. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 3 | GPIOD | R/W | 0 | Port D Clock Gating Control | | | | | | This bit controls the clock gating for Port D. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 2 | GPIOC | R/W | 0 | Port C Clock Gating Control | | | | | | This bit controls the clock gating for Port C. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 1 | GPIOB | R/W | 0 | Port B Clock Gating Control | | | | | | This bit controls the clock gating for Port B. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | | 0 | GPIOA | R/W | 0 | Port A Clock Gating Control | | | | | | This bit controls the clock gating for Port A. If set, the unit receives a clock and functions. Otherwise, the unit is unclocked and disabled. If the unit is unclocked, reads or writes to the unit will generate a bus fault. | # Register 27: Software Reset Control 0 (SRCR0), offset 0x040 Writes to this register are masked by the bits in the **Device Capabilities 1 (DC1)** register. #### Software Reset Control 0 (SRCR0) Base 0x400F.E000 Offset 0x040 Type R/W, reset 0x00000000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:25 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 24 | CAN0 | R/W | 0 | CAN0 Reset Control | | | | | | Reset control for CAN unit 0. | | 23:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | HIB | R/W | 0 | HIB Reset Control | | | | | | Reset control for the Hibernation module. | | 5:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | WDT | R/W | 0 | WDT Reset Control | | | | | | Reset control for Watchdog unit. | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | # Register 28: Software Reset Control 1 (SRCR1), offset 0x044 Writes to this register are masked by the bits in the **Device Capabilities 2 (DC2)** register. #### Software Reset Control 1 (SRCR1) Base 0x400F.E000 Offset 0x044 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----------|----|------|----|------|------|----------|----|----|----|------|--------|--------|--------|--------| | | | ' | | 1 | | rese | rved | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | Type | RO R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | reserved | | I2C0 | | | ' ' | reserved | | | | SSI0 | rese | rved | UART1 | UART0 | | Туре | RO | RO | RO | R/W | RO R/W | RO | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | eset 0 0 | 0 0 | 0 0 | 0 | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:20 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 19 | TIMER3 | R/W | 0 | Timer 3 Reset Control Reset control for General-Purpose Timer module 3. | | 18 | TIMER2 | R/W | 0 | Timer 2 Reset Control Reset control for General-Purpose Timer module 2. | | 17 | TIMER1 | R/W | 0 | Timer 1 Reset Control Reset control for General-Purpose Timer module 1. | | 16 | TIMER0 | R/W | 0 | Timer 0 Reset Control Reset control for General-Purpose Timer module 0. | | 15:13 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | I2C0 | R/W | 0 | I2C0 Reset Control Reset control for I2C unit 0. | | 11:5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | SSI0 | R/W | 0 | SSI0 Reset Control Reset control for SSI unit 0. | | 3:2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | UART1 | R/W | 0 | UART1 Reset Control Reset control for UART unit 1. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 0 | UART0 | R/W | 0 | UART0 Reset Control | | | | | | Reset control for UART unit 0. | # Register 29: Software Reset Control 2 (SRCR2), offset 0x048 Writes to this register are masked by the bits in the **Device Capabilities 4 (DC4)** register. #### Software Reset Control 2 (SRCR2) Base 0x400F.E000 Offset 0x048 Offset 0x048 Type R/W, reset 0x00000000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|-------|----------|-------|----------|----|----|----|----|-------|-------|-------|-------|-------|-------|-------| | | reserved | EPHY0 | reserved | EMAC0 | | | 1 | 1 | 1 | rese | rved | | | | | | | Type | RO | R/W | RO | R/W | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ' | | reserved | | 1 | 1 | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Туре | RO R/W | Reset | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | Λ | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 30 | EPHY0 | R/W | 0 | PHY0 Reset Control | | | | | | Reset control for Ethernet PHY unit 0. | | 29 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 28 | EMAC0 | R/W | 0 | MAC0 Reset Control | | | | | | Reset control for Ethernet MAC unit 0. | | 27:7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | GPIOG | R/W | 0 | Port G Reset Control | | | | | | Reset control for GPIO Port G. | | 5 | GPIOF | R/W | 0 | Port F Reset Control | | | | | | Reset control for GPIO Port F. | | 4 | GPIOE | R/W | 0 | Port E Reset Control | | | | | | Reset control for GPIO Port E. | | 3 | GPIOD | R/W | 0 | Port D Reset Control | | | | | | Reset control for GPIO Port D. | | 2 | GPIOC | R/W | 0 | Port C Reset Control | | | | | | Reset control for GPIO Port C. | | 1 | GPIOB | R/W | 0 | Port B Reset Control | | | | | | Reset control for GPIO Port B. | | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 0 | GPIOA | R/W | 0 | Port A Reset Control | | | | | | Reset control for GPIO Port A. | # 7 Hibernation Module The Hibernation Module manages removal and restoration of power to provide a means for reducing power consumption. When the processor and peripherals are idle, power can be completely removed with only the Hibernation module remaining powered. Power can be restored based on an external signal, or at a certain time using the built-in Real-Time Clock (RTC). The Hibernation module can be independently supplied from a battery or an auxiliary power supply. The Hibernation module has the following features: - System power control using discrete external regulator - Dedicated pin for waking from an external signal - Low-battery detection, signaling, and interrupt generation - 32-bit real-time clock (RTC) - Two 32-bit RTC match registers for timed wake-up and interrupt generation - Clock source from a 32.768-kHz external oscillator or a 4.194304-MHz crystal - RTC predivider trim for making fine adjustments to the clock rate - 64 32-bit words of non-volatile memory - Programmable interrupts for RTC match, external wake, and low battery events # 7.1 Block Diagram Figure 7-1. Hibernation Module Block Diagram # 7.2 Functional Description The Hibernation module controls the power to the processor with an enable signal (HIB) that signals an external voltage regulator to turn off. The Hibernation module power source is determined dynamically. The supply voltage of the Hibernation module is the larger of the main voltage source (VDD) or the battery/auxilliary voltage source (VBAT). A voting circuit indicates the larger and an internal power switch selects the appropriate voltage source. The Hibernation module also has a separate clock source to maintain a real-time clock (RTC). Once in hibernation, the module signals an external voltage regulator to turn back on the power when an external pin ( $\overline{\text{WAKE}}$ ) is asserted, or when the internal RTC reaches a certain value. The Hibernation module can also detect when the battery voltage is low, and optionally prevent hibernation when this occurs. Power-up from a power cut to code execution is defined as the regulator turn-on time (specified at $t_{HIB\ TO\ VDD}$ maximum) plus the normal chip POR (see "Hibernation Module" on page 516). #### 7.2.1 Register Access Timing Because the Hibernation module has an independent clocking domain, certain registers must be written only with a timing gap between accesses. The delay time is $t_{HIB\_REG\_WRITE}$ , therefore software must guarantee that a delay of $t_{HIB\_REG\_WRITE}$ is inserted between back-to-back writes to certain Hibernation registers, or between a write followed by a read to those same registers. There is no restriction on timing for back-to-back reads from the Hibernation module. #### 7.2.2 Clock Source The Hibernation module must be clocked by an external source, even if the RTC feature is not used. An external oscillator or crystal can be used for this purpose. To use a crystal, a 4.194304-MHz crystal is connected to the xosco and xosco pins. This clock signal is divided by 128 internally to produce the 32.768-kHz clock reference. For an alternate clock source, a 32.768-kHz oscillator can be connected to the xosco pin. See Figure 7-2 on page 127 and Figure 7-3 on page 128. Note that these diagrams only show the connection to the Hibernation pins and not to the full system. See "Hibernation Module" on page 516 for specific values. The clock source is enabled by setting the CLK32EN bit of the **HIBCTL** register. The type of clock source is selected by setting the CLKSEL bit to 0 for a 4.194304-MHz clock source, and to 1 for a 32.768-kHz clock source. If the bit is set to 0, the 4.194304-MHz input clock is divided by 128, resulting in a 32.768-kHz clock source. If a crystal is used for the clock source, the software must leave a delay of $t_{XOSC\_SETTLE}$ after setting the CLK32EN bit and before any other accesses to the Hibernation module registers. The delay allows the crystal to power up and stabilize. If an oscillator is used for the clock source, no delay is needed. Figure 7-2. Clock Source Using Crystal **Note:** $X_1$ = Crystal frequency is $f_{XOSC\_XTAL}$ . $C_{1,2}$ = Capacitor value derived from crystal vendor load capacitance specifications. R<sub>L</sub> = Load resistor is R<sub>XOSC\_LOAD</sub>. R<sub>PU</sub> = Pull-up resistor (1 M½). See "Hibernation Module" on page 516 for specific parameter values. Figure 7-3. Clock Source Using Dedicated Oscillator **Note:** $R_{PU}$ = Pull-up resistor (1 $M\frac{1}{2}$ ). #### 7.2.3 Battery Management The Hibernation module can be independently powered by a battery or an auxiliary power source. The module can monitor the voltage level of the battery and detect when the voltage drops below $V_{LOWBAT}$ . When this happens, an interrupt can be generated. The module can also be configured so that it will not go into Hibernate mode if the battery voltage drops below this threshold. Battery voltage is not measured while in Hibernate mode. **Important:** System level factors may affect the accuracy of the low battery detect circuit. The designer should consider battery type, discharge characteristics, and a test load during battery voltage measurements. Note that the Hibernation module draws power from whichever source (VBAT or VDD) has the higher voltage. Therefore, it is important to design the circuit to ensure that VDD is higher that VBAT under nominal conditions or else the Hibernation module draws power from the battery even when VDD is available. The Hibernation module can be configured to detect a low battery condition by setting the LOWBATEN bit of the **HIBCTL** register. In this configuration, the LOWBAT bit of the **HIBRIS** register will be set when the battery level is low. If the VABORT bit is also set, then the module is prevented from entering Hibernation mode when a low battery is detected. The module can also be configured to generate an interrupt for the low-battery condition (see "Interrupts and Status" on page 130). #### 7.2.4 Real-Time Clock The Hibernation module includes a 32-bit counter that increments once per second with a proper clock source and configuration (see "Clock Source" on page 127). The 32.768-kHz clock signal is fed into a predivider register which counts down the 32.768-kHz clock ticks to achieve a once per second clock rate for the RTC. The rate can be adjusted to compensate for inaccuracies in the clock source by using the predivider trim register, **HIBRTCT**. This register has a nominal value of 0x7FFF, and is used for one second out of every 64 seconds to divide the input clock. This allows the software to make fine corrections to the clock rate by adjusting the predivider trim register up or down from 0x7FFF. The predivider trim should be adjusted up from 0x7FFF in order to slow down the RTC rate, and down from 0x7FFF in order to speed up the RTC rate. The Hibernation module includes two 32-bit match registers that are compared to the value of the RTC counter. The match registers can be used to wake the processor from hibernation mode, or to generate an interrupt to the processor if it is not in hibernation. The RTC must be enabled with the RTCEN bit of the **HIBCTL** register. The value of the RTC can be set at any time by writing to the **HIBRTCLD** register. The predivider trim can be adjusted by reading and writing the **HIBRTCT** register. The predivider uses this register once every 64 seconds to adjust the clock rate. The two match registers can be set by writing to the **HIBRTCM0** and **HIBRTCM1** registers. The RTC can be configured to generate interrupts by using the interrupt registers (see "Interrupts and Status" on page 130). #### 7.2.5 Non-Volatile Memory The Hibernation module contains 64 32-bit words of memory which are retained during hibernation. This memory is powered from the battery or auxiliary power supply during hibernation. The processor software can save state information in this memory prior to hibernation, and can then recover the state upon waking. The non-volatile memory can be accessed through the **HIBDATA** registers. #### 7.2.6 Power Control **Important:** The Hibernation Module requires special system implementation considerations when using $\overline{\mathtt{HIB}}$ to control power, as it is intended to power-down all other sections of its host device. All system signals and power supplies that connect to the chip must be driven to 0 V<sub>DC</sub> or powered down with the same regulator controlled by $\overline{\mathtt{HIB}}$ . See "Hibernation Module" on page 516 for more details. The Hibernation module controls power to the microcontroller through the use of the $\overline{\mathtt{HIB}}$ pin. This pin is intended to be connected to the enable signal of the external regulator(s) providing 3.3 V and/or 2.5 V to the microcontroller. When the $\overline{\mathtt{HIB}}$ signal is asserted by the Hibernation module, the external regulator is turned off and no longer powers the system. The Hibernation module remains powered from the VBAT supply (which could be a battery or an auxiliary power source) until a Wake event. Power to the device is restored by deasserting the $\overline{\mathtt{HIB}}$ signal, which causes the external regulator to turn power back on to the chip. #### 7.2.7 Initiating Hibernate Hibernation mode is initiated by the microcontroller setting the HIBREQ bit of the **HIBCTL** register. Prior to doing this, a wake-up condition must be configured, either from the external WAKE pin, or by using an RTC match. The Hibernation module is configured to wake from the external $\overline{\text{WAKE}}$ pin by setting the PINWEN bit of the **HIBCTL** register. It is configured to wake from RTC match by setting the RTCWEN bit. Either one or both of these bits can be set prior to going into hibernation. The $\overline{\text{WAKE}}$ pin includes a weak internal pull-up. Note that both the $\overline{\text{HIB}}$ and $\overline{\text{WAKE}}$ pins use the Hibernation module's internal power supply as the logic 1 reference. When the Hibernation module wakes, the microcontroller will see a normal power-on reset. Software can detect that the power-on was due to a wake from hibernation by examining the raw interrupt status register (see "Interrupts and Status" on page 130) and by looking for state data in the non-volatile memory (see "Non-Volatile Memory" on page 129). When the $\overline{\mathtt{HIB}}$ signal deasserts, enabling the external regulator, the external regulator must reach the operating voltage within $t_{HIB\_TO\_VDD}$ . #### 7.2.8 Interrupts and Status The Hibernation module can generate interrupts when the following conditions occur: - Assertion of WAKE pin - RTC match - Low battery detected All of the interrupts are ORed together before being sent to the interrupt controller, so the Hibernate module can only generate a single interrupt request to the controller at any given time. The software interrupt handler can service multiple interrupt events by reading the **HIBMIS** register. Software can also read the status of the Hibernation module at any time by reading the **HIBRIS** register which shows all of the pending events. This register can be used at power-on to see if a wake condition is pending, which indicates to the software that a hibernation wake occurred. The events that can trigger an interrupt are configured by setting the appropriate bits in the **HIBIM** register. Pending interrupts can be cleared by writing the corresponding bit in the **HIBIC** register. ## 7.3 Initialization and Configuration The Hibernation module can be set in several different configurations. The following sections show the recommended programming sequence for various scenarios. The examples below assume that a 32.768-kHz oscillator is used, and thus always show bit 2 (CLKSEL) of the **HIBCTL** register set to 1. If a 4.194304-MHz crystal is used instead, then the CLKSEL bit remains cleared. Because the Hibernation module runs at 32.768 kHz and is asynchronous to the rest of the system, software must allow a delay of $t_{HIB\_REG\_WRITE}$ after writes to certain registers (see "Register Access Timing" on page 126). The registers that require a delay are listed in a note in "Register Map" on page 131 as well as in each register description. #### 7.3.1 Initialization The Hibernation module clock source must be enabled first, even if the RTC feature is not used. If a 4.194304-MHz crystal is used, perform the following steps: - 1. Write 0x40 to the **HIBCTL** register at offset 0x10 to enable the crystal and select the divide-by-128 input path. - 2. Wait for a time of t<sub>XOSC\_SETTLE</sub> for the crystal to power up and stabilize before performing any other operations with the Hibernation module. If a 32.678-kHz oscillator is used, then perform the following steps: - Write 0x44 to the HIBCTL register at offset 0x10 to enable the oscillator input. - 2. No delay is necessary. The above is only necessary when the entire system is initialized for the first time. If the processor is powered due to a wake from hibernation, then the Hibernation module has already been powered up and the above steps are not necessary. The software can detect that the Hibernation module and clock are already powered by examining the CLK32EN bit of the **HIBCTL** register. #### 7.3.2 RTC Match Functionality (No Hibernation) Use the following steps to implement the RTC match functionality of the Hibernation module: - 1. Write the required RTC match value to one of the **HIBRTCMn** registers at offset 0x004 or 0x008. - 2. Write the required RTC load value to the **HIBRTCLD** register at offset 0x00C. - 3. Set the required RTC match interrupt mask in the RTCALT0 and RTCALT1 bits (bits 1:0) in the HIBIM register at offset 0x014. - 4. Write 0x0000.0041 to the HIBCTL register at offset 0x010 to enable the RTC to begin counting. #### 7.3.3 RTC Match/Wake-Up from Hibernation Use the following steps to implement the RTC match and wake-up functionality of the Hibernation module: - 1. Write the required RTC match value to the **HIBRTCMn** registers at offset 0x004 or 0x008. - 2. Write the required RTC load value to the **HIBRTCLD** register at offset 0x00C. - 3. Write any data to be retained during power cut to the **HIBDATA** register at offsets 0x030-0x12C. - **4.** Set the RTC Match Wake-Up and start the hibernation sequence by writing 0x0000.004F to the **HIBCTL** register at offset 0x010. # 7.3.4 External Wake-Up from Hibernation Use the following steps to implement the Hibernation module with the external $\overline{\mathtt{WAKE}}$ pin as the wake-up source for the microcontroller: - 1. Write any data to be retained during power cut to the **HIBDATA** register at offsets 0x030-0x12C. - 2. Enable the external wake and start the hibernation sequence by writing 0x0000.0056 to the **HIBCTL** register at offset 0x010. #### 7.3.5 RTC/External Wake-Up from Hibernation - 1. Write the required RTC match value to the **HIBRTCMn** registers at offset 0x004 or 0x008. - 2. Write the required RTC load value to the **HIBRTCLD** register at offset 0x00C. - Write any data to be retained during power cut to the HIBDATA register at offsets 0x030-0x12C. - **4.** Set the RTC Match/External Wake-Up and start the hibernation sequence by writing 0x0000.005F to the **HIBCTL** register at offset 0x010. # 7.4 Register Map Table 7-1 on page 131 lists the Hibernation registers. All addresses given are relative to the Hibernation Module base address at 0x400F.C000. Table 7-1. Hibernation Module Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|-------------------------|-------------| | 0x000 | HIBRTCC | RO | 0x0000.0000 | Hibernation RTC Counter | 133 | | 0x004 | HIBRTCM0 | R/W | 0xFFFF.FFFF | Hibernation RTC Match 0 | 134 | Table 7-1. Hibernation Module Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |-----------------|----------|-------|-------------|-------------------------------------|-------------| | 0x008 | HIBRTCM1 | R/W | 0xFFFF.FFFF | Hibernation RTC Match 1 | 135 | | 0x00C | HIBRTCLD | R/W | 0xFFFF.FFFF | Hibernation RTC Load | 136 | | 0x010 | HIBCTL | R/W | 0x8000.0000 | Hibernation Control | 137 | | 0x014 | HIBIM | R/W | 0x0000.0000 | Hibernation Interrupt Mask | 139 | | 0x018 | HIBRIS | RO | 0x0000.0000 | Hibernation Raw Interrupt Status | 140 | | 0x01C | HIBMIS | RO | 0x0000.0000 | Hibernation Masked Interrupt Status | 141 | | 0x020 | HIBIC | R/W1C | 0x0000.0000 | Hibernation Interrupt Clear | 142 | | 0x024 | HIBRTCT | R/W | 0x0000.7FFF | Hibernation RTC Trim | 143 | | 0x030-<br>0x12C | HIBDATA | R/W | - | Hibernation Data | 144 | # 7.5 Register Descriptions The remainder of this section lists and describes the Hibernation module registers, in numerical order by address offset. # Register 1: Hibernation RTC Counter (HIBRTCC), offset 0x000 This register is the current 32-bit value of the RTC counter. Hibernation RTC Counter (HIBRTCC) Base 0x400F.C000 Offset 0x000 A read returns the 32-bit counter value. This register is read-only. To change the value, use the **HIBRTCLD** register. # Register 2: Hibernation RTC Match 0 (HIBRTCM0), offset 0x004 This register is the 32-bit match 0 register for the RTC counter. Hibernation RTC Match 0 (HIBRTCM0) Base 0x400F.C000 Offset 0x004 Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 RTCM0 R/W 0xFFF.FFFF RTC Match 0 A write loads the value into the RTC match register. A read returns the current match value. # Register 3: Hibernation RTC Match 1 (HIBRTCM1), offset 0x008 This register is the 32-bit match 1 register for the RTC counter. Hibernation RTC Match 1 (HIBRTCM1) Base 0x400F.C000 Offset 0x008 Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 RTCM1 R/W 0xFFF.FFFF RTC Match 1 A write loads the value into the RTC match register. A read returns the current match value. # Register 4: Hibernation RTC Load (HIBRTCLD), offset 0x00C This register is the 32-bit value loaded into the RTC counter. Hibernation RTC Load (HIBRTCLD) Base 0x400F.C000 Offset 0x00C Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 RTCLD R/W 0xFFF.FFFF RTC Load A write loads the current value into the RTC counter (RTCC). A read returns the 32-bit load value. # Register 5: Hibernation Control (HIBCTL), offset 0x010 This register is the control register for the Hibernation module. Hibernation Control (HIBCTL) Base 0x400F.C000 Offset 0x010 Type R/W, reset 0x8000.0000 | Bit/Field | Name | Туре | Reset | Description | | |-----------|----------|------|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | compatibility w | Id not rely on the value of a reserved bit. To provide<br>ith future products, the value of a reserved bit should be<br>oss a read-modify-write operation. | | 7 | VABORT | R/W | 0 | Power Cut Abo | ort Enable | | | | | | Value | Description | | | | | | 0 | Power cut occurs during a low-battery alert. | | | | | | 1 | Power cut is aborted. | | 6 | CLK32EN | R/W | 0 | Clocking Enab | le | | | | | | Value | Description | | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | used, then sof | re enabled to use the Hibernation module. If a crystal is tware should wait 20 ms after setting this bit to allow the er up and stabilize. | | 5 | LOWBATEN | R/W | 0 | Low Battery M | onitoring Enable | | | | | | Value | Description | | | | | | 0 | Disabled | | | | | | 1 | Enabled | | | | | | When set, low | battery voltage detection is enabled (VBAT < $V_{LOWBAT}$ ). | | 4 | PINWEN | R/W | 0 | External WAKE | Pin Enable | | | | | | Value | Description | | | | | | 0 | Disabled | | | | | | | | When set, an external event on the $\overline{\mathtt{WAKE}}$ pin will re-power the device. Enabled 1 | Bit/Field | Name | Туре | Reset | Description | | | |-----------|--------|------|-------|-------------|-------------------|-----------------------------------------------------------------------------------------------| | 3 | RTCWEN | R/W | 0 | RTC Wake- | -up Enabl | е | | | | | | Value | | Description | | | | | | | 0 | Disabled | | | | | | | 1 | Enabled | | | | | | | ed on the | natch event (RTCM0 or RTCM1) will re-power the RTC counter value matching the corresponding . | | 2 | CLKSEL | R/W | 0 | Hibernation | Module | Clock Select | | | | | | Value | Descri | iption | | | | | | 0 | | ivide by 128 output. Use this value for a 304-MHz crystal. | | | | | | 1 | Use ra<br>oscilla | aw output. Use this value for a 32.768-kHz tor. | | 1 | HIBREQ | R/W | 0 | Hibernation | Request | | | | | | | Value | | Description | | | | | | 0 | ) | Disabled | | | | | | 1 | | Hibernation initiated | | | | | | After a wak | e-up ever | nt, this bit is cleared by hardware. | | 0 | RTCEN | R/W | 0 | RTC Timer | Enable | | | | | | | Value | | Description | | | | | | | 0 | Disabled | | | | | | | 1 | Enabled | # Register 6: Hibernation Interrupt Mask (HIBIM), offset 0x014 This register is the interrupt mask register for the Hibernation module interrupt sources. Hibernation Interrupt Mask (HIBIM) Base 0x400F.C000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | on | | |-----------|----------|------|------------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x000.0000 | compatib | ility with fo | ot rely on the value of a reserved bit. To provide uture products, the value of a reserved bit should be a read-modify-write operation. | | 3 | EXTW | R/W | 0 | External | Wake-Up | Interrupt Mask | | | | | | Value | | Description | | | | | | | 0 | Masked | | | | | | | 1 | Unmasked | | 2 | LOWBAT | R/W | 0 | Low Batte | ery Voltag | e Interrupt Mask | | | | | | Value | | Description | | | | | | | 0 | Masked | | | | | | | 1 | Unmasked | | 1 | RTCALT1 | R/W | 0 | RTC Aler | t1 Interru | ot Mask | | | | | | Value | | Description | | | | | | | 0 | Masked | | | | | | | 1 | Unmasked | | 0 | RTCALT0 | R/W | 0 | RTC Aler | t0 Interru | ot Mask | | | | | | Value | | Description | | | | | | | 0 | Masked | | | | | | | 1 | Unmasked | | | | | | | | | # Register 7: Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 This register is the raw interrupt status for the Hibernation module interrupt sources. Hibernation Raw Interrupt Status (HIBRIS) Base 0x400F.C000 Offset 0x018 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x000.0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | EXTW | RO | 0 | External Wake-Up Raw Interrupt Status | | 2 | LOWBAT | RO | 0 | Low Battery Voltage Raw Interrupt Status | | 1 | RTCALT1 | RO | 0 | RTC Alert1 Raw Interrupt Status | | 0 | RTCALT0 | RO | 0 | RTC Alert0 Raw Interrupt Status | # Register 8: Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C This register is the masked interrupt status for the Hibernation module interrupt sources. Hibernation Masked Interrupt Status (HIBMIS) Base 0x400F.C000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x000.0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | EXTW | RO | 0 | External Wake-Up Masked Interrupt Status | | 2 | LOWBAT | RO | 0 | Low Battery Voltage Masked Interrupt Status | | 1 | RTCALT1 | RO | 0 | RTC Alert1 Masked Interrupt Status | | 0 | RTCALT0 | RO | 0 | RTC Alert0 Masked Interrupt Status | # Register 9: Hibernation Interrupt Clear (HIBIC), offset 0x020 This register is the interrupt write-one-to-clear register for the Hibernation module interrupt sources. #### Hibernation Interrupt Clear (HIBIC) Base 0x400F.C000 Offset 0x020 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x000.0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | EXTW | R/W1C | 0 | External Wake-Up Masked Interrupt Clear Reads return an indeterminate value. | | 2 | LOWBAT | R/W1C | 0 | Low Battery Voltage Masked Interrupt Clear<br>Reads return an indeterminate value. | | 1 | RTCALT1 | R/W1C | 0 | RTC Alert1 Masked Interrupt Clear Reads return an indeterminate value. | | 0 | RTCALT0 | R/W1C | 0 | RTC Alert0 Masked Interrupt Clear Reads return an indeterminate value. | ## Register 10: Hibernation RTC Trim (HIBRTCT), offset 0x024 This register contains the value that is used to trim the RTC clock predivider. It represents the computed underflow value that is used during the trim cycle. It is represented as $0x7FFF \pm N$ clock cycles. #### Hibernation RTC Trim (HIBRTCT) Base 0x400F.C000 Offset 0x024 Type R/W, reset 0x0000.7FFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TRIM | R/W | 0x7FFF | RTC Trim Value | This value is loaded into the RTC predivider every 64 seconds. It is used to adjust the RTC rate to account for drift and inaccuracy in the clock source. The compensation is made by software by adjusting the default value of 0x7FFF up or down. # Register 11: Hibernation Data (HIBDATA), offset 0x030-0x12C This address space is implemented as a 64x32-bit memory (256 bytes). It can be loaded by the system processor in order to store any non-volatile state data and will not lose power during a power cut operation. #### Hibernation Data (HIBDATA) Base 0x400F.C000 Offset 0x030-0x12C Type R/W, reset - Bit/Field Name Type Reset Description 31:0 RTD R/W - Hibernation Module NV Registers[63:0] # 8 Internal Memory The LM3S8630 microcontroller comes with 32 KB of bit-banded SRAM and 128 KB of flash memory. The flash controller provides a user-friendly interface, making flash programming a simple task. Flash protection can be applied to the flash memory on a 2-KB block basis. # 8.1 Block Diagram Figure 8-1 on page 145 illustrates the Flash functions. The dashed boxes in the figure indicate registers residing in the System Control module rather than the Flash Control module. Figure 8-1. Flash Block Diagram # 8.2 Functional Description This section describes the functionality of the SRAM and Flash memories. ## 8.2.1 SRAM Memory The internal SRAM of the Stellaris<sup>®</sup> devices is located at address 0x2000.0000 of the device memory map. To reduce the number of time consuming read-modify-write (RMW) operations, ARM has introduced *bit-banding* technology in the Cortex-M3 processor. With a bit-band-enabled processor, certain regions in the memory map (SRAM and peripheral space) can use address aliases to access individual bits in a single, atomic operation. The bit-band alias is calculated by using the formula: ``` bit-band alias = bit-band base + (byte offset * 32) + (bit number * 4) ``` For example, if bit 3 at address 0x2000.1000 is to be modified, the bit-band alias is calculated as: ``` 0x2200.0000 + (0x1000 * 32) + (3 * 4) = 0x2202.000C ``` With the alias address calculated, an instruction performing a read/write to address 0x2202.000C allows direct access to only bit 3 of the byte at address 0x2000.1000. For details about bit-banding, please refer to Chapter 4, "Memory Map" in the *ARM*® *Cortex*™-*M3 Technical Reference Manual*. ## 8.2.2 Flash Memory The flash is organized as a set of 1-KB blocks that can be individually erased. Erasing a block causes the entire contents of the block to be reset to all 1s. An individual 32-bit word can be programmed to change bits that are currently 1 to a 0. These blocks are paired into a set of 2-KB blocks that can be individually protected. The protection allows blocks to be marked as read-only or execute-only, providing different levels of code protection. Read-only blocks cannot be erased or programmed, protecting the contents of those blocks from being modified. Execute-only blocks cannot be erased or programmed, and can only be read by the controller instruction fetch mechanism, protecting the contents of those blocks from being read by either the controller or by a debugger. See also "Serial Flash Loader" on page 523 for a preprogrammed flash-resident utility used to download code to the flash memory of a device without the use of a debug interface. #### 8.2.2.1 Flash Memory Timing The timing for the flash is automatically handled by the flash controller. However, in order to do so, it must know the clock rate of the system in order to time its internal signals properly. The number of clock cycles per microsecond must be provided to the flash controller for it to accomplish this timing. It is software's responsibility to keep the flash controller updated with this information via the **USec Reload (USECRL)** register. On reset, the **USECRL** register is loaded with a value that configures the flash timing so that it works with the maximum clock rate of the part. If software changes the system operating frequency, the new operating frequency minus 1 (in MHz) must be loaded into **USECRL** before any flash modifications are attempted. For example, if the device is operating at a speed of 20 MHz, a value of 0x13 (20-1) must be written to the **USECRL** register. #### 8.2.2.2 Flash Memory Protection The user is provided two forms of flash protection per 2-KB flash blocks in two pairs of 32-bit wide registers. The protection policy for each form is controlled by individual bits (per policy per block) in the **FMPPEn** and **FMPREn** registers. - Flash Memory Protection Program Enable (FMPPEn): If set, the block may be programmed (written) or erased. If cleared, the block may not be changed. - Flash Memory Protection Read Enable (FMPREn): If a bit is set, the corresponding block may be executed or read by software or debuggers. If a bit is cleared, the corresponding block may only be executed, and contents of the memory block are prohibited from being read as data. The policies may be combined as shown in Table 8-1 on page 146. **Table 8-1. Flash Protection Policy Combinations** | FMPPEn | FMPREn | Protection | |--------|--------|------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Execute-only protection. The block may only be executed and may not be written or erased. This mode is used to protect code. | | 1 | 0 | The block may be written, erased or executed, but not read. This combination is unlikely to be used. | **Table 8-1. Flash Protection Policy Combinations (continued)** | FMPPEn | FMPREn | Protection | |--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 1 | Read-only protection. The block may be read or executed but may not be written or erased. This mode is used to lock the block from further modification while allowing any read or execute access. | | 1 | 1 | No protection. The block may be written, erased, executed or read. | A Flash memory access that attempts to read a read-protected block (**FMPREn** bit is set) is prohibited and generates a bus fault. A Flash memory access that attempts to program or erase a program-protected block (**FMPPEn** bit is set) is prohibited and can optionally generate an interrupt (by setting the AMASK bit in the **Flash Controller Interrupt Mask (FCIM)** register) to alert software developers of poorly behaving software during the development and debug phases. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. These settings create a policy of open access and programmability. The register bits may be changed by clearing the specific register bit. The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. The changes are committed using the **Flash Memory Control (FMC)** register. Details on programming these bits are discussed in "Nonvolatile Register Programming" on page 148. ### 8.2.2.3 Interrupts The Flash memory controller can generate interrupts when the following conditions are observed: - Programming Interrupt signals when a program or erase action is complete. - Access Interrupt signals when a program or erase action has been attempted on a 2-kB block of memory that is protected by its corresponding FMPPEn bit. The interrupt events that can trigger a controller-level interrupt are defined in the **Flash Controller Masked Interrupt Status (FCMIS)** register (see page 155) by setting the corresponding MASK bits. If interrupts are not used, the raw interrupt status is always visible via the **Flash Controller Raw Interrupt Status (FCRIS)** register (see page 154). Interrupts are always cleared (for both the **FCMIS** and **FCRIS** registers) by writing a 1 to the corresponding bit in the **Flash Controller Masked Interrupt Status and Clear (FCMISC)** register (see page 156). # 8.3 Flash Memory Initialization and Configuration # 8.3.1 Flash Programming The Stellaris<sup>®</sup> devices provide a user-friendly interface for flash programming. All erase/program operations are handled via three registers: **FMA**, **FMD**, and **FMC**. ### 8.3.1.1 To program a 32-bit word - 1. Write source data to the **FMD** register. - 2. Write the target address to the **FMA** register. - 3. Write the flash write key and the WRITE bit (a value of 0xA442.0001) to the FMC register. - **4.** Poll the **FMC** register until the WRITE bit is cleared. #### 8.3.1.2 To perform an erase of a 1-KB page - 1. Write the page address to the **FMA** register. - 2. Write the flash write key and the ERASE bit (a value of 0xA442.0002) to the FMC register. - 3. Poll the FMC register until the ERASE bit is cleared. ### 8.3.1.3 To perform a mass erase of the flash - 1. Write the flash write key and the MERASE bit (a value of 0xA442.0004) to the FMC register. - 2. Poll the FMC register until the MERASE bit is cleared. ## 8.3.2 Nonvolatile Register Programming This section discusses how to update registers that are resident within the Flash memory itself. These registers exist in a separate space from the main Flash memory array and are not affected by an ERASE or MASS ERASE operation. The bits in these registers can be changed from 1 to 0 with a write operation. Prior to being committed, the register contents are unaffected by any reset condition except power-on reset, which returns the register contents to the original value. By committing the register values using the COMT bit in the **FMC** register, the register contents become nonvolatile and are therefore retained following power cycling. Once the register contents are committed, the contents are permanent, and they cannot be restored to their factory default values. With the exception of the **USER\_DBG** register, the settings in these registers can be tested before committing them to Flash memory. For the **USER\_DBG** register, the data to be written is loaded into the **FMD** register before it is committed. The **FMD** register is read only and does not allow the **USER\_DBG** operation to be tried before committing it to nonvolatile memory. **Important:** These registers can only have bits changed from 1 to 0 by user programming. Once committed, these registers cannot be restored to their factory default values. In addition, the USER\_REG0, USER\_REG1, USER\_REG2, USER\_REG3, and USER\_DBG registers each use bit 31 (NW) to indicate that they have not been committed and bits in the register may be changed from 1 to 0. These five registers can only be committed once whereas the Flash memory protection registers may be committed multiple times. Table 8-2 on page 148 provides the FMA address required for commitment of each of the registers and the source of the data to be written when the FMC register is written with a value of 0xA442.0008. After writing the COMT bit, the user may poll the FMC register to wait for the commit operation to complete. Table 8-2. User-Programmable Flash Memory Resident Registers | Register to be Committed | FMA Value | Data Source | |--------------------------|-------------|-------------| | FMPRE0 | 0x0000.0000 | FMPRE0 | | FMPRE1 | 0x0000.0002 | FMPRE1 | | FMPPE0 | 0x0000.0001 | FMPPE0 | | FMPPE1 | 0x0000.0003 | FMPPE1 | | USER_REG0 | 0x8000.0000 | USER_REG0 | | USER_REG1 | 0x8000.0001 | USER_REG1 | | USER_REG2 | 0x8000.0002 | USER_REG2 | | USER_REG3 | 0x8000.0003 | USER_REG3 | | USER_DBG | 0x7510.0000 | FMD | # 8.4 Register Map Table 8-3 on page 149 lists the Flash memory and control registers. The offset listed is a hexadecimal increment to the register's address. The **FMA**, **FMD**, **FMC**, **FCRIS**, **FCIM**, and **FCMISC** register offsets are relative to the Flash memory control base address of 0x400F.D000. The Flash memory protection register offsets are relative to the System Control base address of 0x400F.E000. Table 8-3. Flash Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |----------|----------------------|----------------|-----------------|----------------------------------------------------|-------------| | Flash Me | mory Control Registe | rs (Flash Cont | rol Offset) | | | | 0x000 | FMA | R/W | 0x0000.0000 | Flash Memory Address | 150 | | 0x004 | FMD | R/W | 0x0000.0000 | Flash Memory Data | 151 | | 0x008 | FMC | R/W | 0x0000.0000 | Flash Memory Control | 152 | | 0x00C | FCRIS | RO | 0x0000.0000 | Flash Controller Raw Interrupt Status | 154 | | 0x010 | FCIM | R/W | 0x0000.0000 | Flash Controller Interrupt Mask | 155 | | 0x014 | FCMISC | R/W1C | 0x0000.0000 | Flash Controller Masked Interrupt Status and Clear | 156 | | Flash Me | mory Protection Regi | sters (System | Control Offset) | | | | 0x130 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 159 | | 0x200 | FMPRE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 0 | 159 | | 0x134 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 160 | | 0x400 | FMPPE0 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 0 | 160 | | 0x140 | USECRL | R/W | 0x31 | USec Reload | 158 | | 0x1D0 | USER_DBG | R/W | 0xFFFF.FFFE | User Debug | 161 | | 0x1E0 | USER_REG0 | R/W | 0xFFFF.FFFF | User Register 0 | 162 | | 0x1E4 | USER_REG1 | R/W | 0xFFFF.FFFF | User Register 1 | 163 | | 0x204 | FMPRE1 | R/W | 0xFFFF.FFFF | Flash Memory Protection Read Enable 1 | 164 | | 0x208 | FMPRE2 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 2 | 165 | | 0x20C | FMPRE3 | R/W | 0x0000.0000 | Flash Memory Protection Read Enable 3 | 166 | | 0x404 | FMPPE1 | R/W | 0xFFFF.FFFF | Flash Memory Protection Program Enable 1 | 167 | | 0x408 | FMPPE2 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 2 | 168 | | 0x40C | FMPPE3 | R/W | 0x0000.0000 | Flash Memory Protection Program Enable 3 | 169 | # 8.5 Flash Register Descriptions (Flash Control Offset) This section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the Flash control base address of 0x400F.D000. # Register 1: Flash Memory Address (FMA), offset 0x000 During a write operation, this register contains a 4-byte-aligned address and specifies where the data is written. During erase operations, this register contains a 1 KB-aligned address and specifies which page is erased. Note that the alignment requirements must be met by software or the results of the operation are unpredictable. Flash Memory Address (FMA) Base 0x400F.D000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:17 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 16:0 | OFFSET | R/W | 0x0 | Address Offset | Address offset in flash where operation is performed, except for nonvolatile registers (see "Nonvolatile Register Programming" on page 148 for details on values for this field). # Register 2: Flash Memory Data (FMD), offset 0x004 This register contains the data to be written during the programming cycle or read during the read cycle. Note that the contents of this register are undefined for a read access of an execute-only block. This register is not used during the erase cycles. Flash Memory Data (FMD) Base 0x400F.D000 Offset 0x004 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 DATA R/W 0x0 Data Value Data value for write operation. # Register 3: Flash Memory Control (FMC), offset 0x008 When this register is written, the flash controller initiates the appropriate access cycle for the location specified by the **Flash Memory Address (FMA)** register (see page 150). If the access is a write access, the data contained in the **Flash Memory Data (FMD)** register (see page 151) is written. This is the final register written and initiates the memory operation. There are four control bits in the lower byte of this register that, when set, initiate the memory operation. The most used of these register bits are the ERASE and WRITE bits. It is a programming error to write multiple control bits and the results of such an operation are unpredictable. #### Flash Memory Control (FMC) Base 0x400F.D000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | WRKEY | WO | 0x0 | Flash Write Key | | | | | | This field contains a write key, which is used to minimize the incidence of accidental flash writes. The value 0xA442 must be written into this field for a write to occur. Writes to the <b>FMC</b> register without this WRKEY value are ignored. A read of this field returns the value 0. | | 15:4 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | COMT | R/W | 0 | Commit Register Value | | | | | | Commit (write) of register value to nonvolatile storage. A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous commit access is provided. If the previous commit access is complete, a 0 is returned; otherwise, if the commit access is not complete, a 1 is returned. | | | | | | This can take up to 50 μs. | | 2 | MERASE | R/W | 0 | Mass Erase Flash Memory | | | | | | If this bit is set, the flash main memory of the device is all erased. A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous mass erase access is provided. If the | This can take up to 250 ms. previous mass erase access is complete, a 0 is returned; otherwise, if the previous mass erase access is not complete, a 1 is returned. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ERASE | R/W | 0 | Erase a Page of Flash Memory | | | | | | If this bit is set, the page of flash main memory as specified by the contents of <b>FMA</b> is erased. A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous erase access is provided. If the previous erase access is complete, a 0 is returned; otherwise, if the previous erase access is not complete, a 1 is returned. | | | | | | This can take up to 25 ms. | | 0 | WRITE | R/W | 0 | Write a Word into Flash Memory | | | | | | If this bit is set, the data stored in <b>FMD</b> is written into the location as specified by the contents of <b>FMA</b> . A write of 0 has no effect on the state of this bit. | | | | | | If read, the state of the previous write update is provided. If the previous write access is complete, a 0 is returned; otherwise, if the write access is not complete, a 1 is returned. | | | | | | This can take up to 50 μs. | # Register 4: Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C This register indicates that the flash controller has an interrupt condition. An interrupt is only signaled if the corresponding FCIM register bit is set. Flash Controller Raw Interrupt Status (FCRIS) Base 0x400F.D000 Dit/Fiold Offset 0x00C Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PRIS | RO | 0 | Programming Raw Interrupt Status | This bit provides status on programming cycles which are write or erase actions generated through the FMC register bits (see page 152). Value Description - 1 The programming cycle has completed. - 0 The programming cycle has not completed. This status is sent to the interrupt controller when the PMASK bit in the FCIM register is set. This bit is cleared by writing a 1 to the PMISC bit in the FCMISC register. 0 ARIS RO Access Raw Interrupt Status 0 Value Description - A program or erase action was attempted on a block of Flash memory that contradicts the protection policy for that block as set in the FMPPEn registers. - 0 No access has tried to improperly program or erase the Flash memory. This status is sent to the interrupt controller when the AMASK bit in the FCIM register is set. This bit is cleared by writing a 1 to the AMISC bit in the FCMISC register. # Register 5: Flash Controller Interrupt Mask (FCIM), offset 0x010 This register controls whether the flash controller generates interrupts to the controller. Flash Controller Interrupt Mask (FCIM) Name **AMASK** Type R/W Reset 0 Base 0x400F.D000 Offset 0x010 Bit/Field 0 Type R/W, reset 0x0000.0000 | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | |------|----------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PMASK | R/W | 0 | Programming Interrupt Mask | | | | | | This bit controls the reporting of the programming raw interrupt status to the interrupt controller. | | | | | | Value Description | | | | | | 1 An interrupt is sent to the interrupt controller when the PRIS bit is set. | | | | | | O The PRIS interrupt is suppressed and not sent to the interrupt controller. | Description This bit controls the reporting of the access raw interrupt status to the interrupt controller. #### Value Description Access Interrupt Mask - An interrupt is sent to the interrupt controller when the ARIS bit is set. - The ARIS interrupt is suppressed and not sent to the interrupt controller. ## Register 6: Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 This register provides two functions. First, it reports the cause of an interrupt by indicating which interrupt source or sources are signalling the interrupt. Second, it serves as the method to clear the interrupt reporting. Flash Controller Masked Interrupt Status and Clear (FCMISC) Base 0x400F.D000 Offset 0x014 Type R/W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PMISC | R/W1C | 0 | Programming Masked Interrupt Status and Clear | #### Value Description 1 When read, a 1 indicates that an unmasked interrupt was signaled because a programming cycle completed. Writing a 1 to this bit clears PMISC and also the PRIS bit in the FCRIS register (see page 154). 0 When read, a 0 indicates that a programming cycle complete interrupt has not occurred. A write of 0 has no effect on the state of this bit. #### 0 **AMISC** R/W1C 0 Access Masked Interrupt Status and Clear #### Value Description When read, a 1 indicates that an unmasked interrupt was signaled because a program or erase action was attempted on a block of Flash memory that contradicts the protection policy for that block as set in the FMPPEn registers. Writing a 1 to this bit clears AMISC and also the ARIS bit in the FCRIS register (see page 154). 0 When read, a 0 indicates that no improper accesses have A write of 0 has no effect on the state of this bit. # 8.6 Flash Register Descriptions (System Control Offset) The remainder of this section lists and describes the Flash Memory registers, in numerical order by address offset. Registers in this section are relative to the System Control base address of 0x400F.E000. ## Register 7: USec Reload (USECRL), offset 0x140 **Note:** Offset is relative to System Control base address of 0x400F.E000 This register is provided as a means of creating a 1-µs tick divider reload value for the flash controller. The internal flash has specific minimum and maximum requirements on the length of time the high voltage write pulse can be applied. It is required that this register contain the operating frequency (in MHz -1) whenever the flash is being erased or programmed. The user is required to change this value if the clocking conditions are changed for a flash erase/program operation. #### USec Reload (USECRL) Base 0x400F.E000 Offset 0x140 Type R/W, reset 0x31 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | USEC | R/W | 0x31 | Microsecond Reload Value | MHz -1 of the controller clock when the flash is being erased or programmed. If the maximum system frequency is being used, ${\tt USEC}$ should be set to 0x31 (50 MHz) whenever the flash is being erased or programmed. # Register 8: Flash Memory Protection Read Enable 0 (FMPRE0), offset 0x130 and 0x200 Note: This register is aliased for backwards compatability. **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). Flash memory up to a total of 64 KB is controlled by this register. Other **FMPREn** registers (if any) provide protection for other 64K blocks. This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. For additional information, see the "Flash Memory Protection" section. #### Flash Memory Protection Read Enable 0 (FMPRE0) READ\_ENABLE Base 0x400F.E000 Offset 0x130 and 0x200 Type R/W, reset 0xFFFF.FFFF 31:0 0xFFFFFFF Bit/Field Name Type Reset Description R/W Flash Read Enable. Enables 2-KB Flash memory blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Bits [31:0] each enable protection on a 2-KB block of Flash memory up to the total of 64 KB. # Register 9: Flash Memory Protection Program Enable 0 (FMPPE0), offset 0x134 and 0x400 **Note:** This register is aliased for backwards compatability. **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). Flash memory up to a total of 64 KB is controlled by this register. Other **FMPPEn** registers (if any) provide protection for other 64K blocks. This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 0 (FMPPE0) Base 0x400F.E000 Offset 0x134 and 0x400 Type R/W, reset 0xFFFF.FFFF Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0xFFFFFFF Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Bits [31:0] each enable protection on a 2-KB block of Flash memory up to the total of 64 KB. ## Register 10: User Debug (USER DBG), offset 0x1D0 **Note:** Offset is relative to System Control base address of 0x400FE000. This register provides a write-once mechanism to disable external debugger access to the device in addition to 27 additional bits of user-defined data. The DBG0 bit (bit 0) is set to 0 from the factory and the DBG1 bit (bit 1) is set to 1, which enables external debuggers. Changing the DBG1 bit to 0 disables any external debugger access to the device permanently, starting with the next power-up cycle of the device. The NW bit (bit 31) indicates that the register has not yet been committed and is controlled through hardware to ensure that the register is only committed once. Prior to being committed, bits can only be changed from 1 to 0. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. Once committed, this register cannot be restored to the factory default value. #### User Debug (USER\_DBG) Base 0x400F.E000 Offset 0x1D0 Type R/W, reset 0xFFFF.FFFE | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | User Debug Not Written | | | | | | When set, this bit indicates that this 32-bit register has not been committed. When clear, this bit specifies that this register has been committed and may not be committed again. | | 30:2 | DATA | R/W | 0x1FFFFFF | User Data | | | | | | Contains the user data value. This field is initialized to all 1s and can only be committed once. | | 1 | DBG1 | R/W | 1 | Debug Control 1 | | | | | | The $\mathtt{DBG1}$ bit must be 1 and $\mathtt{DBG0}$ must be 0 for debug to be available. | | 0 | DBG0 | R/W | 0 | Debug Control 0 | The DBG1 bit must be 1 and DBG0 must be 0 for debug to be available. # Register 11: User Register 0 (USER\_REG0), offset 0x1E0 **Note:** Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be committed once. Bit 31 indicates that the register is available to be committed and is controlled through hardware to ensure that the register is only committed once. Prior to being committed, bits can only be changed from 1 to 0. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. Once committed, this register cannot be restored to the factory default value. #### User Register 0 (USER REG0) Base 0x400F.E000 Offset 0x1E0 Type R/W, reset 0xFFFF.FFFF | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written | | | | | | When set, this bit indicates that this 32-bit register has not been committed. When clear, this bit specifies that this register has been committed and may not be committed again. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data | Contains the user data value. This field is initialized to all 1s and can only be committed once. # Register 12: User Register 1 (USER\_REG1), offset 0x1E4 **Note:** Offset is relative to System Control base address of 0x400FE000. This register provides 31 bits of user-defined data that is non-volatile and can only be committed once. Bit 31 indicates that the register is available to be committed and is controlled through hardware to ensure that the register is only committed once. Prior to being committed, bits can only be changed from 1 to 0. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. The write-once characteristics of this register are useful for keeping static information like communication addresses that need to be unique per part and would otherwise require an external EEPROM or other non-volatile device. Once committed, this register cannot be restored to the factory default value. User Register 1 (USER REG1) Base 0x400F.E000 Offset 0x1E4 Type R/W, reset 0xFFFF.FFFF | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | NW | R/W | 1 | Not Written | | | | | | When set, this bit indicates that this 32-bit register has not been committed. When clear, this bit specifies that this register has been committed and may not be committed again. | | 30:0 | DATA | R/W | 0x7FFFFFF | User Data | Contains the user data value. This field is initialized to all 1s and can only be committed once. ## Register 13: Flash Memory Protection Read Enable 1 (FMPRE1), offset 0x204 **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). Flash memory up to a total of 64 KB is controlled by this register. Other **FMPREn** registers (if any) provide protection for other 64K blocks. This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. If the Flash memory size on the device is less than 64 KB, this register usually reads as zeroes, but software should not rely on these bits to be zero. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 1 (FMPRE1) Base 0x400F.E000 Offset 0x204 Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 READ ENABLE R/W 0xFFFFFFF Flash Read Flash Read Enable. Enables 2-KB Flash memory blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0xFFFFFFF Bits [31:0] each enable protection on a 2-KB block of Flash memory in memory range from 65 to 128 KB. # Register 14: Flash Memory Protection Read Enable 2 (FMPRE2), offset 0x208 Note: Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 2 (FMPRE2) Base 0x400F.E000 Offset 0x208 Type R/W, reset 0x0000.0000 Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. # Register 15: Flash Memory Protection Read Enable 3 (FMPRE3), offset 0x20C **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the read-only protection bits for each 2-KB flash block (**FMPPEn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Read Enable 3 (FMPRE3) Base 0x400F.E000 Offset 0x20C Type R/W, reset 0x0000.0000 Enables 2-KB flash blocks to be executed or read. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. # Register 16: Flash Memory Protection Program Enable 1 (FMPPE1), offset 0x404 **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). Flash memory up to a total of 64 KB is controlled by this register. Other **FMPPEn** registers (if any) provide protection for other 64K blocks. This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. The reset value shown only applies to power-on reset; any other type of reset does not affect this register. If the Flash memory size on the device is less than 64 KB, this register usually reads as zeroes, but software should not rely on these bits to be zero. For additional information, see the "Flash Memory Protection" section. Base 0x400F.E000 Offset 0x404 Type R/W, reset 0xFFFF.FFFF Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0xFFFFFFF Flash Programming Enable Value Description 0xFFFFFFF Bits [31:0] each enable protection on a 2-KB block of Flash memory in memory range from 65 to 128 KB. # Register 17: Flash Memory Protection Program Enable 2 (FMPPE2), offset 0x408 **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 2 (FMPPE2) Base 0x400F.E000 Offset 0x408 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. # Register 18: Flash Memory Protection Program Enable 3 (FMPPE3), offset 0x40C **Note:** Offset is relative to System Control base address of 0x400FE000. This register stores the execute-only protection bits for each 2-KB flash block (**FMPREn** stores the execute-only bits). This register is loaded during the power-on reset sequence. The factory settings for the **FMPREn** and **FMPPEn** registers are a value of 1 for all implemented banks. This achieves a policy of open access and programmability. The register bits may be changed by writing the specific register bit. However, this register is R/W0; the user can only change the protection bit from a 1 to a 0 (and may NOT change a 0 to a 1). The changes are not permanent until the register is committed (saved), at which point the bit change is permanent. If a bit is changed from a 1 to a 0 and not committed, it may be restored by executing a power-on reset sequence. For additional information, see the "Flash Memory Protection" section. Flash Memory Protection Program Enable 3 (FMPPE3) Base 0x400F.E000 Offset 0x40C Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description 31:0 PROG\_ENABLE R/W 0x00000000 Flash Programming Enable Configures 2-KB flash blocks to be execute only. The policies may be combined as shown in the table "Flash Protection Policy Combinations". Value Description 0x00000000 Enables 128 KB of flash. # 9 General-Purpose Input/Outputs (GPIOs) The GPIO module is composed of seven physical GPIO blocks, each corresponding to an individual GPIO port (Port A, Port B, Port C, Port D, Port E, Port F, Port G). The GPIO module supports 10-31 programmable input/output pins, depending on the peripherals being used. The GPIO module has the following features: - 10-31 GPIOs, depending on configuration - 5-V-tolerant input/outputs - Programmable control for GPIO interrupts - Interrupt generation masking - Edge-triggered on rising, falling, or both - Level-sensitive on High or Low values - Bit masking in both read and write operations through address lines - Pins configured as digital inputs are Schmitt-triggered. - Programmable control for GPIO pad configuration - Weak pull-up or pull-down resistors - 2-mA, 4-mA, and 8-mA pad drive for digital communication; up to four pads can be configured with an 18-mA pad drive for high-current applications - Slew rate control for the 8-mA drive - Open drain enables - Digital input enables # 9.1 Functional Description Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and GPIOPUR=0), with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1, GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (POR) or asserting RST puts both groups of pins back to their default state. Each GPIO port is a separate hardware instantiation of the same physical block (see Figure 9-1 on page 171). The LM3S8630 microcontroller contains seven ports and thus seven of these physical GPIO blocks. Figure 9-1. GPIO Port Block Diagram ## 9.1.1 Data Control The data control registers allow software to configure the operational modes of the GPIOs. The data direction register configures the GPIO as an input or an output while the data register either captures incoming data or drives it out to the pads. ## 9.1.1.1 Data Direction Operation The **GPIO Direction (GPIODIR)** register (see page 178) is used to configure each individual pin as an input or output. When the data direction bit is set to 0, the GPIO is configured as an input and the corresponding data register bit will capture and store the value on the GPIO port. When the data direction bit is set to 1, the GPIO is configured as an output and the corresponding data register bit will be driven out on the GPIO port. ## 9.1.1.2 Data Register Operation To aid in the efficiency of software, the GPIO ports allow for the modification of individual bits in the **GPIO Data (GPIODATA)** register (see page 177) by using bits [9:2] of the address bus as a mask. This allows software drivers to modify individual GPIO pins in a single instruction, without affecting the state of the other pins. This is in contrast to the "typical" method of doing a read-modify-write operation to set or clear an individual GPIO pin. To accommodate this feature, the **GPIODATA** register covers 256 locations in the memory map. During a write, if the address bit associated with that data bit is set to 1, the value of the **GPIODATA** register is altered. If it is cleared to 0, it is left unchanged. For example, writing a value of 0xEB to the address GPIODATA + 0x098 would yield as shown in Figure 9-2 on page 172, where u is data unchanged by the write. Figure 9-2. GPIODATA Write Example During a read, if the address bit associated with the data bit is set to 1, the value is read. If the address bit associated with the data bit is set to 0, it is read as a zero, regardless of its actual value. For example, reading address GPIODATA + 0x0C4 yields as shown in Figure 9-3 on page 172. Figure 9-3. GPIODATA Read Example ## 9.1.2 Interrupt Control The interrupt capabilities of each GPIO port are controlled by a set of seven registers. With these registers, it is possible to select the source of the interrupt, its polarity, and the edge properties. When one or more GPIO inputs cause an interrupt, a single interrupt output is sent to the interrupt controller for the entire GPIO port. For edge-triggered interrupts, software must clear the interrupt to enable any further interrupts. For a level-sensitive interrupt, it is assumed that the external source holds the level constant for the interrupt to be recognized by the controller. Three registers are required to define the edge or sense that causes interrupts: - GPIO Interrupt Sense (GPIOIS) register (see page 179) - GPIO Interrupt Both Edges (GPIOIBE) register (see page 180) - GPIO Interrupt Event (GPIOIEV) register (see page 181) Interrupts are enabled/disabled via the GPIO Interrupt Mask (GPIOIM) register (see page 182). When an interrupt condition occurs, the state of the interrupt signal can be viewed in two locations: the **GPIO Raw Interrupt Status (GPIORIS)** and **GPIO Masked Interrupt Status (GPIOMIS)** registers (see page 183 and page 184). As the name implies, the **GPIOMIS** register only shows interrupt conditions that are allowed to be passed to the controller. The **GPIORIS** register indicates that a GPIO pin meets the conditions for an interrupt, but has not necessarily been sent to the controller. Interrupts are cleared by writing a 1 to the appropriate bit of the **GPIO Interrupt Clear (GPIOICR)** register (see page 185). When programming the following interrupt control registers, the interrupts should be masked (**GPIOIM** set to 0). Writing any value to an interrupt control register (**GPIOIS**, **GPIOIBE**, or **GPIOIEV**) can generate a spurious interrupt if the corresponding bits are enabled. #### 9.1.3 Mode Control The GPIO pins can be controlled by either hardware or software. When hardware control is enabled via the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 186), the pin state is controlled by its alternate function (that is, the peripheral). Software control corresponds to GPIO mode, where the **GPIODATA** register is used to read/write the corresponding pins. #### 9.1.4 Commit Control The GPIO commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Protection is currently provided for the five JTAG/SWD pins (PB7 and PC[3:0]). Writes to protected bits of the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 186) are not committed to storage unless the **GPIO Lock (GPIOLOCK)** register (see page 196) has been unlocked and the appropriate bits of the **GPIO Commit (GPIOCR)** register (see page 197) have been set to 1. #### 9.1.5 Pad Control The pad control registers allow for GPIO pad configuration by software based on the application requirements. The pad control registers include the GPIODR2R, GPIODR4R, GPIODR8R, GPIODDR, GPIOPUR, GPIOPDR, GPIOPDR, and GPIODEN registers. These registers control drive strength, open-drain configuration, pull-up and pull-down resistors, slew-rate control and digital input enable. For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. #### 9.1.6 Identification The identification registers configured at reset allow software to detect and identify the module as a GPIO block. The identification registers include the **GPIOPeriphID0-GPIOPeriphID7** registers as well as the **GPIOPCeIIID0-GPIOPCeIIID0** registers. # 9.2 Initialization and Configuration To use the GPIO, the peripheral clock must be enabled by setting the appropriate GPIO Port bit field (GPIOn) in the **RCGC2** register. On reset, all GPIO pins (except for the five JTAG pins) are configured out of reset to be undriven (tristate): **GPIOAFSEL**=0, **GPIODEN**=0, **GPIOPDR**=0, and **GPIOPUR**=0. Table 9-1 on page 174 shows all possible configurations of the GPIO pads and the control register settings required to achieve them. Table 9-2 on page 174 shows how a rising edge interrupt would be configured for pin 2 of a GPIO port. **Table 9-1. GPIO Pad Configuration Examples** | Configuration | GPIO Register Bit Value <sup>a</sup> | | | | | | | | | | | |-----------------------------------------------|--------------------------------------|-----|-----|-----|-----|-----|------|------|------|-----|--| | | AFSEL | DIR | ODR | DEN | PUR | PDR | DR2R | DR4R | DR8R | SLR | | | Digital Input (GPIO) | 0 | 0 | 0 | 1 | ? | ? | Х | Х | Х | Х | | | Digital Output (GPIO) | 0 | 1 | 0 | 1 | ? | ? | ? | ? | ? | ? | | | Open Drain Output<br>(GPIO) | 0 | 1 | 1 | 1 | Х | Х | ? | ? | ? | ? | | | Open Drain<br>Input/Output (I <sup>2</sup> C) | 1 | Х | 1 | 1 | Х | Х | ? | ? | ? | ? | | | Digital Input (Timer CCP) | 1 | Х | 0 | 1 | ? | ? | Х | Х | Х | Х | | | Digital Output (Timer PWM) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | Digital Input/Output (SSI) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | | Digital Input/Output (UART) | 1 | Х | 0 | 1 | ? | ? | ? | ? | ? | ? | | a. X=Ignored (don't care bit) **Table 9-2. GPIO Interrupt Configuration Example** | Register | Desired<br>Interrupt<br>Event<br>Trigger | Pin 2 Bit Value <sup>a</sup> | | | | | | | | | | |----------|-----------------------------------------------------------------------------|------------------------------|---|---|---|---|---|---|---|--|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | GPIOIS | 0=edge<br>1=level | Х | Х | Х | Х | Х | 0 | Х | Х | | | | GPIOIBE | 0=single<br>edge<br>1=both<br>edges | Х | Х | Х | Х | Х | 0 | Х | Х | | | | GPIOIEV | 0=Low level,<br>or negative<br>edge<br>1=High level,<br>or positive<br>edge | | х | Х | Х | Х | 1 | Х | Х | | | | GPIOIM | 0=masked<br>1=not<br>masked | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | a. X=Ignored (don't care bit) # 9.3 Register Map Table 9-3 on page 175 lists the GPIO registers. The offset listed is a hexadecimal increment to the register's address, relative to that GPIO port's base address: GPIO Port A: 0x4000.4000GPIO Port B: 0x4000.5000GPIO Port C: 0x4000.6000 <sup>?=</sup>Can be either 0 or 1, depending on the configuration GPIO Port D: 0x4000.7000 GPIO Port E: 0x4002.4000 GPIO Port F: 0x4002.5000 GPIO Port G: 0x4002.6000 **Important:** The GPIO registers in this chapter are duplicated in each GPIO block; however, depending on the block, all eight bits may not be connected to a GPIO pad. In those cases, writing to those unconnected bits has no effect, and reading those unconnected bits returns no meaningful data. Note: The default reset value for the GPIOAFSEL, GPIOPUR, and GPIODEN registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. The default register type for the **GPIOCR** register is RO for all GPIO pins with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these five pins default to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00F0. Table 9-3. GPIO Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-----------|------|-------------|--------------------------------|-------------| | 0x000 | GPIODATA | R/W | 0x0000.0000 | GPIO Data | 177 | | 0x400 | GPIODIR | R/W | 0x0000.0000 | GPIO Direction | 178 | | 0x404 | GPIOIS | R/W | 0x0000.0000 | GPIO Interrupt Sense | 179 | | 0x408 | GPIOIBE | R/W | 0x0000.0000 | GPIO Interrupt Both Edges | 180 | | 0x40C | GPIOIEV | R/W | 0x0000.0000 | GPIO Interrupt Event | 181 | | 0x410 | GPIOIM | R/W | 0x0000.0000 | GPIO Interrupt Mask | 182 | | 0x414 | GPIORIS | RO | 0x0000.0000 | GPIO Raw Interrupt Status | 183 | | 0x418 | GPIOMIS | RO | 0x0000.0000 | GPIO Masked Interrupt Status | 184 | | 0x41C | GPIOICR | W1C | 0x0000.0000 | GPIO Interrupt Clear | 185 | | 0x420 | GPIOAFSEL | R/W | - | GPIO Alternate Function Select | 186 | | 0x500 | GPIODR2R | R/W | 0x0000.00FF | GPIO 2-mA Drive Select | 188 | | 0x504 | GPIODR4R | R/W | 0x0000.0000 | GPIO 4-mA Drive Select | 189 | | 0x508 | GPIODR8R | R/W | 0x0000.0000 | GPIO 8-mA Drive Select | 190 | | 0x50C | GPIOODR | R/W | 0x0000.0000 | GPIO Open Drain Select | 191 | | 0x510 | GPIOPUR | R/W | - | GPIO Pull-Up Select | 192 | Table 9-3. GPIO Register Map (continued) | Offset | Name | Type | Reset | Description | See<br>page | |--------|---------------|------|-------------|----------------------------------|-------------| | 0x514 | GPIOPDR | R/W | 0x0000.0000 | GPIO Pull-Down Select | 193 | | 0x518 | GPIOSLR | R/W | 0x0000.0000 | GPIO Slew Rate Control Select | 194 | | 0x51C | GPIODEN | R/W | - | GPIO Digital Enable | 195 | | 0x520 | GPIOLOCK | R/W | 0x0000.0001 | GPIO Lock | 196 | | 0x524 | GPIOCR | - | - | GPIO Commit | 197 | | 0xFD0 | GPIOPeriphID4 | RO | 0x0000.0000 | GPIO Peripheral Identification 4 | 199 | | 0xFD4 | GPIOPeriphID5 | RO | 0x0000.0000 | GPIO Peripheral Identification 5 | 200 | | 0xFD8 | GPIOPeriphID6 | RO | 0x0000.0000 | GPIO Peripheral Identification 6 | 201 | | 0xFDC | GPIOPeriphID7 | RO | 0x0000.0000 | GPIO Peripheral Identification 7 | 202 | | 0xFE0 | GPIOPeriphID0 | RO | 0x0000.0061 | GPIO Peripheral Identification 0 | 203 | | 0xFE4 | GPIOPeriphID1 | RO | 0x0000.0000 | GPIO Peripheral Identification 1 | 204 | | 0xFE8 | GPIOPeriphID2 | RO | 0x0000.0018 | GPIO Peripheral Identification 2 | 205 | | 0xFEC | GPIOPeriphID3 | RO | 0x0000.0001 | GPIO Peripheral Identification 3 | 206 | | 0xFF0 | GPIOPCellID0 | RO | 0x0000.000D | GPIO PrimeCell Identification 0 | 207 | | 0xFF4 | GPIOPCellID1 | RO | 0x0000.00F0 | GPIO PrimeCell Identification 1 | 208 | | 0xFF8 | GPIOPCellID2 | RO | 0x0000.0005 | GPIO PrimeCell Identification 2 | 209 | | 0xFFC | GPIOPCellID3 | RO | 0x0000.00B1 | GPIO PrimeCell Identification 3 | 210 | # 9.4 Register Descriptions The remainder of this section lists and describes the GPIO registers, in numerical order by address offset. ## Register 1: GPIO Data (GPIODATA), offset 0x000 The **GPIODATA** register is the data register. In software control mode, values written in the **GPIODATA** register are transferred onto the GPIO port pins if the respective pins have been configured as outputs through the **GPIO Direction (GPIODIR)** register (see page 178). In order to write to **GPIODATA**, the corresponding bits in the mask, resulting from the address bus bits [9:2], must be High. Otherwise, the bit values remain unchanged by the write. Similarly, the values read from this register are determined for each bit by the mask bit derived from the address used to access the data register, bits [9:2]. Bits that are 1 in the address mask cause the corresponding bits in **GPIODATA** to be read, and bits that are 0 in the address mask cause the corresponding bits in **GPIODATA** to be read as 0, regardless of their value. A read from **GPIODATA** returns the last bit value written if the respective pins are configured as outputs, or it returns the value on the corresponding input pin when these are configured as inputs. All bits are cleared by a reset. #### GPIO Data (GPIODATA) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x00 | GPIO Data | This register is virtually mapped to 256 locations in the address space. To facilitate the reading and writing of data to these registers by independent drivers, the data read from and the data written to the registers are masked by the eight address lines $\mathtt{ipaddr}[9:2]$ . Reads from this register return its current state. Writes to this register only affect bits that are not masked by $\mathtt{ipaddr}[9:2]$ and are configured as outputs. See "Data Register Operation" on page 171 for examples of reads and writes. ## Register 2: GPIO Direction (GPIODIR), offset 0x400 The **GPIODIR** register is the data direction register. Bits set to 1 in the **GPIODIR** register configure the corresponding pin to be an output, while bits set to 0 configure the pins to be inputs. All bits are cleared by a reset, meaning all GPIO pins are inputs by default. #### GPIO Direction (GPIODIR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x400 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DIR | R/W | 0x00 | GPIO Data Direction | The DIR values are defined as follows: Value Description - Pins are inputs. - Pins are outputs. # Register 3: GPIO Interrupt Sense (GPIOIS), offset 0x404 The **GPIOIS** register is the interrupt sense register. Bits set to 1 in **GPIOIS** configure the corresponding pins to detect levels, while bits set to 0 configure the pins to detect edges. All bits are cleared by a reset. #### GPIO Interrupt Sense (GPIOIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x404 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IS | R/W | 0x00 | GPIO Interrupt Sense | The IS values are defined as follows: #### Value Description - 0 Edge on corresponding pin is detected (edge-sensitive). - 1 Level on corresponding pin is detected (level-sensitive). # Register 4: GPIO Interrupt Both Edges (GPIOIBE), offset 0x408 The **GPIOIBE** register is the interrupt both-edges register. When the corresponding bit in the **GPIO Interrupt Sense (GPIOIS)** register (see page 179) is set to detect edges, bits set to High in **GPIOIBE** configure the corresponding pin to detect both rising and falling edges, regardless of the corresponding bit in the **GPIO Interrupt Event (GPIOIEV)** register (see page 181). Clearing a bit configures the pin to be controlled by **GPIOIEV**. All bits are cleared by a reset. #### GPIO Interrupt Both Edges (GPIOIBE) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x408 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IBE | R/W | 0x00 | GPIO Interrupt Both Edges | The IBE values are defined as follows: #### Value Description - O Interrupt generation is controlled by the GPIO Interrupt Event (GPIOIEV) register (see page 181). - 1 Both edges on the corresponding pin trigger an interrupt. **Note:** Single edge is determined by the corresponding bit in **GPIOIEV**. ### Register 5: GPIO Interrupt Event (GPIOIEV), offset 0x40C The **GPIOIEV** register is the interrupt event register. Bits set to High in **GPIOIEV** configure the corresponding pin to detect rising edges or high levels, depending on the corresponding bit value in the **GPIO Interrupt Sense (GPIOIS)** register (see page 179). Clearing a bit configures the pin to detect falling edges or low levels, depending on the corresponding bit value in **GPIOIS**. All bits are cleared by a reset. #### GPIO Interrupt Event (GPIOIEV) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x40C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IEV | R/W | 0x00 | GPIO Interrupt Event | The IEV values are defined as follows: - 0 Falling edge or Low levels on corresponding pins trigger interrupts. - Rising edge or High levels on corresponding pins trigger interrupts. # Register 6: GPIO Interrupt Mask (GPIOIM), offset 0x410 The **GPIOIM** register is the interrupt mask register. Bits set to High in **GPIOIM** allow the corresponding pins to trigger their individual interrupts and the combined **GPIOINTR** line. Clearing a bit disables interrupt triggering on that pin. All bits are cleared by a reset. #### GPIO Interrupt Mask (GPIOIM) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x410 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IME | R/W | 0x00 | GPIO Interrupt Mask Enable | The IME values are defined as follows: - 0 Corresponding pin interrupt is masked. - 1 Corresponding pin interrupt is not masked. # Register 7: GPIO Raw Interrupt Status (GPIORIS), offset 0x414 The GPIORIS register is the raw interrupt status register. Bits read High in GPIORIS reflect the status of interrupt trigger conditions detected (raw, prior to masking), indicating that all the requirements have been met, before they are finally allowed to trigger by the GPIO Interrupt Mask (GPIOIM) register (see page 182). Bits read as zero indicate that corresponding input pins have not initiated an interrupt. All bits are cleared by a reset. #### GPIO Raw Interrupt Status (GPIORIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x414 D:4/E: -1-4 Type RO, reset 0x0000.0000 | Bit/Field | name | туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | RIS | RO | 0x00 | GPIO Interrupt Raw Status | Reflects the status of interrupt trigger condition detection on pins (raw, prior to masking). The RIS values are defined as follows: - Corresponding pin interrupt requirements not met. - Corresponding pin interrupt has met requirements. ## Register 8: GPIO Masked Interrupt Status (GPIOMIS), offset 0x418 The **GPIOMIS** register is the masked interrupt status register. Bits read High in **GPIOMIS** reflect the status of input lines triggering an interrupt. Bits read as Low indicate that either no interrupt has been generated, or the interrupt is masked. **GPIOMIS** is the state of the interrupt after masking. #### GPIO Masked Interrupt Status (GPIOMIS) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x418 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | MIS | RO | 0x00 | GPIO Masked Interrupt Status | Masked value of interrupt due to corresponding pin. The MIS values are defined as follows: - 0 Corresponding GPIO line interrupt not active. - 1 Corresponding GPIO line asserting interrupt. # Register 9: GPIO Interrupt Clear (GPIOICR), offset 0x41C The **GPIOICR** register is the interrupt clear register. Writing a 1 to a bit in this register clears the corresponding interrupt edge detection logic register. Writing a 0 has no effect. #### GPIO Interrupt Clear (GPIOICR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x41C Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | IC | W1C | 0x00 | GPIO Interrupt Clear | The IC values are defined as follows: - 0 Corresponding interrupt is unaffected. - 1 Corresponding interrupt is cleared. # Register 10: GPIO Alternate Function Select (GPIOAFSEL), offset 0x420 The **GPIOAFSEL** register is the mode control select register. Writing a 1 to any bit in this register selects the hardware control for the corresponding GPIO line. All bits are cleared by a reset, therefore no GPIO line is set to hardware control by default. The GPIO commit control registers provide a layer of protection against accidental programming of critical hardware peripherals. Protection is currently provided for the five JTAG/SWD pins (PB7 and PC[3:0]). Writes to protected bits of the **GPIO Alternate Function Select (GPIOAFSEL)** register (see page 186) are not committed to storage unless the **GPIO Lock (GPIOLOCK)** register (see page 196) has been unlocked and the appropriate bits of the **GPIO Commit (GPIOCR)** register (see page 197) have been set to 1. Important: All GPIO pins are tri-stated by default (GPIOAFSEL=0, GPIODEN=0, GPIOPDR=0, and GPIOPUR=0), with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). The JTAG/SWD pins default to their JTAG/SWD functionality (GPIOAFSEL=1, GPIODEN=1 and GPIOPUR=1). A Power-On-Reset (POR) or asserting RST puts both groups of pins back to their default state. Caution – It is possible to create a software sequence that prevents the debugger from connecting to the Stellaris® microcontroller. If the program code loaded into flash immediately changes the JTAG pins to their GPIO functionality, the debugger may not have enough time to connect and halt the controller before the JTAG pin functionality switches. This may lock the debugger out of the part. This can be avoided with a software routine that restores JTAG functionality based on an external or software trigger. #### GPIO Alternate Function Select (GPIOAFSEL) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x420 Type R/W, reset - 31:8 reserved RO 0x00 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|--------------------------------| | 7:0 | AESEL | R/W | _ | GPIO Alternate Function Select | The AFSEL values are defined as follows: #### Value Description - 0 Software control of corresponding GPIO line (GPIO mode). - Hardware control of corresponding GPIO line (alternate hardware function). Note: The default reset value for the GPIOAFSEL, GPIOPUR, and GPIODEN registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. # Register 11: GPIO 2-mA Drive Select (GPIODR2R), offset 0x500 The **GPIODR2R** register is the 2-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing a DRV2 bit for a GPIO signal, the corresponding DRV4 bit in the **GPIODR4R** register and the DRV8 bit in the **GPIODR8R** register are automatically cleared by hardware. #### GPIO 2-mA Drive Select (GPIODR2R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x500 Type R/W, reset 0x0000.00FF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV2 | R/W | 0xFF | Output Pad 2-mA Drive Enable | A write of 1 to either **GPIODR4[n]** or **GPIODR8[n]** clears the corresponding 2-mA enable bit. The change is effective on the second clock cycle after the write. # Register 12: GPIO 4-mA Drive Select (GPIODR4R), offset 0x504 The GPIODR4R register is the 4-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV4 bit for a GPIO signal, the corresponding DRV2 bit in the GPIODR2R register and the DRV8 bit in the GPIODR8R register are automatically cleared by hardware. #### GPIO 4-mA Drive Select (GPIODR4R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x504 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV4 | R/W | 0x00 | Output Pad 4-mA Drive Enable | A write of 1 to either GPIODR2[n] or GPIODR8[n] clears the corresponding 4-mA enable bit. The change is effective on the second clock cycle after the write. # Register 13: GPIO 8-mA Drive Select (GPIODR8R), offset 0x508 The **GPIODR8R** register is the 8-mA drive control register. It allows for each GPIO signal in the port to be individually configured without affecting the other pads. When writing the DRV8 bit for a GPIO signal, the corresponding DRV2 bit in the **GPIODR2R** register and the DRV4 bit in the **GPIODR4R** register are automatically cleared by hardware. #### GPIO 8-mA Drive Select (GPIODR8R) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x508 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DRV8 | R/W | 0x00 | Output Pad 8-mA Drive Enable | A write of 1 to either **GPIODR2[n]** or **GPIODR4[n]** clears the corresponding 8-mA enable bit. The change is effective on the second clock cycle after the write. # Register 14: GPIO Open Drain Select (GPIOODR), offset 0x50C The **GPIOODR** register is the open drain control register. Setting a bit in this register enables the open drain configuration of the corresponding GPIO pad. When open drain mode is enabled, the corresponding bit should also be set in the **GPIO Digital Input Enable (GPIODEN)** register (see page 195). Corresponding bits in the drive strength registers (**GPIODR2R**, **GPIODR4R**, **GPIODR8R**, and **GPIOSLR**) can be set to achieve the desired rise and fall times. The GPIO acts as an open-drain input if the corresponding bit in the **GPIODIR** register is cleared. If open drain is selected while the GPIO is configured as an input, the GPIO will remain an input and the open-drain selection has no effect until the GPIO is changed to an output. When using the I<sup>2</sup>C module, in addition to configuring the pin to open drain, the **GPIO Alternate Function Select (GPIOAFSEL)** register bits for the I<sup>2</sup>C clock and data pins should be set to 1 (see examples in "Initialization and Configuration" on page 173). #### GPIO Open Drain Select (GPIOODR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x50C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ODE | R/W | 0x00 | Output Pad Open Drain Enable | The ODE values are defined as follows: - 0 Open drain configuration is disabled. - 1 Open drain configuration is enabled. # Register 15: GPIO Pull-Up Select (GPIOPUR), offset 0x510 The **GPIOPUR** register is the pull-up control register. When a bit is set to 1, it enables a weak pull-up resistor on the corresponding GPIO signal. Setting a bit in **GPIOPUR** automatically clears the corresponding bit in the **GPIO Pull-Down Select (GPIOPDR)** register (see page 193). #### GPIO Pull-Up Select (GPIOPUR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0x510 Type R/W, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PUE | R/W | _ | Pad Weak Pull-Up Enable | A write of 1 to **GPIOPDR[n]** clears the corresponding **GPIOPUR[n]** enables. The change is effective on the second clock cycle after the write. Note: The default reset value for the **GPIOAFSEL**, **GPIOPUR**, and **GPIODEN** registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. # Register 16: GPIO Pull-Down Select (GPIOPDR), offset 0x514 The **GPIOPDR** register is the pull-down control register. When a bit is set to 1, it enables a weak pull-down resistor on the corresponding GPIO signal. Setting a bit in **GPIOPDR** automatically clears the corresponding bit in the **GPIO Pull-Up Select (GPIOPUR)** register (see page 192). #### GPIO Pull-Down Select (GPIOPDR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x514 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PDE | R/W | 0x00 | Pad Weak Pull-Down Enable | A write of 1 to **GPIOPUR[n]** clears the corresponding **GPIOPDR[n]** enables. The change is effective on the second clock cycle after the write. # Register 17: GPIO Slew Rate Control Select (GPIOSLR), offset 0x518 The GPIOSLR register is the slew rate control register. Slew rate control is only available when using the 8-mA drive strength option via the GPIO 8-mA Drive Select (GPIODR8R) register (see page 190). #### GPIO Slew Rate Control Select (GPIOSLR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x518 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | SRL | R/W | 0x00 | Slew Rate Limit Enable (8-mA drive only) | The SRL values are defined as follows: - Slew rate control disabled. - Slew rate control enabled. ## Register 18: GPIO Digital Enable (GPIODEN), offset 0x51C **Note:** Pins configured as digital inputs are Schmitt-triggered. The **GPIODEN** register is the digital enable register. By default, with the exception of the GPIO signals used for JTAG/SWD function, all other GPIO signals are configured out of reset to be undriven (tristate). Their digital function is disabled; they do not drive a logic value on the pin and they do not allow the pin voltage into the GPIO receiver. To use the pin in a digital function (either GPIO or alternate function), the corresponding GPIODEN bit must be set. #### GPIO Digital Enable (GPIODEN) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x51C Type R/W, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DEN | R/W | _ | Digital Enable | The DEN values are defined as follows: #### Value Description - 0 Digital functions disabled. - 1 Digital functions enabled. Note: The default reset value for the GPIOAFSEL, GPIOPUR, and GPIODEN registers are 0x0000.0000 for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins default to JTAG/SWD functionality. Because of this, the default reset value of these registers for GPIO Port B is 0x0000.0080 while the default reset value for Port C is 0x0000.000F. # Register 19: GPIO Lock (GPIOLOCK), offset 0x520 The **GPIOLOCK** register enables write access to the **GPIOCR** register (see page 197). Writing 0x1ACC.E551 to the GPIOLOCK register will unlock the GPIOCR register. Writing any other value to the GPIOLOCK register re-enables the locked state. Reading the GPIOLOCK register returns the lock status rather than the 32-bit value that was previously written. Therefore, when write accesses are disabled, or locked, reading the GPIOLOCK register returns 0x00000001. When write accesses are enabled, or unlocked, reading the GPIOLOCK register returns 0x00000000. GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002 5000 GPIO Port G base: 0x4002.6000 Offset 0x520 Type R/W, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------------|-------------| | 31:0 | LOCK | R/W | 0x0000.0001 | GPIO Lock | A write of the value 0x1ACC.E551 unlocks the GPIO Commit (GPIOCR) register for write access. A write of any other value or a write to the **GPIOCR** register reapplies the lock, preventing any register updates. A read of this register returns the following values: Value Description 0x0000.0001 locked 0x0000.0000 unlocked ### Register 20: GPIO Commit (GPIOCR), offset 0x524 The GPIOCR register is the commit register. The value of the GPIOCR register determines which bits of the GPIOAFSEL register are committed when a write to the GPIOAFSEL register is performed. If a bit in the GPIOCR register is a zero, the data being written to the corresponding bit in the GPIOAFSEL register will not be committed and will retain its previous value. If a bit in the GPIOCR register is a one, the data being written to the corresponding bit of the GPIOAFSEL register will be committed to the register and will reflect the new value. The contents of the GPIOCR register can only be modified if the GPIOLOCK register is unlocked. Writes to the GPIOCR register are ignored if the GPIOLOCK register is locked. Important: This register is designed to prevent accidental programming of the registers that control connectivity to the JTAG/SWD debug hardware. By initializing the bits of the GPIOCR register to 0 for PB7 and PC[3:0], the JTAG/SWD debug port can only be converted to GPIOs through a deliberate set of writes to the GPIOLOCK, GPIOCR, and the corresponding registers. > Because this protection is currently only implemented on the JTAG/SWD pins on PB7 and PC[3:0], all of the other bits in the **GPIOCR** registers cannot be written with 0x0. These bits are hardwired to 0x1, ensuring that it is always possible to commit new values to the **GPIOAFSEL**register bits of these other pins. #### GPIO Commit (GPIOCR) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000 5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x524 Description Bit/Field Name Type Reset 31:8 reserved RO 0x00 Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|-------------| | 7:0 | CR | _ | _ | GPIO Commit | On a bit-wise basis, any bit set allows the corresponding **GPIOAFSEL** bit to be set to its alternate function. #### Note: The default register type for the **GPIOCR** register is RO for all GPIO pins with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). These five pins are currently the only GPIOs that are protected by the **GPIOCR** register. Because of this, the register type for GPIO Port B7 and GPIO Port C[3:0] is R/W. The default reset value for the **GPIOCR** register is 0x0000.00FF for all GPIO pins, with the exception of the five JTAG/SWD pins (PB7 and PC[3:0]). To ensure that the JTAG port is not accidentally programmed as a GPIO, these five pins default to non-committable. Because of this, the default reset value of **GPIOCR** for GPIO Port B is 0x0000.007F while the default reset value of GPIOCR for Port C is 0x0000.00F0. ### Register 21: GPIO Peripheral Identification 4 (GPIOPeriphID4), offset 0xFD0 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 4 (GPIOPeriphID4) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | GPIO Peripheral ID Register[7:0] | # Register 22: GPIO Peripheral Identification 5 (GPIOPeriphID5), offset 0xFD4 The GPIOPeriphID4, GPIOPeriphID5, GPIOPeriphID6, and GPIOPeriphID7 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 5 (GPIOPeriphID5) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | ### Register 23: GPIO Peripheral Identification 6 (GPIOPeriphID6), offset 0xFD8 The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 6 (GPIOPeriphID6) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port B Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | GPIO Peripheral ID Register[23:16] | # Register 24: GPIO Peripheral Identification 7 (GPIOPeriphID7), offset 0xFDC The **GPIOPeriphID4**, **GPIOPeriphID5**, **GPIOPeriphID6**, and **GPIOPeriphID7** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 7 (GPIOPeriphID7) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | GPIO Peripheral ID Register[31:24] | ## Register 25: GPIO Peripheral Identification 0 (GPIOPeriphID0), offset 0xFE0 The GPIOPeriphID0, GPIOPeriphID1, GPIOPeriphID2, and GPIOPeriphID3 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 0 (GPIOPeriphID0) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFE0 Type RO, reset 0x0000.0061 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x61 | GPIO Peripheral ID Register[7:0] | # Register 26: GPIO Peripheral Identification 1 (GPIOPeriphID1), offset 0xFE4 The GPIOPeriphID0, GPIOPeriphID1, GPIOPeriphID2, and GPIOPeriphID3 registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 1 (GPIOPeriphID1) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | GPIO Peripheral ID Register[15:8] | # Register 27: GPIO Peripheral Identification 2 (GPIOPeriphID2), offset 0xFE8 The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 2 (GPIOPeriphID2) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | GPIO Peripheral ID Register[23:16] | # Register 28: GPIO Peripheral Identification 3 (GPIOPeriphID3), offset 0xFEC The **GPIOPeriphID0**, **GPIOPeriphID1**, **GPIOPeriphID2**, and **GPIOPeriphID3** registers can conceptually be treated as one 32-bit register; each register contains eight bits of the 32-bit register, used by software to identify the peripheral. ### GPIO Peripheral Identification 3 (GPIOPeriphID3) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | GPIO Peripheral ID Register[31:24] | # Register 29: GPIO PrimeCell Identification 0 (GPIOPCellID0), offset 0xFF0 The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. #### GPIO PrimeCell Identification 0 (GPIOPCellID0) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | GPIO PrimeCell ID Register[7:0] | # Register 30: GPIO PrimeCell Identification 1 (GPIOPCellID1), offset 0xFF4 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. #### GPIO PrimeCell Identification 1 (GPIOPCellID1) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0x Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | GPIO PrimeCell ID Register[15:8] | # Register 31: GPIO PrimeCell Identification 2 (GPIOPCellID2), offset 0xFF8 The **GPIOPCeIIID1**, **GPIOPCeIIID1**, and **GPIOPCeIIID3** registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. #### GPIO PrimeCell Identification 2 (GPIOPCellID2) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 GPIO Port G base: 0x4002.6000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | GPIO PrimeCell ID Register[23:16] | # Register 32: GPIO PrimeCell Identification 3 (GPIOPCellID3), offset 0xFFC The GPIOPCellID0, GPIOPCellID1, GPIOPCellID2, and GPIOPCellID3 registers are four 8-bit wide registers, that can conceptually be treated as one 32-bit register. The register is used as a standard cross-peripheral identification system. #### GPIO PrimeCell Identification 3 (GPIOPCellID3) GPIO Port A base: 0x4000.4000 GPIO Port B base: 0x4000.5000 GPIO Port C base: 0x4000.6000 GPIO Port D base: 0x4000.7000 GPIO Port E base: 0x4002.4000 GPIO Port F base: 0x4002.5000 GPIO Port G base: 0x4002.6000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | GPIO PrimeCell ID Register[31:24] | # 10 General-Purpose Timers Programmable timers can be used to count or time external events that drive the Timer input pins. The Stellaris<sup>®</sup> General-Purpose Timer Module (GPTM) contains four GPTM blocks (Timer0, Timer1, Timer 2, and Timer 3). Each GPTM block provides two 16-bit timers/counters (referred to as TimerA and TimerB) that can be configured to operate independently as timers or event counters, or configured to operate as one 32-bit timer or one 32-bit Real-Time Clock (RTC). The GPT Module is one timing resource available on the Stellaris<sup>®</sup> microcontrollers. Other timer resources include the System Timer (SysTick) (see "System Timer (SysTick)" on page 43). The General-Purpose Timers provide the following features: - Four General-Purpose Timer Modules (GPTM), each of which provides two 16-bit timers/counters. Each GPTM can be configured to operate independently: - As a single 32-bit timer - As one 32-bit Real-Time Clock (RTC) to event capture - For Pulse Width Modulation (PWM) - 32-bit Timer modes - Programmable one-shot timer - Programmable periodic timer - Real-Time Clock when using an external 32.768-KHz clock as the input - User-enabled stalling when the controller asserts CPU Halt flag during debug - 16-bit Timer modes - General-purpose timer function with an 8-bit prescaler (for one-shot and periodic modes only) - Programmable one-shot timer - Programmable periodic timer - User-enabled stalling when the controller asserts CPU Halt flag during debug - 16-bit Input Capture modes - Input edge count capture - Input edge time capture - 16-bit PWM mode - Simple PWM mode with software-programmable output inversion of the PWM signal # 10.1 Block Diagram **Note:** In Figure 10-1 on page 212, the specific CCP pins available depend on the Stellaris<sup>®</sup> device. See Table 10-1 on page 212 for the available CCPs. Figure 10-1. GPTM Module Block Diagram Table 10-1. Available CCP Pins | Timer | 16-Bit Up/Down Counter | Even CCP Pin | Odd CCP Pin | |---------|------------------------|--------------|-------------| | Timer 0 | TimerA | CCP0 | - | | | TimerB | - | CCP1 | | Timer 1 | TimerA | - | - | | | TimerB | - | - | | Timer 2 | TimerA | - | - | | | TimerB | - | - | | Timer 3 | TimerA | - | - | | | TimerB | - | - | # 10.2 Functional Description The main components of each GPTM block are two free-running 16-bit up/down counters (referred to as TimerA and TimerB), two 16-bit match registers, two prescaler match registers, and two 16-bit load/initialization registers and their associated control functions. The exact functionality of each GPTM is controlled by software and configured through the register interface. Software configures the GPTM using the **GPTM Configuration (GPTMCFG)** register (see page 223), the **GPTM TimerA Mode (GPTMTAMR)** register (see page 224), and the **GPTM TimerB Mode (GPTMTBMR)** register (see page 226). When in one of the 32-bit modes, the timer can only act as a 32-bit timer. However, when configured in 16-bit mode, the GPTM can have its two 16-bit timers configured in any combination of the 16-bit modes. ### 10.2.1 GPTM Reset Conditions After reset has been applied to the GPTM module, the module is in an inactive state, and all control registers are cleared and in their default states. Counters TimerA and TimerB are initialized to 0xFFFF, along with their corresponding load registers: the GPTM TimerA Interval Load (GPTMTAILR) register (see page 237) and the GPTM TimerB Interval Load (GPTMTBILR) register (see page 238). The prescale counters are initialized to 0x00: the GPTM TimerA Prescale (GPTMTAPR) register (see page 241) and the GPTM TimerB Prescale (GPTMTBPR) register (see page 242). ### 10.2.2 32-Bit Timer Operating Modes This section describes the three GPTM 32-bit timer modes (One-Shot, Periodic, and RTC) and their configuration. The GPTM is placed into 32-bit mode by writing a 0 (One-Shot/Periodic 32-bit timer mode) or a 1 (RTC mode) to the **GPTM Configuration (GPTMCFG)** register. In both configurations, certain GPTM registers are concatenated to form pseudo 32-bit registers. These registers include: - GPTM TimerA Interval Load (GPTMTAILR) register [15:0], see page 237 - GPTM TimerB Interval Load (GPTMTBILR) register [15:0], see page 238 - GPTM TimerA (GPTMTAR) register [15:0], see page 245 - GPTM TimerB (GPTMTBR) register [15:0], see page 246 In the 32-bit modes, the GPTM translates a 32-bit write access to **GPTMTAILR** into a write access to both **GPTMTAILR** and **GPTMTBILR**. The resulting word ordering for such a write operation is: ``` GPTMTBILR[15:0]:GPTMTAILR[15:0] ``` Likewise, a read access to **GPTMTAR** returns the value: GPTMTBR[15:0]:GPTMTAR[15:0] #### 10.2.2.1 32-Bit One-Shot/Periodic Timer Mode In 32-bit one-shot and periodic timer modes, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit down-counter. The selection of one-shot or periodic mode is determined by the value written to the TAMR field of the **GPTM TimerA Mode (GPTMTAMR)** register (see page 224), and there is no need to write to the **GPTM TimerB Mode (GPTMTBMR)** register. When software writes the TAEN bit in the **GPTM Control (GPTMCTL)** register (see page 228), the timer begins counting down from its preloaded value. Once the 0x0000.0000 state is reached, the timer reloads its start value from the concatenated **GPTMTAILR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the TAEN bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the GPTM generates interrupts and triggers when it reaches the 0x000.0000 state. The GPTM sets the TATORIS bit in the GPTM Raw Interrupt Status (GPTMRIS) register (see page 233), and holds it until it is cleared by writing the GPTM Interrupt Clear (GPTMICR) register (see page 235). If the time-out interrupt is enabled in the GPTM Interrupt Mask (GPTIMR) register (see page 231), the GPTM also sets the TATOMIS bit in the GPTM Masked Interrupt Status (GPTMMIS) register (see page 234). If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TASTALL bit in the **GPTMCTL** register is set, the timer freezes counting while the processor is halted by the debugger. The timer resumes counting when the processor resumes execution. #### 10.2.2.2 32-Bit Real-Time Clock Timer Mode In Real-Time Clock (RTC) mode, the concatenated versions of the TimerA and TimerB registers are configured as a 32-bit up-counter. When RTC mode is selected for the first time, the counter is loaded with a value of 0x0000.0001. All subsequent load values must be written to the **GPTM TimerA Match (GPTMTAMATCHR)** register (see page 239) by the controller. The input clock on an even CCP input is required to be 32.768 KHz in RTC mode. The clock signal is then divided down to a 1 Hz rate and is passed along to the input of the 32-bit counter. When software writes the TAEN bit in the **GPTMCTL** register, the counter starts counting up from its preloaded value of 0x0000.0001. When the current count value matches the preloaded value in the **GPTMTAMATCHR** register, it rolls over to a value of 0x0000.0000 and continues counting until either a hardware reset, or it is disabled by software (clearing the TAEN bit). When a match occurs, the GPTM asserts the RTCRIS bit in **GPTMRIS**. If the RTC interrupt is enabled in **GPTIMR**, the GPTM also sets the RTCMIS bit in **GPTMISR** and generates a controller interrupt. The status flags are cleared by writing the RTCCINT bit in **GPTMICR**. If the TASTALL and/or TBSTALL bits in the **GPTMCTL** register are set, the timer does not freeze if the RTCEN bit is set in **GPTMCTL**. ### 10.2.3 16-Bit Timer Operating Modes The GPTM is placed into global 16-bit mode by writing a value of 0x4 to the **GPTM Configuration** (**GPTMCFG**) register (see page 223). This section describes each of the GPTM 16-bit modes of operation. TimerA and TimerB have identical modes, so a single description is given using an **n** to reference both. #### 10.2.3.1 16-Bit One-Shot/Periodic Timer Mode In 16-bit one-shot and periodic timer modes, the timer is configured as a 16-bit down-counter with an optional 8-bit prescaler that effectively extends the counting range of the timer to 24 bits. The selection of one-shot or periodic mode is determined by the value written to the TnMR field of the **GPTMTnMR** register. The optional prescaler is loaded into the **GPTM Timern Prescale (GPTMTnPR)** register. When software writes the TnEN bit in the **GPTMCTL** register, the timer begins counting down from its preloaded value. Once the 0x0000 state is reached, the timer reloads its start value from **GPTMTnILR** and **GPTMTnPR** on the next cycle. If configured to be a one-shot timer, the timer stops counting and clears the TnEN bit in the **GPTMCTL** register. If configured as a periodic timer, it continues counting. In addition to reloading the count value, the timer generates interrupts and triggers when it reaches the 0x0000 state. The GPTM sets the ${\tt TnTORIS}$ bit in the **GPTMRIS** register, and holds it until it is cleared by writing the **GPTMICR** register. If the time-out interrupt is enabled in **GPTIMR**, the GPTM also sets the ${\tt TnTOMIS}$ bit in **GPTMISR** and generates a controller interrupt. If software reloads the **GPTMTAILR** register while the counter is running, the counter loads the new value on the next clock cycle and continues counting from the new value. If the TnSTALL bit in the **GPTMCTL** register is set, the timer freezes counting while the processor is halted by the debugger. The timer resumes counting when the processor resumes execution. The following example shows a variety of configurations for a 16-bit free running timer while using the prescaler. All values assume a 50-MHz clock with Tc=20 ns (clock period). Table 10-2. 16-Bit Timer With Prescaler Configurations | Prescale | #Clock (T c) <sup>a</sup> | Max Time | Units | |----------|---------------------------|----------|-------| | 00000000 | 1 | 1.3107 | mS | | 0000001 | 2 | 2.6214 | mS | | 0000010 | 3 | 3.9322 | mS | | | | | | | 11111101 | 254 | 332.9229 | mS | | 11111110 | 255 | 334.2336 | mS | | 1111111 | 256 | 335.5443 | mS | a. Tc is the clock period. #### 10.2.3.2 16-Bit Input Edge Count Mode **Note:** For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling-edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. **Note:** The prescaler is not available in 16-Bit Input Edge Count mode. In Edge Count mode, the timer is configured as a down-counter capable of capturing three types of events: rising edge, falling edge, or both. To place the timer in Edge Count mode, the TnCMR bit of the GPTMTnMR register must be set to 0. The type of edge that the timer counts is determined by the TnEVENT fields of the GPTMCTL register. During initialization, the GPTM Timern Match (GPTMTnMATCHR) register is configured so that the difference between the value in the GPTMTnILR register and the GPTMTnMATCHR register equals the number of edge events that must be counted. When software writes the TnEN bit in the **GPTM Control (GPTMCTL)** register, the timer is enabled for event capture. Each input event on the CCP pin decrements the counter by 1 until the event count matches **GPTMTnMATCHR**. When the counts match, the GPTM asserts the CnMRIS bit in the **GPTMRIS** register (and the CnMMIS bit, if the interrupt is not masked). The counter is then reloaded using the value in **GPTMTnILR**, and stopped since the GPTM automatically clears the $\mathtt{TnEN}$ bit in the **GPTMCTL** register. Once the event count has been reached, all further events are ignored until $\mathtt{TnEN}$ is re-enabled by software. Figure 10-2 on page 216 shows how input edge count mode works. In this case, the timer start value is set to **GPTMnILR** =0x000A and the match value is set to **GPTMnMATCHR** =0x0006 so that four edge events are counted. The counter is configured to detect both edges of the input signal. Note that the last two edges are not counted since the timer automatically clears the TnEN bit after the current count matches the value in the **GPTMnMR** register. Figure 10-2. 16-Bit Input Edge Count Mode Example #### 10.2.3.3 16-Bit Input Edge Time Mode **Note:** For rising-edge detection, the input signal must be High for at least two system clock periods following the rising edge. Similarly, for falling edge detection, the input signal must be Low for at least two system clock periods following the falling edge. Based on this criteria, the maximum input frequency for edge detection is 1/4 of the system frequency. **Note:** The prescaler is not available in 16-Bit Input Edge Time mode. In Edge Time mode, the timer is configured as a free-running down-counter initialized to the value loaded in the **GPTMTnILR** register (or 0xFFFF at reset). This mode allows for event capture of either rising or falling edges, but not both. The timer is placed into Edge Time mode by setting the TnCMR bit in the **GPTMTnMR** register, and the type of event that the timer captures is determined by the Tnevent fields of the **GPTMCnTL** register. When software writes the TnEN bit in the **GPTMCTL** register, the timer is enabled for event capture. When the selected input event is detected, the current Tn counter value is captured in the **GPTMTnR** register and is available to be read by the controller. The GPTM then asserts the CnERIS bit (and the CnEMIS bit, if the interrupt is not masked). After an event has been captured, the timer does not stop counting. It continues to count until the $\mathtt{TnEN}$ bit is cleared. When the timer reaches the 0x0000 state, it is reloaded with the value from the **GPTMnILR** register. Figure 10-3 on page 217 shows how input edge timing mode works. In the diagram, it is assumed that the start value of the timer is the default value of 0xFFFF, and the timer is configured to capture rising edge events. Each time a rising edge event is detected, the current count value is loaded into the **GPTMTnR** register, and is held there until another rising edge is detected (at which point the new count value is loaded into **GPTMTnR**). Figure 10-3. 16-Bit Input Edge Time Mode Example #### 10.2.3.4 16-Bit PWM Mode **Note:** The prescaler is not available in 16-Bit PWM mode. The GPTM supports a simple PWM generation mode. In PWM mode, the timer is configured as a down-counter with a start value (and thus period) defined by **GPTMTnILR**. In this mode, the PWM frequency and period are synchronous events and therefore guaranteed to be glitch free. PWM mode is enabled with the **GPTMTnMR** register by setting the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. When software writes the $\mathtt{TnEN}$ bit in the **GPTMCTL** register, the counter begins counting down until it reaches the 0x0000 state. On the next counter cycle, the counter reloads its start value from **GPTMTnILR** and continues counting until disabled by software clearing the $\mathtt{TnEN}$ bit in the **GPTMCTL** register. No interrupts or status bits are asserted in PWM mode. The output PWM signal asserts when the counter is at the value of the **GPTMTnILR** register (its start state), and is deasserted when the counter value equals the value in the **GPTM Timern Match Register (GPTMnMATCHR)**. Software has the capability of inverting the output PWM signal by setting the TnPWML bit in the **GPTMCTL** register. Figure 10-4 on page 218 shows how to generate an output PWM with a 1-ms period and a 66% duty cycle assuming a 50-MHz input clock and **TnPWML** =0 (duty cycle would be 33% for the **TnPWML** =1 configuration). For this example, the start value is **GPTMnIRL**=0xC350 and the match value is **GPTMnMR**=0x411A. Figure 10-4. 16-Bit PWM Mode Example ### 10.3 Initialization and Configuration To use the general-purpose timers, the peripheral clock must be enabled by setting the TIMERO, TIMER1, TIMER2, and TIMER3 bits in the **RCGC1** register. This section shows module initialization and configuration examples for each of the supported timer modes. #### 10.3.1 32-Bit One-Shot/Periodic Timer Mode The GPTM is configured for 32-bit One-Shot and Periodic modes by the following sequence: - 1. Ensure the timer is disabled (the TAEN bit in the **GPTMCTL** register is cleared) before making any changes. - 2. Write the GPTM Configuration Register (GPTMCFG) with a value of 0x0. - 3. Set the TAMR field in the GPTM TimerA Mode Register (GPTMTAMR): - **a.** Write a value of 0x1 for One-Shot mode. - **b.** Write a value of 0x2 for Periodic mode. - 4. Load the start value into the GPTM TimerA Interval Load Register (GPTMTAILR). - 5. If interrupts are required, set the TATOIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. 7. Poll the TATORIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TATOCINT bit of the GPTM Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 7 on page 219. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ### 10.3.2 32-Bit Real-Time Clock (RTC) Mode To use the RTC mode, the timer must have a 32.768-KHz input signal on an even CCP input. To enable the RTC feature, follow these steps: - 1. Ensure the timer is disabled (the TAEN bit is cleared) before making any changes. - 2. Write the GPTM Configuration Register (GPTMCFG) with a value of 0x1. - 3. Write the desired match value to the GPTM TimerA Match Register (GPTMTAMATCHR). - 4. Set/clear the RTCEN bit in the GPTM Control Register (GPTMCTL) as desired. - If interrupts are required, set the RTCIM bit in the GPTM Interrupt Mask Register (GPTMIMR). - 6. Set the TAEN bit in the **GPTMCTL** register to enable the timer and start counting. When the timer count equals the value in the **GPTMTAMATCHR** register, the counter is re-loaded with 0x0000.0000 and begins counting. If an interrupt is enabled, it does not have to be cleared. #### 10.3.3 16-Bit One-Shot/Periodic Timer Mode A timer is configured for 16-bit One-Shot and Periodic modes by the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the GPTM Configuration Register (GPTMCFG) with a value of 0x4. - 3. Set the TnMR field in the **GPTM Timer Mode (GPTMTnMR)** register: - a. Write a value of 0x1 for One-Shot mode. - **b.** Write a value of 0x2 for Periodic mode. - 4. If a prescaler is to be used, write the prescale value to the **GPTM Timern Prescale Register** (**GPTMTnPR**). - Load the start value into the GPTM Timer Interval Load Register (GPTMTnILR). - 6. If interrupts are required, set the Thtolm bit in the GPTM Interrupt Mask Register (GPTMIMR). - 7. Set the TnEN bit in the **GPTM Control Register (GPTMCTL)** to enable the timer and start counting. - 8. Poll the TnTORIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the TnTOCINT bit of the GPTM Interrupt Clear Register (GPTMICR). In One-Shot mode, the timer stops counting after step 8 on page 219. To re-enable the timer, repeat the sequence. A timer configured in Periodic mode does not stop counting after it times out. ### 10.3.4 16-Bit Input Edge Count Mode A timer is configured to Input Edge Count mode by the following sequence: - 1. Ensure the timer is disabled (the THEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the GPTM Timer Mode (GPTMTnMR) register, write the TnCMR field to 0x0 and the TnMR field to 0x3. - **4.** Configure the type of event(s) that the timer captures by writing the TREVENT field of the **GPTM** Control (GPTMCTL) register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. Load the desired event count into the GPTM Timern Match (GPTMTnMATCHR) register. - 7. If interrupts are required, set the CnMIM bit in the GPTM Interrupt Mask (GPTMIMR) register. - 8. Set the TnEN bit in the **GPTMCTL** register to enable the timer and begin waiting for edge events. - 9. Poll the CnMRIS bit in the GPTMRIS register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the CnMCINT bit of the GPTM Interrupt Clear (GPTMICR) register. In Input Edge Count Mode, the timer stops after the desired number of edge events has been detected. To re-enable the timer, ensure that the ${\tt TnEN}$ bit is cleared and repeat step 4 on page 220 through step 9 on page 220. ### 10.3.5 16-Bit Input Edge Timing Mode A timer is configured to Input Edge Timing mode by the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the GPTM Timer Mode (GPTMTnMR) register, write the TnCMR field to 0x1 and the TnMR field to 0x3. - **4.** Configure the type of event that the timer captures by writing the TREVENT field of the **GPTM Control (GPTMCTL)** register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. If interrupts are required, set the CnEIM bit in the GPTM Interrupt Mask (GPTMIMR) register. - 7. Set the Then bit in the GPTM Control (GPTMCTL) register to enable the timer and start counting. - 8. Poll the Cners bit in the **GPTMRIS** register or wait for the interrupt to be generated (if enabled). In both cases, the status flags are cleared by writing a 1 to the Cnecint bit of the **GPTM** **Interrupt Clear (GPTMICR)** register. The time at which the event happened can be obtained by reading the **GPTM Timern (GPTMTnR)** register. In Input Edge Timing mode, the timer continues running after an edge event has been detected, but the timer interval can be changed at any time by writing the **GPTMTnILR** register. The change takes effect at the next cycle after the write. #### 10.3.6 16-Bit PWM Mode A timer is configured to PWM mode using the following sequence: - 1. Ensure the timer is disabled (the TnEN bit is cleared) before making any changes. - 2. Write the **GPTM Configuration (GPTMCFG)** register with a value of 0x4. - 3. In the **GPTM Timer Mode (GPTMTnMR)** register, set the TnAMS bit to 0x1, the TnCMR bit to 0x0, and the TnMR field to 0x2. - **4.** Configure the output state of the PWM signal (whether or not it is inverted) in the TREVENT field of the **GPTM Control (GPTMCTL)** register. - 5. Load the timer start value into the GPTM Timern Interval Load (GPTMTnILR) register. - 6. Load the GPTM Timern Match (GPTMTnMATCHR) register with the desired value. - 7. Set the TnEN bit in the **GPTM Control (GPTMCTL)** register to enable the timer and begin generation of the output PWM signal. In PWM Timing mode, the timer continues running after the PWM signal has been generated. The PWM period can be adjusted at any time by writing the **GPTMTnILR** register, and the change takes effect at the next cycle after the write. ### 10.4 Register Map Table 10-3 on page 221 lists the GPTM registers. The offset listed is a hexadecimal increment to the register's address, relative to that timer's base address: Timer0: 0x4003.0000 Timer1: 0x4003.1000 Timer2: 0x4003.2000 Timer3: 0x4003.3000 **Table 10-3. Timers Register Map** | Offset | Name | Туре | Reset | Description | See<br>page | |--------|----------|------|-------------|---------------------------|-------------| | 0x000 | GPTMCFG | R/W | 0x0000.0000 | GPTM Configuration | 223 | | 0x004 | GPTMTAMR | R/W | 0x0000.0000 | GPTM TimerA Mode | 224 | | 0x008 | GPTMTBMR | R/W | 0x0000.0000 | GPTM TimerB Mode | 226 | | 0x00C | GPTMCTL | R/W | 0x0000.0000 | GPTM Control | 228 | | 0x018 | GPTMIMR | R/W | 0x0000.0000 | GPTM Interrupt Mask | 231 | | 0x01C | GPTMRIS | RO | 0x0000.0000 | GPTM Raw Interrupt Status | 233 | Table 10-3. Timers Register Map (continued) | Offset | Name | Type | Reset | Description | See<br>page | |--------|--------------|------|-------------|------------------------------|-------------| | 0x020 | GPTMMIS | RO | 0x0000.0000 | GPTM Masked Interrupt Status | 234 | | 0x024 | GPTMICR | W1C | 0x0000.0000 | GPTM Interrupt Clear | 235 | | 0x028 | GPTMTAILR | R/W | 0xFFFF.FFFF | GPTM TimerA Interval Load | 237 | | 0x02C | GPTMTBILR | R/W | 0x0000.FFFF | GPTM TimerB Interval Load | 238 | | 0x030 | GPTMTAMATCHR | R/W | 0xFFFF.FFFF | GPTM TimerA Match | 239 | | 0x034 | GPTMTBMATCHR | R/W | 0x0000.FFFF | GPTM TimerB Match | 240 | | 0x038 | GPTMTAPR | R/W | 0x0000.0000 | GPTM TimerA Prescale | 241 | | 0x03C | GPTMTBPR | R/W | 0x0000.0000 | GPTM TimerB Prescale | 242 | | 0x040 | GPTMTAPMR | R/W | 0x0000.0000 | GPTM TimerA Prescale Match | 243 | | 0x044 | GPTMTBPMR | R/W | 0x0000.0000 | GPTM TimerB Prescale Match | 244 | | 0x048 | GPTMTAR | RO | 0xFFFF.FFFF | GPTM TimerA | 245 | | 0x04C | GPTMTBR | RO | 0x0000.FFFF | GPTM TimerB | 246 | # 10.5 Register Descriptions The remainder of this section lists and describes the GPTM registers, in numerical order by address offset. ### Register 1: GPTM Configuration (GPTMCFG), offset 0x000 This register configures the global operation of the GPTM module. The value written to this register determines whether the GPTM is in 32- or 16-bit mode. #### GPTM Configuration (GPTMCFG) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2:0 | GPTMCFG | R/W | 0x0 | GPTM Configuration | The GPTMCFG values are defined as follows: Value Description 0x0 32-bit timer configuration. 0x1 32-bit real-time clock (RTC) counter configuration. 0x2 Reserved 0x3 Reserved 0x4-0x7 16-bit timer configuration, function is controlled by bits 1:0 of **GPTMTAMR** and **GPTMTBMR**. ### Register 2: GPTM TimerA Mode (GPTMTAMR), offset 0x004 This register configures the GPTM based on the configuration selected in the **GPTMCFG** register. When in 16-bit PWM mode, set the TAAMS bit to 0x1, the TACMR bit to 0x0, and the TAMR field to 0x2. #### GPTM TimerA Mode (GPTMTAMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TAAMS | R/W | 0 | GPTM TimerA Alternate Mode Select | The TAAMS values are defined as follows: Value Description Capture mode is enabled. PWM mode is enabled. To enable PWM mode, you must also clear the TACMR Note: bit and set the TAMR field to 0x2. **GPTM TimerA Capture Mode** 2 **TACMR** R/W 0 The TACMR values are defined as follows: Value Description Edge-Count mode Edge-Time mode | 1:0 | TAMR | R/W | 0x0 | GPTM TimerA Mode | | |-----|------|-----|-----|-----------------------------------------|--| | | | | | The TAMR values are defined as follows: | | | | | | | Value Description | | | | | | | 0x0 Reserved | | | | | | | 0x1 One-Shot Timer mode | | | | | | | 0x2 Periodic Timer mode | | Description 0x3 Capture mode Reset Type Name Bit/Field The Timer mode is based on the timer configuration defined by bits 2:0 in the ${\bf GPTMCFG}$ register (16-or 32-bit). In 16-bit timer configuration, $\mathtt{TAMR}$ controls the 16-bit timer modes for TimerA. In 32-bit timer configuration, this register controls the mode and the contents of $\mbox{\bf GPTMTBMR}$ are ignored. ### Register 3: GPTM TimerB Mode (GPTMTBMR), offset 0x008 This register configures the GPTM based on the configuration selected in the **GPTMCFG** register. When in 16-bit PWM mode, set the TBAMS bit to 0x1, the TBCMR bit to 0x0, and the TBMR field to 0x2. #### GPTM TimerB Mode (GPTMTBMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TBAMS | R/W | 0 | GPTM TimerB Alternate Mode Select | The TBAMS values are defined as follows: Value Description Capture mode is enabled. PWM mode is enabled. **Note:** To enable PWM mode, you must also clear the TBCMR bit and set the TBMR field to 0x2. 2 TBCMR R/W 0 GPTM TimerB Capture Mode The TBCMR values are defined as follows: Value Description 0 Edge-Count mode 1 Edge-Time mode | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------| | 1:0 | TBMR | R/W | 0x0 | GPTM TimerB Mode | The TBMR values are defined as follows: Value Description 0x0 Reserved 0x1 One-Shot Timer mode 0x2 Periodic Timer mode 0x3 Capture mode The timer mode is based on the timer configuration defined by bits 2:0 in the $\mbox{\bf GPTMCFG}$ register. In 16-bit timer configuration, these bits control the 16-bit timer modes for $\mathsf{TimerB}.$ In 32-bit timer configuration, this register's contents are ignored and $\ensuremath{\mathbf{GPTMTAMR}}$ is used. ### Register 4: GPTM Control (GPTMCTL), offset 0x00C This register is used alongside the GPTMCFG and GMTMTnMR registers to fine-tune the timer configuration, and to enable other features such as timer stall. #### GPTM Control (GPTMCTL) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 14 | TBPWML | R/W | 0 | GPTM TimerB PWM Output Level The TBPWML values are defined as follows: Value Description 0 Output is unaffected. 1 Output is inverted. | | 13:12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11:10 | TBEVENT | R/W | 0x0 | GPTM TimerB Event Mode | The TBEVENT values are defined as follows: Value Description 0x0 Positive edge Negative edge 0x2 Reserved 0x3 Both edges | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | TBSTALL | R/W | 0 | GPTM Timer B Stall Enable | | | | | | The TBSTALL values are defined as follows: | | | | | | Value Description | | | | | | Timer B continues counting while the processor is halted by the debugger. | | | | | | <ol> <li>Timer B freezes counting while the processor is halted by the debugger.</li> </ol> | | | | | | If the processor is executing normally, the TBSTALL bit is ignored. | | 8 | TBEN | R/W | 0 | GPTM TimerB Enable | | | | | | The TBEN values are defined as follows: | | | | | | Value Description | | | | | | 0 TimerB is disabled. | | | | | | TimerB is enabled and begins counting or the capture logic is<br>enabled based on the GPTMCFG register. | | 7 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | TAPWML | R/W | 0 | GPTM TimerA PWM Output Level | | | | | | The TAPWML values are defined as follows: | | | | | | Value Description | | | | | | 0 Output is unaffected. | | | | | | 1 Output is inverted. | | 5 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | RTCEN | R/W | 0 | GPTM RTC Enable | | | | | | The RTCEN values are defined as follows: | | | | | | Value Description | | | | | | 0 RTC counting is disabled. | | | | | | 1 RTC counting is enabled. | | 3:2 | TAEVENT | R/W | 0x0 | GPTM TimerA Event Mode | | | | | | The TAEVENT values are defined as follows: | | | | | | Value Description | | | | | | 0x0 Positive edge | | | | | | 0x1 Negative edge | | | | | | 0x2 Reserved | | | | | | 0x3 Both edges | June 22, 2010 229 | Bit/Field | Name | Туре | Reset | Description | |-----------|---------|------|-------|-----------------------------------------------------------------------------| | 1 | TASTALL | R/W | 0 | GPTM Timer A Stall Enable | | | | | | The TASTALL values are defined as follows: | | | | | | Value Description | | | | | | Timer A continues counting while the processor is halted by the debugger. | | | | | | Timer A freezes counting while the processor is halted by the debugger. | | | | | | If the processor is executing normally, the ${\tt TASTALL}$ bit is ignored. | | 0 | TAEN | R/W | 0 | GPTM TimerA Enable | | | | | | The TAEN values are defined as follows: | Value Description - 0 TimerA is disabled. - 1 TimerA is enabled and begins counting or the capture logic is enabled based on the GPTMCFG register. ### Register 5: GPTM Interrupt Mask (GPTMIMR), offset 0x018 This register allows software to enable/disable GPTM controller-level interrupts. Writing a 1 enables the interrupt, while writing a 0 disables it. #### **GPTM Interrupt Mask (GPTMIMR)** Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x018 Type R/W, reset 0x0000.0000 compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Bit/Field | Name | Туре | Reset | Description | |-----------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | RTCIM | R/W | 0 | GPTM RTC Interrupt Mask The RTCIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 2 | CAEIM | R/W | 0 | GPTM CaptureA Event Interrupt Mask The CAEIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 1 | CAMIM | R/W | 0 | GPTM CaptureA Match Interrupt Mask The CAMIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | | 0 | TATOIM | R/W | 0 | GPTM TimerA Time-Out Interrupt Mask The TATOIM values are defined as follows: Value Description 0 Interrupt is disabled. 1 Interrupt is enabled. | ### Register 6: GPTM Raw Interrupt Status (GPTMRIS), offset 0x01C This register shows the state of the GPTM's internal interrupt signal. These bits are set whether or not the interrupt is masked in the **GPTMIMR** register. Each bit can be cleared by writing a 1 to its corresponding bit in GPTMICR. #### GPTM Raw Interrupt Status (GPTMRIS) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x01C Type RO, reset 0x0000.0000 This the TimerA time-out interrupt status prior to masking. #### Register 7: GPTM Masked Interrupt Status (GPTMMIS), offset 0x020 This register show the state of the GPTM's controller-level interrupt. If an interrupt is unmasked in GPTMIMR, and there is an event that causes the interrupt to be asserted, the corresponding bit is set in this register. All bits are cleared by writing a 1 to the corresponding bit in GPTMICR. #### GPTM Masked Interrupt Status (GPTMMIS) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x020 Type RO, reset 0x0000.0000 This is the TimerA time-out interrupt status after masking. ### Register 8: GPTM Interrupt Clear (GPTMICR), offset 0x024 This register is used to clear the status bits in the **GPTMRIS** and **GPTMMIS** registers. Writing a 1 to a bit clears the corresponding bit in the **GPTMRIS** and **GPTMMIS** registers. #### GPTM Interrupt Clear (GPTMICR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x024 7:4 Type W1C, reset 0x0000.0000 RO 0x0 reserved The interrupt is cleared. preserved across a read-modify-write operation. Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------| | 3 | RTCCINT | W1C | 0 | GPTM RTC Interrupt Clear | | | | | | The RTCCINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | | 2 | CAECINT | W1C | 0 | GPTM CaptureA Event Interrupt Clear | | | | | | The CAECINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | | 1 | CAMCINT | W1C | 0 | GPTM CaptureA Match Raw Interrupt | | | | | | This is the CaptureA match interrupt status after masking. | | 0 | TATOCINT | W1C | 0 | GPTM TimerA Time-Out Raw Interrupt | | | | | | The TATOCINT values are defined as follows: | | | | | | Value Description | | | | | | 0 The interrupt is unaffected. | | | | | | 1 The interrupt is cleared. | ### Register 9: GPTM TimerA Interval Load (GPTMTAILR), offset 0x028 This register is used to load the starting count value into the timer. When GPTM is configured to one of the 32-bit modes, **GPTMTAILR** appears as a 32-bit register (the upper 16-bits correspond to the contents of the **GPTM TimerB Interval Load (GPTMTBILR)** register). In 16-bit mode, the upper 16 bits of this register read as 0s and have no effect on the state of **GPTMTBILR**. #### GPTM TimerA Interval Load (GPTMTAILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x028 Type R/W, reset 0xFFFF.FFF TimerB Interval Load (GPTMTBILR) register loads this value on a write. A read returns the current value of GPTMTBILR. In 16-bit mode, this field reads as 0 and does not have an effect on the state of **GPTMTBILR**. 15:0 TAILRL R/W 0xFFFF GPTM TimerA Interval Load Register Low For both 16- and 32-bit modes, writing this field loads the counter for TimerA. A read returns the current value of **GPTMTAILR**. ### Register 10: GPTM TimerB Interval Load (GPTMTBILR), offset 0x02C This register is used to load the starting count value into TimerB. When the GPTM is configured to a 32-bit mode, **GPTMTBILR** returns the current value of TimerB and ignores writes. #### GPTM TimerB Interval Load (GPTMTBILR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x02C Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBILRL | R/W | 0xFFFF | GPTM TimerB Interval Load Register | When the GPTM is not configured as a 32-bit timer, a write to this field updates **GPTMTBILR**. In 32-bit mode, writes are ignored, and reads return the current value of **GPTMTBILR**. ### Register 11: GPTM TimerA Match (GPTMTAMATCHR), offset 0x030 This register is used in 32-bit Real-Time Clock mode and 16-bit PWM and Input Edge Count modes. #### GPTM TimerA Match (GPTMTAMATCHR) Name Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x030 Bit/Field Type R/W, reset 0xFFFF.FFF Description 31:16 TAMRH R/W 0xFFFF GPTM TimerA Match Register High Type Reset When configured for 32-bit Real-Time Clock (RTC) mode via the **GPTMCFG** register, this value is compared to the upper half of **GPTMTAR**, to determine match events. In 16-bit mode, this field reads as 0 and does not have an effect on the state of **GPTMTBMATCHR**. 15:0 TAMRL R/W 0xFFFF GPTM T **GPTM TimerA Match Register Low** When configured for 32-bit Real-Time Clock (RTC) mode via the **GPTMCFG** register, this value is compared to the lower half of **GPTMTAR**, to determine match events. When configured for PWM mode, this value along with **GPTMTAILR**, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with **GPTMTAILR**, determines how many edge events are counted. The total number of edge events counted is equal to the value in **GPTMTAILR** minus this value. ### Register 12: GPTM TimerB Match (GPTMTBMATCHR), offset 0x034 This register is used in 16-bit PWM and Input Edge Count modes. #### GPTM TimerB Match (GPTMTBMATCHR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x034 Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBMRL | R/W | 0xFFFF | GPTM TimerB Match Register Low | **GPTM TimerB Match Register Low** When configured for PWM mode, this value along with GPTMTBILR, determines the duty cycle of the output PWM signal. When configured for Edge Count mode, this value along with GPTMTBILR, determines how many edge events are counted. The total number of edge events counted is equal to the value in GPTMTBILR minus this value. ### Register 13: GPTM TimerA Prescale (GPTMTAPR), offset 0x038 This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. #### GPTM TimerA Prescale (GPTMTAPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TAPSR | R/W | 0x00 | GPTM TimerA Prescale | The register loads this value on a write. A read returns the current value of the register. Refer to Table 10-2 on page 215 for more details and an example. ### Register 14: GPTM TimerB Prescale (GPTMTBPR), offset 0x03C This register allows software to extend the range of the 16-bit timers when operating in one-shot or periodic mode. #### GPTM TimerB Prescale (GPTMTBPR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x03C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TBPSR | R/W | 0x00 | GPTM TimerB Prescale | The register loads this value on a write. A read returns the current value of this register. Refer to Table 10-2 on page 215 for more details and an example. ### Register 15: GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 This register effectively extends the range of GPTMTAMATCHR to 24 bits when operating in 16-bit one-shot or periodic mode. #### GPTM TimerA Prescale Match (GPTMTAPMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x040 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TAPSMR | R/W | 0x00 | GPTM TimerA Prescale Match | This value is used alongside **GPTMTAMATCHR** to detect timer match events while using a prescaler. ### Register 16: GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 This register effectively extends the range of **GPTMTBMATCHR** to 24 bits when operating in 16-bit one-shot or periodic mode. #### GPTM TimerB Prescale Match (GPTMTBPMR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x044 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | TBPSMR | R/W | 0x00 | GPTM TimerB Prescale Match | This value is used alongside **GPTMTBMATCHR** to detect timer match events while using a prescaler. ### Register 17: GPTM TimerA (GPTMTAR), offset 0x048 This register shows the current value of the TimerA counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. #### GPTM TimerA (GPTMTAR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x048 Type RO, reset 0xFFFF.FFF | Bit/Field | Name | туре | Reset | Description | |-----------|------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------| | 31:16 | TARH | RO | 0xFFFF | GPTM TimerA Register High | | | | | | If the <b>GPTMCFG</b> is in a 32-bit mode, TimerB value is read. If the <b>GPTMCFG</b> is in a 16-bit mode, this is read as zero. | | 15:0 | TARL | RO | 0xFFFF | GPTM TimerA Register Low | A read returns the current value of the **GPTM TimerA Count Register**, except in Input Edge Count mode, when it returns the timestamp from the last edge event. ### Register 18: GPTM TimerB (GPTMTBR), offset 0x04C This register shows the current value of the TimerB counter in all cases except for Input Edge Count mode. When in this mode, this register contains the time at which the last edge event took place. #### GPTM TimerB (GPTMTBR) Timer0 base: 0x4003.0000 Timer1 base: 0x4003.1000 Timer2 base: 0x4003.2000 Timer3 base: 0x4003.3000 Offset 0x04C Type RO, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TBRL | RO | 0xFFFF | GPTM TimerB | A read returns the current value of the **GPTM TimerB Count Register**, except in Input Edge Count mode, when it returns the timestamp from the last edge event. # 11 Watchdog Timer A watchdog timer can generate nonmaskable interrupts (NMIs) or a reset when a time-out value is reached. The watchdog timer is used to regain control when a system has failed due to a software error or due to the failure of an external device to respond in the expected way. The Stellaris® Watchdog Timer module has the following features: - 32-bit down counter with a programmable load register - Separate watchdog clock with an enable - Programmable interrupt generation logic with interrupt masking - Lock register protection from runaway software - Reset generation logic with an enable/disable - User-enabled stalling when the controller asserts the CPU Halt flag during debug The Watchdog Timer can be configured to generate an interrupt to the controller on its first time-out, and to generate a reset signal on its second time-out. Once the Watchdog Timer has been configured, the lock register can be written to prevent the timer configuration from being inadvertently altered. ### 11.1 Block Diagram Figure 11-1. WDT Module Block Diagram ## 11.2 Functional Description The Watchdog Timer module generates the first time-out signal when the 32-bit counter reaches the zero state after being enabled; enabling the counter also enables the watchdog timer interrupt. After the first time-out event, the 32-bit counter is re-loaded with the value of the **Watchdog Timer Load (WDTLOAD)** register, and the timer resumes counting down from that value. Once the Watchdog Timer has been configured, the **Watchdog Timer Lock (WDTLOCK)** register is written, which prevents the timer configuration from being inadvertently altered by software. If the timer counts down to its zero state again before the first time-out interrupt is cleared, and the reset signal has been enabled (via the WatchdogResetEnable function), the Watchdog timer asserts its reset signal to the system. If the interrupt is cleared before the 32-bit counter reaches its second time-out, the 32-bit counter is loaded with the value in the **WDTLOAD** register, and counting resumes from that value. If **WDTLOAD** is written with a new value while the Watchdog Timer counter is counting, then the counter is loaded with the new value and continues counting. Writing to **WDTLOAD** does not clear an active interrupt. An interrupt must be specifically cleared by writing to the **Watchdog Interrupt Clear (WDTICR)** register. The Watchdog module interrupt and reset generation can be enabled or disabled as required. When the interrupt is re-enabled, the 32-bit counter is preloaded with the load register value and not its last state. ### 11.3 Initialization and Configuration To use the WDT, its peripheral clock must be enabled by setting the WDT bit in the **RCGC0** register. The Watchdog Timer is configured using the following sequence: - 1. Load the WDTLOAD register with the desired timer load value. - 2. If the Watchdog is configured to trigger system resets, set the RESEN bit in the WDTCTL register. - 3. Set the INTEN bit in the WDTCTL register to enable the Watchdog and lock the control register. If software requires that all of the watchdog registers are locked, the Watchdog Timer module can be fully locked by writing any value to the **WDTLOCK** register. To unlock the Watchdog Timer, write a value of 0x1ACC.E551. ### 11.4 Register Map Table 11-1 on page 249 lists the Watchdog registers. The offset listed is a hexadecimal increment to the register's address, relative to the Watchdog Timer base address of 0x4000.0000. Table 11-1. Watchdog Timer Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|-------------|--------------------------------------|-------------| | 0x000 | WDTLOAD | R/W | 0xFFFF.FFFF | Watchdog Load | 251 | | 0x004 | WDTVALUE | RO | 0xFFFF.FFFF | Watchdog Value | 252 | | 0x008 | WDTCTL | R/W | 0x0000.0000 | Watchdog Control | 253 | | 0x00C | WDTICR | WO | - | Watchdog Interrupt Clear | 254 | | 0x010 | WDTRIS | RO | 0x0000.0000 | Watchdog Raw Interrupt Status | 255 | | 0x014 | WDTMIS | RO | 0x0000.0000 | Watchdog Masked Interrupt Status | 256 | | 0x418 | WDTTEST | R/W | 0x0000.0000 | Watchdog Test | 257 | | 0xC00 | WDTLOCK | R/W | 0x0000.0000 | Watchdog Lock | 258 | | 0xFD0 | WDTPeriphID4 | RO | 0x0000.0000 | Watchdog Peripheral Identification 4 | 259 | | 0xFD4 | WDTPeriphID5 | RO | 0x0000.0000 | Watchdog Peripheral Identification 5 | 260 | | 0xFD8 | WDTPeriphID6 | RO | 0x0000.0000 | Watchdog Peripheral Identification 6 | 261 | | 0xFDC | WDTPeriphID7 | RO | 0x0000.0000 | Watchdog Peripheral Identification 7 | 262 | | 0xFE0 | WDTPeriphID0 | RO | 0x0000.0005 | Watchdog Peripheral Identification 0 | 263 | | 0xFE4 | WDTPeriphID1 | RO | 0x0000.0018 | Watchdog Peripheral Identification 1 | 264 | | 0xFE8 | WDTPeriphID2 | RO | 0x0000.0018 | Watchdog Peripheral Identification 2 | 265 | Table 11-1. Watchdog Timer Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|-------------|--------------------------------------|-------------| | 0xFEC | WDTPeriphID3 | RO | 0x0000.0001 | Watchdog Peripheral Identification 3 | 266 | | 0xFF0 | WDTPCellID0 | RO | 0x0000.000D | Watchdog PrimeCell Identification 0 | 267 | | 0xFF4 | WDTPCellID1 | RO | 0x0000.00F0 | Watchdog PrimeCell Identification 1 | 268 | | 0xFF8 | WDTPCellID2 | RO | 0x0000.0005 | Watchdog PrimeCell Identification 2 | 269 | | 0xFFC | WDTPCellID3 | RO | 0x0000.00B1 | Watchdog PrimeCell Identification 3 | 270 | # 11.5 Register Descriptions The remainder of this section lists and describes the WDT registers, in numerical order by address offset. ### Register 1: Watchdog Load (WDTLOAD), offset 0x000 This register is the 32-bit interval value used by the 32-bit counter. When this register is written, the value is immediately loaded and the counter restarts counting down from the new value. If the **WDTLOAD** register is loaded with 0x0000.0000, an interrupt is immediately generated. #### Watchdog Load (WDTLOAD) Base 0x4000.0000 Offset 0x000 Type R/W, reset 0xFFFF.FFF Bit/Field Name Type Reset Description 31:0 WDTLoad R/W 0xFFF.FFFF Watchdog Load Value ### Register 2: Watchdog Value (WDTVALUE), offset 0x004 This register contains the current count value of the timer. Watchdog Value (WDTVALUE) Base 0x4000.0000 Offset 0x004 Type RO, reset 0xFFFF.FFF Bit/Field Reset Description Name Type 31:0 WDTValue RO 0xFFFF.FFFF Watchdog Value Current value of the 32-bit down counter. # Register 3: Watchdog Control (WDTCTL), offset 0x008 This register is the watchdog control register. The watchdog timer can be configured to generate a reset signal (on second time-out) or an interrupt on time-out. When the watchdog interrupt has been enabled, all subsequent writes to the control register are ignored. The only mechanism that can re-enable writes is a hardware reset. #### Watchdog Control (WDTCTL) Base 0x4000.0000 Offset 0x008 D:4/E:-14 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RESEN | R/W | 0 | Watchdog Reset Enable The RESEN values are defined as follows: Value Description 0 Disabled. 1 Enable the Watchdog module reset output. | | 0 | INTEN | R/W | 0 | Watchdog Interrupt Enable | #### Value Description The INTEN values are defined as follows: - Interrupt event disabled (once this bit is set, it can only be cleared by a hardware reset). - 1 Interrupt event enabled. Once enabled, all writes are ignored. # Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C This register is the interrupt clear register. A write of any value to this register clears the Watchdog interrupt and reloads the 32-bit counter from the **WDTLOAD** register. Value for a read or reset is indeterminate. #### Watchdog Interrupt Clear (WDTICR) Base 0x4000.0000 Offset 0x00C Type WO, reset - | Bit/Field | Name | Type | Reset | Description | |-----------|-----------|------|-------|--------------------------| | 31:0 | WDTIntClr | WO | - | Watchdog Interrupt Clear | # Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 This register is the raw interrupt status register. Watchdog interrupt events can be monitored via this register if the controller interrupt is masked. #### Watchdog Raw Interrupt Status (WDTRIS) Base 0x4000.0000 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTRIS | RO | 0 | Watchdog Raw Interrupt Status | Gives the raw interrupt state (prior to masking) of WDTINTR. # Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 This register is the masked interrupt status register. The value of this register is the logical AND of the raw interrupt bit and the Watchdog interrupt enable bit. Watchdog Masked Interrupt Status (WDTMIS) Base 0x4000.0000 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | WDTMIS | RO | 0 | Watchdog Masked Interrupt Status | Gives the masked interrupt state (after masking) of the WDTINTR interrupt. # Register 7: Watchdog Test (WDTTEST), offset 0x418 This register provides user-enabled stalling when the microcontroller asserts the CPU halt flag during debug. #### Watchdog Test (WDTTEST) Base 0x4000.0000 Offset 0x418 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:9 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 8 | STALL | R/W | 0 | Watchdog Stall Enable When set to 1, if the Stellaris® microcontroller is stopped with a debugger, the watchdog timer stops counting. Once the microcontroller is restarted, the watchdog timer resumes counting. | | 7:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | #### Register 8: Watchdog Lock (WDTLOCK), offset 0xC00 Writing 0x1ACC.E551 to the **WDTLOCK** register enables write access to all other registers. Writing any other value to the **WDTLOCK** register re-enables the locked state for register writes to all the other registers. Reading the **WDTLOCK** register returns the lock status rather than the 32-bit value written. Therefore, when write accesses are disabled, reading the **WDTLOCK** register returns 0x0000.0001 (when locked; otherwise, the returned value is 0x0000.0000 (unlocked)). #### Watchdog Lock (WDTLOCK) Base 0x4000.0000 Offset 0xC00 Type R/W, reset 0x0000.0000 A write of the value 0x1ACC.E551 unlocks the watchdog registers for write access. A write of any other value reapplies the lock, preventing any register updates. A read of this register returns the following values: Value Description 0x0000.0001 Locked 0x0000.0000 Unlocked # Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 4 (WDTPeriphID4) Base 0x4000.0000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | WDT Peripheral ID Register[7:0] | # Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 5 (WDTPeriphID5) Base 0x4000.0000 Offset 0xFD4 Type RO, reset 0x0000.0000 # Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 6 (WDTPeriphID6) Base 0x4000.0000 # Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. WDT Peripheral ID Register[31:24] Watchdog Peripheral Identification 7 (WDTPeriphID7) PID7 RO 0x00 Base 0x4000.0000 7:0 # Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 0 (WDTPeriphID0) Base 0x4000.0000 # Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral ID Register[15:8] Watchdog Peripheral Identification 1 (WDTPeriphID1) PID1 RO 0x18 Base 0x4000.0000 7:0 # Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 2 (WDTPeriphID2) Base 0x4000.0000 # Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC The WDTPeriphIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog Peripheral Identification 3 (WDTPeriphID3) Base 0x4000.0000 Offset 0xFEC Type RO, reset 0x0000.0001 # Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 0 (WDTPCellID0) Base 0x4000.0000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | Watchdog PrimeCell ID Register[7:0] | # Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 1 (WDTPCellID1) Base 0x4000.0000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | Watchdog PrimeCell ID Register[15:8] | # Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 2 (WDTPCellID2) Base 0x4000.0000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | Watchdog PrimeCell ID Register[23:16] | # Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3), offset 0xFFC The WDTPCellIDn registers are hard-coded and the fields within the register determine the reset value. Watchdog PrimeCell Identification 3 (WDTPCellID3) Base 0x4000.0000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | Watchdog PrimeCell ID Register[31:24] | # 12 Universal Asynchronous Receivers/Transmitters (UARTs) Each Stellaris® Universal Asynchronous Receiver/Transmitter (UART) has the following features: - Two fully programmable 16C550-type UARTs with IrDA support - Separate 16x8 transmit (TX) and receive (RX) FIFOs to reduce CPU interrupt service loading - Programmable baud-rate generator allowing speeds up to 3.125 Mbps - Programmable FIFO length, including 1-byte deep operation providing conventional double-buffered interface - FIFO trigger levels of 1/8, 1/4, 1/2, 3/4, and 7/8 - Standard asynchronous communication bits for start, stop, and parity - False-start bit detection - Line-break generation and detection - Fully programmable serial interface characteristics - 5, 6, 7, or 8 data bits - Even, odd, stick, or no-parity bit generation/detection - 1 or 2 stop bit generation - IrDA serial-IR (SIR) encoder/decoder providing - Programmable use of IrDA Serial Infrared (SIR) or UART input/output - Support of IrDA SIR encoder/decoder functions for data rates up to 115.2 Kbps half-duplex - Support of normal 3/16 and low-power (1.41-2.23 μs) bit durations - Programmable internal clock generator enabling division of reference clock by 1 to 256 for low-power mode bit duration # 12.1 Block Diagram Figure 12-1. UART Module Block Diagram # 12.2 Functional Description Each Stellaris<sup>®</sup> UART performs the functions of parallel-to-serial and serial-to-parallel conversions. It is similar in functionality to a 16C550 UART, but is not register compatible. The UART is configured for transmit and/or receive via the TXE and RXE bits of the **UART Control** (**UARTCTL**) register (see page 290). Transmit and receive are both enabled out of reset. Before any control registers are programmed, the UART must be disabled by clearing the UARTEN bit in **UARTCTL**. If the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. The UART peripheral also includes a serial IR (SIR) encoder/decoder block that can be connected to an infrared transceiver to implement an IrDA SIR physical layer. The SIR function is programmed using the UARTCTL register. # 12.2.1 Transmit/Receive Logic The transmit logic performs parallel-to-serial conversion on the data read from the transmit FIFO. The control logic outputs the serial bit stream beginning with a start bit, and followed by the data bits (LSB first), parity bit, and the stop bits according to the programmed configuration in the control registers. See Figure 12-2 on page 273 for details. The receive logic performs serial-to-parallel conversion on the received bit stream after a valid start pulse has been detected. Overrun, parity, frame error checking, and line-break detection are also performed, and their status accompanies the data that is written to the receive FIFO. Figure 12-2. UART Character Frame #### 12.2.2 Baud-Rate Generation The baud-rate divisor is a 22-bit number consisting of a 16-bit integer and a 6-bit fractional part. The number formed by these two values is used by the baud-rate generator to determine the bit period. Having a fractional baud-rate divider allows the UART to generate all the standard baud rates. The 16-bit integer is loaded through the **UART Integer Baud-Rate Divisor (UARTIBRD)** register (see page 286) and the 6-bit fractional part is loaded with the **UART Fractional Baud-Rate Divisor (UARTFBRD)** register (see page 287). The baud-rate divisor (BRD) has the following relationship to the system clock (where *BRDI* is the integer part of the BRD and *BRDF* is the fractional part, separated by a decimal place.) ``` BRD = BRDI + BRDF = UARTSysClk / (16 * Baud Rate) ``` where UARTSysClk is the system clock connected to the UART. The 6-bit fractional number (that is to be loaded into the DIVFRAC bit field in the **UARTFBRD** register) can be calculated by taking the fractional part of the baud-rate divisor, multiplying it by 64, and adding 0.5 to account for rounding errors: ``` UARTFBRD[DIVFRAC] = integer(BRDF * 64 + 0.5) ``` The UART generates an internal baud-rate reference clock at 16x the baud-rate (referred to as Baud16). This reference clock is divided by 16 to generate the transmit clock, and is used for error detection during receive operations. Along with the **UART Line Control**, **High Byte (UARTLCRH)** register (see page 288), the **UARTIBRD** and **UARTFBRD** registers form an internal 30-bit register. This internal register is only updated when a write operation to **UARTLCRH** is performed, so any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register for the changes to take effect. To update the baud-rate registers, there are four possible sequences: - UARTIBRD write, UARTFBRD write, and UARTLCRH write - UARTFBRD write, UARTIBRD write, and UARTLCRH write - UARTIBRD write and UARTLCRH write - UARTFBRD write and UARTLCRH write #### 12.2.3 Data Transmission Data received or transmitted is stored in two 16-byte FIFOs, though the receive FIFO has an extra four bits per character for status information. For transmission, data is written into the transmit FIFO. If the UART is enabled, it causes a data frame to start transmitting with the parameters indicated in the **UARTLCRH** register. Data continues to be transmitted until there is no data left in the transmit FIFO. The BUSY bit in the **UART Flag (UARTFR)** register (see page 283) is asserted as soon as data is written to the transmit FIFO (that is, if the FIFO is non-empty) and remains asserted while data is being transmitted. The BUSY bit is negated only when the transmit FIFO is empty, and the last character has been transmitted from the shift register, including the stop bits. The UART can indicate that it is busy even though the UART may no longer be enabled. When the receiver is idle (the UnRx is continuously 1) and the data input goes Low (a start bit has been received), the receive counter begins running and data is sampled on the eighth cycle of Baud16 (described in "Transmit/Receive Logic" on page 272). The start bit is valid if UnRx is still low on the eighth cycle of Baud16, otherwise a false start bit is detected and it is ignored. Start bit errors can be viewed in the **UART Receive Status (UARTRSR)** register (see page 281). If the start bit was valid, successive data bits are sampled on every 16th cycle of Baud16 (that is, one bit period later) according to the programmed length of the data characters. The parity bit is then checked if parity mode was enabled. Data length and parity are defined in the **UARTLCRH** register. Lastly, a valid stop bit is confirmed if UnRx is High, otherwise a framing error has occurred. When a full word is received, the data is stored in the receive FIFO, with any error bits associated with that word. #### **12.2.4** Serial IR (SIR) The UART peripheral includes an IrDA serial-IR (SIR) encoder/decoder block. The IrDA SIR block provides functionality that converts between an asynchronous UART data stream, and half-duplex serial SIR interface. No analog processing is performed on-chip. The role of the SIR block is to provide a digital encoded output and decoded input to the UART. The UART signal pins can be connected to an infrared transceiver to implement an IrDA SIR physical layer link. The SIR block has two modes of operation: - In normal IrDA mode, a zero logic level is transmitted as high pulse of 3/16th duration of the selected baud rate bit period on the output pin, while logic one levels are transmitted as a static LOW signal. These levels control the driver of an infrared transmitter, sending a pulse of light for each zero. On the reception side, the incoming light pulses energize the photo transistor base of the receiver, pulling its output LOW. This drives the UART input pin LOW. - In low-power IrDA mode, the width of the transmitted infrared pulse is set to three times the period of the internally generated IrLPBaud16 signal (1.63 μs, assuming a nominal 1.8432 MHz frequency) by changing the appropriate bit in the UARTCR register. See page 285 for more information on IrDA low-power pulse-duration configuration. Figure 12-3 on page 275 shows the UART transmit and receive signals, with and without IrDA modulation. Figure 12-3. IrDA Data Modulation In both normal and low-power IrDA modes: - During transmission, the UART data bit is used as the base for encoding - During reception, the decoded bits are transferred to the UART receive logic The IrDA SIR physical layer specifies a half-duplex communication link, with a minimum 10 ms delay between transmission and reception. This delay must be generated by software because it is not automatically supported by the UART. The delay is required because the infrared receiver electronics might become biased, or even saturated from the optical power coupled from the adjacent transmitter LED. This delay is known as latency, or receiver setup time. If the application does not require the use of the UnRx signal, the GPIO pin that has the UnRx signal as an alternate function must be configured as the UnRx signal and pulled High. #### 12.2.5 FIFO Operation The UART has two 16-entry FIFOs; one for transmit and one for receive. Both FIFOs are accessed via the **UART Data (UARTDR)** register (see page 279). Read operations of the **UARTDR** register return a 12-bit value consisting of 8 data bits and 4 error flags while write operations place 8-bit data in the transmit FIFO. Out of reset, both FIFOs are disabled and act as 1-byte-deep holding registers. The FIFOs are enabled by setting the FEN bit in **UARTLCRH** (page 288). FIFO status can be monitored via the **UART Flag (UARTFR)** register (see page 283) and the **UART Receive Status (UARTRSR)** register. Hardware monitors empty, full and overrun conditions. The **UARTFR** register contains empty and full flags (TXFE, TXFF, RXFE, and RXFF bits) and the **UARTRSR** register shows overrun status via the OE bit. The trigger points at which the FIFOs generate interrupts is controlled via the **UART Interrupt FIFO Level Select (UARTIFLS)** register (see page 292). Both FIFOs can be individually configured to trigger interrupts at different levels. Available configurations include 1/8, ½, ½, ¾, and 7/8. For example, if the ¼ option is selected for the receive FIFO, the UART generates a receive interrupt after 4 data bytes are received. Out of reset, both FIFOs are configured to trigger an interrupt at the ½ mark. # 12.2.6 Interrupts The UART can generate interrupts when the following conditions are observed: - Overrun Error - Break Error - Parity Error - Framing Error - Receive Timeout - Transmit (when condition defined in the TXIFLSEL bit in the UARTIFLS register is met) - Receive (when condition defined in the RXIFLSEL bit in the **UARTIFLS** register is met) All of the interrupt events are ORed together before being sent to the interrupt controller, so the UART can only generate a single interrupt request to the controller at any given time. Software can service multiple interrupt events in a single interrupt service routine by reading the **UART Masked Interrupt Status (UARTMIS)** register (see page 297). The interrupt events that can trigger a controller-level interrupt are defined in the **UART Interrupt Mask (UARTIM**) register (see page 294) by setting the corresponding IM bit to 1. If interrupts are not used, the raw interrupt status is always visible via the **UART Raw Interrupt Status (UARTRIS)** register (see page 296). Interrupts are always cleared (for both the **UARTMIS** and **UARTRIS** registers) by setting the corresponding bit in the **UART Interrupt Clear (UARTICR)** register (see page 298). The receive timeout interrupt is asserted when the receive FIFO is not empty, and no further data is received over a 32-bit period. The receive timeout interrupt is cleared either when the FIFO becomes empty through reading all the data (or by reading the holding register), or when a 1 is written to the corresponding bit in the **UARTICR** register. # 12.2.7 Loopback Operation The UART can be placed into an internal loopback mode for diagnostic or debug work. This is accomplished by setting the LBE bit in the **UARTCTL** register (see page 290). In loopback mode, data transmitted on UnTx is received on the UnRx input. #### 12.2.8 IrDA SIR block The IrDA SIR block contains an IrDA serial IR (SIR) protocol encoder/decoder. When enabled, the SIR block uses the $\mathtt{UnTx}$ and $\mathtt{UnRx}$ pins for the SIR protocol, which should be connected to an IR transceiver. The SIR block can receive and transmit, but it is only half-duplex so it cannot do both at the same time. Transmission must be stopped before data can be received. The IrDA SIR physical layer specifies a minimum 10-ms delay between transmission and reception. # 12.3 Initialization and Configuration To use the UARTs, the peripheral clock must be enabled by setting the UART0 or UART1 bits in the RCGC1 register. This section discusses the steps that are required to use a UART module. For this example, the UART clock is assumed to be 20 MHz and the desired UART configuration is: ■ 115200 baud rate - Data length of 8 bits - One stop bit - No parity - FIFOs disabled - No interrupts The first thing to consider when programming the UART is the baud-rate divisor (BRD), since the **UARTIBRD** and **UARTFBRD** registers must be written before the **UARTLCRH** register. Using the equation described in "Baud-Rate Generation" on page 273, the BRD can be calculated: ``` BRD = 20,000,000 / (16 * 115,200) = 10.8507 ``` which means that the DIVINT field of the **UARTIBRD** register (see page 286) should be set to 10. The value to be loaded into the **UARTFBRD** register (see page 287) is calculated by the equation: ``` UARTFBRD[DIVFRAC] = integer(0.8507 * 64 + 0.5) = 54 ``` With the BRD values in hand, the UART configuration is written to the module in the following order: - 1. Disable the UART by clearing the UARTEN bit in the **UARTCTL** register. - 2. Write the integer portion of the BRD to the **UARTIBRD** register. - 3. Write the fractional portion of the BRD to the **UARTFBRD** register. - **4.** Write the desired serial parameters to the **UARTLCRH** register (in this case, a value of 0x0000.0060). - **5.** Enable the UART by setting the UARTEN bit in the **UARTCTL** register. # 12.4 Register Map Table 12-1 on page 277 lists the UART registers. The offset listed is a hexadecimal increment to the register's address, relative to that UART's base address: UART0: 0x4000.C000UART1: 0x4000.D000 **Note:** The UART must be disabled (see the UARTEN bit in the **UARTCTL** register on page 290) before any of the control registers are reprogrammed. When the UART is disabled during a TX or RX operation, the current transaction is completed prior to the UART stopping. Table 12-1. UART Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-----------------|------|-------------|---------------------------------|-------------| | 0x000 | UARTDR | R/W | 0x0000.0000 | UART Data | 279 | | 0x004 | UARTRSR/UARTECR | R/W | 0x0000.0000 | UART Receive Status/Error Clear | 281 | | 0x018 | UARTFR | RO | 0x0000.0090 | UART Flag | 283 | Table 12-1. UART Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------------|------|-------------|-----------------------------------|-------------| | 0x020 | UARTILPR | R/W | 0x0000.0000 | UART IrDA Low-Power Register | 285 | | 0x024 | UARTIBRD | R/W | 0x0000.0000 | UART Integer Baud-Rate Divisor | 286 | | 0x028 | UARTFBRD | R/W | 0x0000.0000 | UART Fractional Baud-Rate Divisor | 287 | | 0x02C | UARTLCRH | R/W | 0x0000.0000 | UART Line Control | 288 | | 0x030 | UARTCTL | R/W | 0x0000.0300 | UART Control | 290 | | 0x034 | UARTIFLS | R/W | 0x0000.0012 | UART Interrupt FIFO Level Select | 292 | | 0x038 | UARTIM | R/W | 0x0000.0000 | UART Interrupt Mask | 294 | | 0x03C | UARTRIS | RO | 0x0000.000F | UART Raw Interrupt Status | 296 | | 0x040 | UARTMIS | RO | 0x0000.0000 | UART Masked Interrupt Status | 297 | | 0x044 | UARTICR | W1C | 0x0000.0000 | UART Interrupt Clear | 298 | | 0xFD0 | UARTPeriphID4 | RO | 0x0000.0000 | UART Peripheral Identification 4 | 300 | | 0xFD4 | UARTPeriphID5 | RO | 0x0000.0000 | UART Peripheral Identification 5 | 301 | | 0xFD8 | UARTPeriphID6 | RO | 0x0000.0000 | UART Peripheral Identification 6 | 302 | | 0xFDC | UARTPeriphID7 | RO | 0x0000.0000 | UART Peripheral Identification 7 | 303 | | 0xFE0 | UARTPeriphID0 | RO | 0x0000.0011 | UART Peripheral Identification 0 | 304 | | 0xFE4 | UARTPeriphID1 | RO | 0x0000.0000 | UART Peripheral Identification 1 | 305 | | 0xFE8 | UARTPeriphID2 | RO | 0x0000.0018 | UART Peripheral Identification 2 | 306 | | 0xFEC | UARTPeriphID3 | RO | 0x0000.0001 | UART Peripheral Identification 3 | 307 | | 0xFF0 | UARTPCellID0 | RO | 0x0000.000D | UART PrimeCell Identification 0 | 308 | | 0xFF4 | UARTPCellID1 | RO | 0x0000.00F0 | UART PrimeCell Identification 1 | 309 | | 0xFF8 | UARTPCellID2 | RO | 0x0000.0005 | UART PrimeCell Identification 2 | 310 | | 0xFFC | UARTPCellID3 | RO | 0x0000.00B1 | UART PrimeCell Identification 3 | 311 | # 12.5 Register Descriptions The remainder of this section lists and describes the UART registers, in numerical order by address offset. # Register 1: UART Data (UARTDR), offset 0x000 Important: Use caution when reading this register. Performing a read may change bit status. This register is the data register (the interface to the FIFOs). When FIFOs are enabled, data written to this location is pushed onto the transmit FIFO. If FIFOs are disabled, data is stored in the transmitter holding register (the bottom word of the transmit FIFO). A write to this register initiates a transmission from the UART. For received data, if the FIFO is enabled, the data byte and the 4-bit status (break, frame, parity, and overrun) is pushed onto the 12-bit wide receive FIFO. If FIFOs are disabled, the data byte and status are stored in the receiving holding register (the bottom word of the receive FIFO). The received data can be retrieved by reading this register. #### **UART Data (UARTDR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x000 Bit/Field Name Type Reset Type R/W, reset 0x0000.0000 | 2.01.1010 | | .,,,, | . 10001 | 2000 | |-----------|----------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:12 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 11 | OE | RO | 0 | UART Overrun Error | | | | | | The OE values are defined as follows: | | | | | | Value Description | | | | | | 0 There has been no data loss due to a FIFO overrun. | | | | | | New data was received when the FIFO was full, resulting in data loss. | | 10 | BE | RO | 0 | UART Break Error | | | | | | | Description This bit is set to 1 when a break condition is detected, indicating that the receive data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the received data input goes to a 1 (marking state) and the next valid start bit is received. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does not match the parity defined by bits 2 and 7 of the <b>UARTLCRH</b> register. | | | | | | In FIFO mode, this error is associated with the character at the top of the FIFO. | | 8 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid stop bit (a valid stop bit is 1). | | 7:0 | DATA | R/W | 0 | Data Transmitted or Received | | | | | | When written, the data that is to be transmitted via the UART. When read, the data that was received by the UART. | # Register 2: UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 The **UARTRSR/UARTECR** register is the receive status register/error clear register. In addition to the **UARTDR** register, receive status can also be read from the **UARTRSR** register. If the status is read from this register, then the status information corresponds to the entry read from **UARTDR** prior to reading **UARTRSR**. The status information for overrun is set immediately when an overrun condition occurs. The **UARTRSR** register cannot be written. A write of any value to the **UARTECR** register clears the framing, parity, break, and overrun errors. All the bits are cleared to 0 on reset. #### Reads UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | OE | RO | 0 | UART Overrun Error | | | | | | When this bit is set to 1, data is received and the FIFO is already full. This bit is cleared to 0 by a write to <b>UARTECR</b> . | | | | | | The FIFO contents remain valid since no further data is written when the FIFO is full, only the contents of the shift register are overwritten. The CPU must now read the data in order to empty the FIFO. | | 2 | BE | RO | 0 | UART Break Error | This bit is set to 1 when a break condition is detected, indicating that the received data input was held Low for longer than a full-word transmission time (defined as start, data, parity, and stop bits). This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. When a break occurs, only one 0 character is loaded into the FIFO. The next character is only enabled after the receive data input goes to a 1 (marking state) and the next valid start bit is received. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PE | RO | 0 | UART Parity Error | | | | | | This bit is set to 1 when the parity of the received data character does not match the parity defined by bits 2 and 7 of the <b>UARTLCRH</b> register. | | | | | | This bit is cleared to 0 by a write to <b>UARTECR</b> . | | 0 | FE | RO | 0 | UART Framing Error | | | | | | This bit is set to 1 when the received character does not have a valid stop bit (a valid stop bit is 1). | This bit is cleared to 0 by a write to **UARTECR**. In FIFO mode, this error is associated with the character at the top of the FIFO. #### Writes #### UART Receive Status/Error Clear (UARTRSR/UARTECR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x004 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | WO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | WO | 0 | Error Clear | A write to this register of any data clears the framing, parity, break, and overrun flags. # Register 3: UART Flag (UARTFR), offset 0x018 The **UARTFR** register is the flag register. After reset, the TXFF, RXFF, and BUSY bits are 0, and TXFE and RXFE bits are 1. #### **UART Flag (UARTFR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x018 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | TXFE | RO | 1 | UART Transmit FIFO Empty | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled (FEN is 0), this bit is set when the transmit holding register is empty. | | | | | | If the FIFO is enabled (FEN is 1), this bit is set when the transmit FIFO is empty. | | 6 | RXFF | RO | 0 | UART Receive FIFO Full | | | | | | The meaning of this bit depends on the state of the FEN bit in the <b>UARTLCRH</b> register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is full. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is full. | | 5 | TXFF | RO | 0 | UART Transmit FIFO Full | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | If the FIFO is disabled, this bit is set when the transmit holding register If the FIFO is enabled, this bit is set when the transmit FIFO is full. June 22, 2010 283 is full. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXFE | RO | 1 | UART Receive FIFO Empty | | | | | | The meaning of this bit depends on the state of the ${\tt FEN}$ bit in the ${\tt UARTLCRH}$ register. | | | | | | If the FIFO is disabled, this bit is set when the receive holding register is empty. | | | | | | If the FIFO is enabled, this bit is set when the receive FIFO is empty. | | 3 | BUSY | RO | 0 | UART Busy | | | | | | When this bit is 1, the UART is busy transmitting data. This bit remains set until the complete byte, including all stop bits, has been sent from the shift register. | | | | | | This bit is set as soon as the transmit FIFO becomes non-empty (regardless of whether UART is enabled). | | 2:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | #### Register 4: UART IrDA Low-Power Register (UARTILPR), offset 0x020 The **UARTILPR** register is an 8-bit read/write register that stores the low-power counter divisor value used to derive the low-power SIR pulse width clock by dividing down the system clock (SysClk). All the bits are cleared to 0 when reset. The internal IrlpBaud16 clock is generated by dividing down SysClk according to the low-power divisor value written to **UARTILPR**. The duration of SIR pulses generated when low-power mode is enabled is three times the period of the IrlpBaud16 clock. The low-power divisor value is calculated as follows: ILPDVSR = SysClk / F<sub>IrLPBaud16</sub> where $F_{\text{IrLPBaud16}}$ is nominally 1.8432 MHz. You must choose the divisor so that $1.42\,\mathrm{MHz} < \mathrm{F}_{\mathtt{IrlPBaud16}} < 2.12\,\mathrm{MHz}$ , which results in a low-power pulse duration of $1.41-2.11\,\mu s$ (three times the period of $\mathtt{IrlPBaud16}$ ). The minimum frequency of $\mathtt{IrlPBaud16}$ ensures that pulses less than one period of $\mathtt{IrlPBaud16}$ are rejected, but that pulses greater than $1.4\,\mu s$ are accepted as valid pulses. **Note:** Zero is an illegal value. Programming a zero value results in no IrLPBaud16 pulses being generated. #### UART IrDA Low-Power Register (UARTILPR) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | ILPDVSR | R/W | 0x00 | IrDA Low-Power Divisor | This is an 8-bit low-power divisor value. # Register 5: UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 The **UARTIBRD** register is the integer part of the baud-rate divisor value. All the bits are cleared on reset. The minimum possible divide ratio is 1 (when **UARTIBRD**=0), in which case the **UARTFBRD** register is ignored. When changing the **UARTIBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 273 for configuration details. #### UART Integer Baud-Rate Divisor (UARTIBRD) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x024 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DIVINT | R/W | 0x0000 | Integer Baud-Rate Divisor | #### Register 6: UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 The **UARTFBRD** register is the fractional part of the baud-rate divisor value. All the bits are cleared on reset. When changing the **UARTFBRD** register, the new value does not take effect until transmission/reception of the current character is complete. Any changes to the baud-rate divisor must be followed by a write to the **UARTLCRH** register. See "Baud-Rate Generation" on page 273 for configuration details. #### UART Fractional Baud-Rate Divisor (UARTFBRD) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x028 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | DIVFRAC | R/W | 0x000 | Fractional Baud-Rate Divisor | # Register 7: UART Line Control (UARTLCRH), offset 0x02C The **UARTLCRH** register is the line control register. Serial parameters such as data length, parity, and stop bit selection are implemented in this register. When updating the baud-rate divisor (**UARTIBRD** and/or **UARTIFRD**), the **UARTLCRH** register must also be written. The write strobe for the baud-rate divisor registers is tied to the **UARTLCRH** register. #### UART Line Control (UARTLCRH) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x02C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | SPS | R/W | 0 | UART Stick Parity Select | | | | | | When bits 1, 2, and 7 of <b>UARTLCRH</b> are set, the parity bit is transmitted and checked as a 0. When bits 1 and 7 are set and 2 is cleared, the parity bit is transmitted and checked as a 1. | | | | | | When this bit is cleared, stick parity is disabled. | | 6:5 | WLEN | R/W | 0 | UART Word Length | | | | | | The bits indicate the number of data bits transmitted or received in a frame as follows: | | | | | | Value Description | | | | | | 0x3 8 bits | | | | | | 0x2 7 bits | | | | | | 0x1 6 bits | | | | | | 0x0 5 bits (default) | | 4 | FEN | R/W | 0 | UART Enable FIFOs | | | | | | If this bit is set to 1, transmit and receive FIFO buffers are enabled (FIFO mode). | When cleared to 0, FIFOs are disabled (Character mode). The FIFOs become 1-byte-deep holding registers. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | STP2 | R/W | 0 | UART Two Stop Bits Select | | | | | | If this bit is set to 1, two stop bits are transmitted at the end of a frame. The receive logic does not check for two stop bits being received. | | 2 | EPS | R/W | 0 | UART Even Parity Select | | | | | | If this bit is set to 1, even parity generation and checking is performed during transmission and reception, which checks for an even number of 1s in data and parity bits. | | | | | | When cleared to 0, then odd parity is performed, which checks for an odd number of 1s. | | | | | | This bit has no effect when parity is disabled by the ${\tt PEN}$ bit. | | 1 | PEN | R/W | 0 | UART Parity Enable | | | | | | If this bit is set to 1, parity checking and generation is enabled; otherwise, parity is disabled and no parity bit is added to the data frame. | | 0 | BRK | R/W | 0 | UART Send Break | | | | | | If this bit is set to 1, a Low level is continually output on the ${\tt UnTX}$ output, after completing transmission of the current character. For the proper execution of the break command, the software must set this bit for at least two frames (character periods). For normal use, this bit must be cleared to 0. | ### Register 8: UART Control (UARTCTL), offset 0x030 The **UARTCTL** register is the control register. All the bits are cleared on reset except for the Transmit Enable (TXE) and Receive Enable (RXE) bits, which are set to 1. To enable the UART module, the UARTEN bit must be set to 1. If software requires a configuration change in the module, the UARTEN bit must be cleared before the configuration changes are written. If the UART is disabled during a transmit or receive operation, the current transaction is completed prior to the UART stopping. **Note:** The **UARTCTL** register should not be changed while the UART is enabled or else the results are unpredictable. The following sequence is recommended for making changes to the **UARTCTL** register. - 1. Disable the UART. - 2. Wait for the end of transmission or reception of the current character. - 3. Flush the transmit FIFO by disabling bit 4 (FEN) in the line control register (UARTLCRH). - **4.** Reprogram the control register. Type Reset 5. Enable the UART. #### **UART Control (UARTCTL)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x030 Type R/W, reset 0x0000.0300 Bit/Field Name | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|------|-------|----|----|-----|------|------|----|------|------|----|-------|-------|--------| | | | ' | ' | 1 | | | | rese | rved | | | | 1 | | 1 | ' | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ' | rese | erved | | | RXE | TXE | LBE | | rese | rved | 1 | SIRLP | SIREN | UARTEN | | Туре | RO | RO | RO | RO | RO | RO | R/W | R/W | R/W | RO | RO | RO | RO | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | 31:10 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | |-------|----------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | RXE | R/W | 1 | UART Receive Enable | | | | | | If this bit is set to 1, the receive section of the UART is enabled. When the UART is disabled in the middle of a receive, it completes the current character before stopping. | | | | | | <b>Note:</b> To enable reception, the UARTEN bit must also be set. | | 8 | TXE | R/W | 1 | UART Transmit Enable | | | | | | If this bit is set to 1, the transmit section of the UART is enabled. When | Description the UART is disabled in the middle of a transmission, it completes the current character before stopping. Note: To enable transmission, the UARTEN bit must also be set. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | LBE | R/W | 0 | UART Loop Back Enable<br>If this bit is set to 1, the ${\tt UnTX}$ path is fed through the ${\tt UnRX}$ path. | | 6:3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | SIRLP | R/W | 0 | UART SIR Low Power Mode | | | | | | This bit selects the IrDA encoding mode. If this bit is cleared to 0, low-level bits are transmitted as an active High pulse with a width of 3/16th of the bit period. If this bit is set to 1, low-level bits are transmitted with a pulse width which is 3 times the period of the IrlpBaud16 input signal, regardless of the selected bit rate. Setting this bit uses less power, but might reduce transmission distances. See page 285 for more information. | | 1 | SIREN | R/W | 0 | UART SIR Enable | | | | | | If this bit is set to 1, the IrDA SIR block is enabled, and the UART will transmit and receive data using SIR protocol. | | 0 | UARTEN | R/W | 0 | UART Enable | | | | | | If this bit is set to 1, the UART is enabled. When the UART is disabled in the middle of transmission or reception, it completes the current character before stopping. | ### Register 9: UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 The **UARTIFLS** register is the interrupt FIFO level select register. You can use this register to define the FIFO level at which the TXRIS and RXRIS bits in the UARTRIS register are triggered. The interrupts are generated based on a transition through a level rather than being based on the level. That is, the interrupts are generated when the fill level progresses through the trigger level. For example, if the receive trigger level is set to the half-way mark, the interrupt is triggered as the module is receiving the 9th character. Out of reset, the TXIFLSEL and RXIFLSEL bits are configured so that the FIFOs trigger an interrupt at the half-way mark. #### UART Interrupt FIFO Level Select (UARTIFLS) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x034 Type R/W, reset 0x0000.0012 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:3 | RXIFLSEL | R/W | 0x2 | UART Receive Interrupt FIFO Level Select | The trigger points for the receive interrupt are as follows: Value Description 0x0 RX FIFO ≥ 1/8 full 0x1 RX FIFO ≥ 1/4 full 0x2 RX FIFO ≥ ½ full (default) 0x3 RX FIFO ≥ ¾ full RX FIFO ≥ 7/8 full 0x5-0x7 Reserved | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------| | 2:0 | TXIFLSEL | R/W | 0x2 | UART Transmit Interrupt FIFO Level Select | | | | | | The trigger points for the transmit interrupt are as follows: | | | | | | Value Description | | | | | | 0x0 TX FIFO ≤ 1/8 full | | | | | | 0x1 TX FIFO ≤ ¼ full | | | | | | 0x2 TX FIFO ≤ ½ full (default) | | | | | | 0x3 TX FIFO ≤ ¾ full | | | | | | 0x4 TX FIFO ≤ 7/8 full | | | | | | 0x5-0x7 Reserved | ### Register 10: UART Interrupt Mask (UARTIM), offset 0x038 The **UARTIM** register is the interrupt mask set/clear register. On a read, this register gives the current value of the mask on the relevant interrupt. Writing a 1 to a bit allows the corresponding raw interrupt signal to be routed to the interrupt controller. Writing a 0 prevents the raw interrupt signal from being sent to the interrupt controller. Setting this bit to 1 promotes the ${\tt TXIM}$ interrupt to the interrupt controller. #### UART Interrupt Mask (UARTIM) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x038 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |---------------|-----------|---------|----------|---------|---------|----------|----------|-------------------------------------|------------|-------------|-----------|-------------------------------------|-----------|-------------|------------|------------| | | ' | | | | | 1 | ' ' | rese | rved | | | | | | | • | | Type<br>Reset | RO<br>0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | r | | reserved | | | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | | rese | rved | | | Type<br>Reset | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | | Р | Bit/Field | | Nam | ۵ | Τv | pe | Reset | Des | cription | | | | | | | | | | | | INGIII | i.C | | | | | | | | | | | | | | | 31:11 | | reserv | red | R | 0 | 0x00 | com | patibility | with futu | ıre produ | ne value<br>ucts, the<br>lify-write | value of | a reserv | | | | | 10 | | OEI | М | R | W | 0 | UAF | RT Overr | un Error | Interrup | t Mask | | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the OI | EIM inte | rrupt is re | eturned. | | | | | | | | | | | Sett | ing this b | it to 1 pro | omotes th | пе ОЕІМ і | interrupt | to the int | terrupt co | ontroller. | | | 9 | | BEI | И | R | R/W | | / 0 UART Break Error Interrupt Mask | | | | | | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the BI | EIM inte | rrupt is r | eturned. | | | | | | | | | | | Sett | ing this b | it to 1 pro | omotes th | пе веімі | interrupt | to the int | terrupt co | ontroller. | | | 8 | | PEI | Л | R/ | W | 0 | UAF | RT Parity | Error In | terrupt N | 1ask | | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the PI | EIM inte | rrupt is re | eturned. | | | | | | | | | | | Sett | ing this b | it to 1 pro | omotes th | пе РЕІМ і | interrupt | to the int | terrupt co | ontroller. | | | 7 | | FEIN | И | R/ | W | 0 | UAF | RT Frami | ng Error | Interrup | t Mask | | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the FI | EIM inte | rrupt is re | eturned. | | | | | | | | | | | Sett | ing this b | it to 1 pro | omotes th | пе FEIM і | interrupt | to the int | terrupt co | ontroller. | | | 6 | | RTI | М | R/ | W | 0 | UAF | RT Recei | ve Time | -Out Inte | rrupt Ma | sk | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the RT | гім inte | rrupt is re | eturned. | | | | | | | | | | | Sett | ing this b | it to 1 pro | omotes th | ne RTIM i | interrupt | to the int | terrupt co | ontroller. | | | 5 | | TXI | И | R/ | W | 0 | UAF | RT Trans | mit Inter | rupt Mas | sk | | | | | | | | | | | | | | On a | a read, th | ne currer | nt mask t | for the T | кім inte | rrupt is re | eturned. | | | | | | | | | | | | | | | | | | | | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXIM | R/W | 0 | UART Receive Interrupt Mask | | | | | | On a read, the current mask for the ${\tt RXIM}$ interrupt is returned. | | | | | | Setting this bit to 1 promotes the ${\tt RXIM}$ interrupt to the interrupt controller. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 11: UART Raw Interrupt Status (UARTRIS), offset 0x03C The **UARTRIS** register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt. A write has no effect. ### UART Raw Interrupt Status (UARTRIS) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x03C Type RO, reset 0x0000.000F | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----------|----|----|-------|-------|-------|-----------|-------|-------|-------|----|------|------|----| | | | 1 | • | | | | | rese | rved<br>• | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 1 | reserved | | | OERIS | BERIS | PERIS | FERIS | RTRIS | TXRIS | RXRIS | | rese | rved | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OERIS | RO | 0 | UART Overrun Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 9 | BERIS | RO | 0 | UART Break Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 8 | PERIS | RO | 0 | UART Parity Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 7 | FERIS | RO | 0 | UART Framing Error Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 6 | RTRIS | RO | 0 | UART Receive Time-Out Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 5 | TXRIS | RO | 0 | UART Transmit Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 4 | RXRIS | RO | 0 | UART Receive Raw Interrupt Status | | | | | | Gives the raw interrupt state (prior to masking) of this interrupt. | | 3:0 | reserved | RO | 0xF | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ### Register 12: UART Masked Interrupt Status (UARTMIS), offset 0x040 The **UARTMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. **UART Masked Interrupt Status (UARTMIS)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x040 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEMIS | RO | 0 | UART Overrun Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 9 | BEMIS | RO | 0 | UART Break Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 8 | PEMIS | RO | 0 | UART Parity Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 7 | FEMIS | RO | 0 | UART Framing Error Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 6 | RTMIS | RO | 0 | UART Receive Time-Out Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 5 | TXMIS | RO | 0 | UART Transmit Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 4 | RXMIS | RO | 0 | UART Receive Masked Interrupt Status | | | | | | Gives the masked interrupt state of this interrupt. | | 3:0 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 13: UART Interrupt Clear (UARTICR), offset 0x044 The **UARTICR** register is the interrupt clear register. On a write of 1, the corresponding interrupt (both raw interrupt and masked interrupt, if enabled) is cleared. A write of 0 has no effect. **UART Interrupt Clear (UARTICR)** UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0x044 8 **PEIC** W1C Type W1C, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:11 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 10 | OEIC | W1C | 0 | Overrun Error Interrupt Clear | | | | | | The OEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 9 | BEIC | W1C | 0 | Break Error Interrupt Clear | | | | | | The BEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 4. Cleans interment | Clears interrupt. Parity Error Interrupt Clear The PEIC values are defined as follows: Value Description No effect on the interrupt. Clears interrupt. | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | FEIC | W1C | 0 | Framing Error Interrupt Clear | | | | | | The FEIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 6 | RTIC | W1C | 0 | Receive Time-Out Interrupt Clear | | | | | | The RTIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 5 | TXIC | W1C | 0 | Transmit Interrupt Clear | | | | | | The TXIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 4 | RXIC | W1C | 0 | Receive Interrupt Clear | | | | | | The RXIC values are defined as follows: | | | | | | Value Description | | | | | | 0 No effect on the interrupt. | | | | | | 1 Clears interrupt. | | 3:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 14: UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 4 (UARTPeriphID4) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x0000 | UART Peripheral ID Register[7:0] | ### Register 15: UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 5 (UARTPeriphID5) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x0000 | UART Peripheral ID Register[15:8] | ### Register 16: UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 6 (UARTPeriphID6) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x0000 | UART Peripheral ID Register[23:16] | ## Register 17: UART Peripheral Identification 7 (UARTPeriphID7), offset 0xFDC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 7 (UARTPeriphID7) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | туре | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x0000 | UART Peripheral ID Register[31:24] | ### Register 18: UART Peripheral Identification 0 (UARTPeriphID0), offset 0xFE0 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 0 (UARTPeriphID0) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE0 Type RO, reset 0x0000.0011 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x11 | UART Peripheral ID Register[7:0] | ### Register 19: UART Peripheral Identification 1 (UARTPeriphID1), offset 0xFE4 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 1 (UARTPeriphID1) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | UART Peripheral ID Register[15:8] | ## Register 20: UART Peripheral Identification 2 (UARTPeriphID2), offset 0xFE8 The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 2 (UARTPeriphID2) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | UART Peripheral ID Register[23:16] | ## Register 21: UART Peripheral Identification 3 (UARTPeriphID3), offset 0xFEC The **UARTPeriphIDn** registers are hard-coded and the fields within the registers determine the reset values. UART Peripheral Identification 3 (UARTPeriphID3) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | UART Peripheral ID Register[31:24] | ### Register 22: UART PrimeCell Identification 0 (UARTPCellID0), offset 0xFF0 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 0 (UARTPCellID0) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | UART PrimeCell ID Register[7:0] | ## Register 23: UART PrimeCell Identification 1 (UARTPCellID1), offset 0xFF4 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 1 (UARTPCellID1) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | UART PrimeCell ID Register[15:8] | ## Register 24: UART PrimeCell Identification 2 (UARTPCellID2), offset 0xFF8 The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 2 (UARTPCellID2) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | UART PrimeCell ID Register[23:16] | ### Register 25: UART PrimeCell Identification 3 (UARTPCellID3), offset 0xFFC The **UARTPCellIDn** registers are hard-coded and the fields within the registers determine the reset values. UART PrimeCell Identification 3 (UARTPCellID3) UART0 base: 0x4000.C000 UART1 base: 0x4000.D000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | UART PrimeCell ID Register[31:24] | # 13 Synchronous Serial Interface (SSI) The Stellaris® Synchronous Serial Interface (SSI) is a master or slave interface for synchronous serial communication with peripheral devices that have either Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces. The Stellaris® SSI module has the following features: - Master or slave operation - Programmable clock bit rate and prescale - Separate transmit and receive FIFOs, 16 bits wide, 8 locations deep - Programmable interface operation for Freescale SPI, MICROWIRE, or Texas Instruments synchronous serial interfaces - Programmable data frame size from 4 to 16 bits - Internal loopback test mode for diagnostic/debug testing ### 13.1 Block Diagram Figure 13-1. SSI Module Block Diagram ## 13.2 Functional Description The SSI performs serial-to-parallel conversion on data received from a peripheral device. The CPU accesses data, control, and status information. The transmit and receive paths are buffered with internal FIFO memories allowing up to eight 16-bit values to be stored independently in both transmit and receive modes. #### 13.2.1 Bit Rate Generation The SSI includes a programmable bit rate clock divider and prescaler to generate the serial output clock. Bit rates are supported to 2 MHz and higher, although maximum bit rate is determined by peripheral devices. The serial bit rate is derived by dividing down the input clock (FSysClk). The clock is first divided by an even prescale value CPSDVSR from 2 to 254, which is programmed in the **SSI Clock Prescale** (**SSICPSR**) register (see page 331). The clock is further divided by a value from 1 to 256, which is 1 + SCR, where SCR is the value programmed in the **SSI Control0 (SSICR0)** register (see page 324). The frequency of the output clock SSIClk is defined by: ``` SSIClk = FSysClk / (CPSDVSR * (1 + SCR)) ``` **Note:** For master mode, the system clock must be at least two times faster than the SSIClk. For slave mode, the system clock must be at least 12 times faster than the SSIClk. See "Synchronous Serial Interface (SSI)" on page 517 to view SSI timing parameters. ### 13.2.2 FIFO Operation #### 13.2.2.1 Transmit FIFO The common transmit FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. The CPU writes data to the FIFO by writing the **SSI Data (SSIDR)** register (see page 328), and data is stored in the FIFO until it is read out by the transmission logic. When configured as a master or a slave, parallel data is written into the transmit FIFO prior to serial conversion and transmission to the attached slave or master, respectively, through the SSITx pin. In slave mode, the SSI transmits data each time the master initiates a transaction. If the transmit FIFO is empty and the master initiates, the slave transmits the 8th most recent value in the transmit FIFO. If less than 8 values have been written to the transmit FIFO since the SSI module clock was enabled using the SSI bit in the **RGCG1** register, then 0 is transmitted. Care should be taken to ensure that valid data is in the FIFO as needed. The SSI can be configured to generate an interrupt or a $\mu$ DMA request when the FIFO is empty. #### 13.2.2.2 Receive FIFO The common receive FIFO is a 16-bit wide, 8-locations deep, first-in, first-out memory buffer. Received data from the serial interface is stored in the buffer until read out by the CPU, which accesses the read FIFO by reading the **SSIDR** register. When configured as a master or slave, serial data received through the SSIRx pin is registered prior to parallel loading into the attached slave or master receive FIFO, respectively. ### 13.2.3 Interrupts The SSI can generate interrupts when the following conditions are observed: - Transmit FIFO service - Receive FIFO service - Receive FIFO time-out - Receive FIFO overrun All of the interrupt events are ORed together before being sent to the interrupt controller, so the SSI can only generate a single interrupt request to the controller at any given time. You can mask each of the four individual maskable interrupts by setting the appropriate bits in the **SSI Interrupt Mask** (**SSIIM**) register (see page 332). Setting the appropriate mask bit to 1 enables the interrupt. Provision of the individual outputs, as well as a combined interrupt output, allows use of either a global interrupt service routine, or modular device drivers to handle interrupts. The transmit and receive dynamic dataflow interrupts have been separated from the status interrupts so that data can be read or written in response to the FIFO trigger levels. The status of the individual interrupt sources can be read from the **SSI Raw Interrupt Status (SSIRIS)** and **SSI Masked Interrupt Status (SSIMIS)** registers (see page 334 and page 335, respectively). #### 13.2.4 Frame Formats Each data frame is between 4 and 16 bits long, depending on the size of data programmed, and is transmitted starting with the MSB. There are three basic frame types that can be selected: - Texas Instruments synchronous serial - Freescale SPI - MICROWIRE For all three formats, the serial clock (SSIClk) is held inactive while the SSI is idle, and SSIClk transitions at the programmed frequency only during active transmission or reception of data. The idle state of SSIClk is utilized to provide a receive timeout indication that occurs when the receive FIFO still contains data after a timeout period. For Freescale SPI and MICROWIRE frame formats, the serial frame (SSIFss) pin is active Low, and is asserted (pulled down) during the entire transmission of the frame. For Texas Instruments synchronous serial frame format, the SSIFss pin is pulsed for one serial clock period starting at its rising edge, prior to the transmission of each frame. For this frame format, both the SSI and the off-chip slave device drive their output data on the rising edge of SSIClk, and latch data from the other device on the falling edge. Unlike the full-duplex transmission of the other two frame formats, the MICROWIRE format uses a special master-slave messaging technique, which operates at half-duplex. In this mode, when a frame begins, an 8-bit control message is transmitted to the off-chip slave. During this transmit, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the requested data. The returned data can be 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. ### 13.2.4.1 Texas Instruments Synchronous Serial Frame Format Figure 13-2 on page 315 shows the Texas Instruments synchronous serial frame format for a single transmitted frame. Figure 13-2. TI Synchronous Serial Frame Format (Single Transfer) In this mode, SSIC1k and SSIFSS are forced Low, and the transmit data line SSITX is tristated whenever the SSI is idle. Once the bottom entry of the transmit FIFO contains data, SSIFSS is pulsed High for one SSIC1k period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of SSIC1k, the MSB of the 4 to 16-bit data frame is shifted out on the SSITX pin. Likewise, the MSB of the received data is shifted onto the SSIRX pin by the off-chip serial slave device. Both the SSI and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each SSIClk. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of SSIClk after the LSB has been latched. Figure 13-3 on page 315 shows the Texas Instruments synchronous serial frame format when back-to-back frames are transmitted. Figure 13-3. TI Synchronous Serial Frame Format (Continuous Transfer) #### 13.2.4.2 Freescale SPI Frame Format The Freescale SPI interface is a four-wire interface where the SSIFss signal behaves as a slave select. The main feature of the Freescale SPI format is that the inactive state and phase of the SSIClk signal are programmable through the SPO and SPH bits within the **SSISCR0** control register. #### SPO Clock Polarity Bit When the SPO clock polarity control bit is Low, it produces a steady state Low value on the SSIClk pin. If the SPO bit is High, a steady state High value is placed on the SSIClk pin when data is not being transferred. #### SPH Phase Control Bit The SPH phase control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. When the SPH phase control bit is Low, data is captured on the first clock edge transition. If the SPH bit is High, data is captured on the second clock edge transition. ### 13.2.4.3 Freescale SPI Frame Format with SPO=0 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=0 and SPH=0 are shown in Figure 13-4 on page 316 and Figure 13-5 on page 316. Figure 13-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 Note: Q is undefined. Figure 13-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. This causes slave data to be enabled onto the SSIRx input line of the master. The master SSITx output pad is enabled. One half SSIClk period later, valid master data is transferred to the SSITx pin. Now that both the master and slave data have been set, the SSIClk master clock pin goes High after one further half SSIClk period. The data is now captured on the rising and propagated on the falling edges of the SSIClk signal. In the case of a single word transmission, after all bits of the data word have been transferred, the SSIFss line is returned to its idle High state one SSIC1k period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the SSIFss signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 13.2.4.4 Freescale SPI Frame Format with SPO=0 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=0 and SPH=1 is shown in Figure 13-6 on page 317, which covers both single and continuous transfers. Figure 13-6. Freescale SPI Frame Format with SPO=0 and SPH=1 In this configuration, during idle periods: - SSIClk is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the ${\tt SSIFss}$ master signal being driven Low. The master ${\tt SSITx}$ output is enabled. After a further one half ${\tt SSIClk}$ period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the ${\tt SSIClk}$ is enabled with a rising edge transition. Data is then captured on the falling edges and propagated on the rising edges of the SSIC1k signal. In the case of a single word transfer, after all bits have been transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 13.2.4.5 Freescale SPI Frame Format with SPO=1 and SPH=0 Single and continuous transmission signal sequences for Freescale SPI format with SPO=1 and SPH=0 are shown in Figure 13-7 on page 318 and Figure 13-8 on page 318. Figure 13-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 Note: Q is undefined. Figure 13-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 In this configuration, during idle periods: - SSIClk is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low, which causes slave data to be immediately transferred onto the SSIRx line of the master. The master SSITx output pad is enabled. One half period later, valid master data is transferred to the SSITX line. Now that both the master and slave data have been set, the SSIC1k master clock pin becomes Low after one further half SSIC1k period. This means that data is captured on the falling edges and propagated on the rising edges of the SSIC1k signal. In the case of a single word transmission, after all bits of the data word are transferred, the SSIFss line is returned to its idle High state one SSIClk period after the last bit has been captured. However, in the case of continuous back-to-back transmissions, the SSIFss signal must be pulsed High between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the SPH bit is logic zero. Therefore, the master device must raise the SSIFss pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSIFss pin is returned to its idle state one SSIClk period after the last bit has been captured. #### 13.2.4.6 Freescale SPI Frame Format with SPO=1 and SPH=1 The transfer signal sequence for Freescale SPI format with SPO=1 and SPH=1 is shown in Figure 13-9 on page 319, which covers both single and continuous transfers. Figure 13-9. Freescale SPI Frame Format with SPO=1 and SPH=1 Note: Q is undefined. In this configuration, during idle periods: - SSIC1k is forced High - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low - When the SSI is configured as a master, it enables the SSIClk pad - When the SSI is configured as a slave, it disables the SSIClk pad If the SSI is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSIFss master signal being driven Low. The master SSITx output pad is enabled. After a further one-half SSIClk period, both master and slave data are enabled onto their respective transmission lines. At the same time, SSIClk is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the SSIClk signal. After all bits have been transferred, in the case of a single word transmission, the SSIFss line is returned to its idle high state one SSIClk period after the last bit has been captured. For continuous back-to-back transmissions, the SSIFss pin remains in its active Low state, until the final bit of the last word has been captured, and then returns to its idle state as described above. For continuous back-to-back transfers, the SSIFss pin is held Low between successive data words and termination is the same as that of the single word transfer. #### 13.2.4.7 MICROWIRE Frame Format Figure 13-10 on page 320 shows the MICROWIRE frame format, again for a single frame. Figure 13-11 on page 321 shows the same format when back-to-back frames are transmitted. Figure 13-10. MICROWIRE Frame Format (Single Frame) MICROWIRE format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the SSI to the off-chip slave device. During this transmission, no incoming data is received by the SSI. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bits in length, making the total frame length anywhere from 13 to 25 bits. In this configuration, during idle periods: - SSIC1k is forced Low - SSIFss is forced High - The transmit data line SSITx is arbitrarily forced Low A transmission is triggered by writing a control byte to the transmit FIFO. The falling edge of SSIFss causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the SSITx pin. SSIFss remains Low for the duration of the frame transmission. The SSIRx pin remains tristated during this transmission. The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each SSIC1k. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the SSI. Each bit is driven onto the SSIRx line on the falling edge of SSIC1k. The SSI in turn latches each bit on the rising edge of SSIC1k. At the end of the frame, for single transfers, the SSIFss signal is pulled High one clock period after the last bit has been latched in the receive serial shifter, which causes the data to be transferred to the receive FIFO. Note: The off-chip slave device can tristate the receive line either on the falling edge of SSIClk after the LSB has been latched by the receive shifter, or when the SSIFss pin goes High. For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the SSIFss line is continuously asserted (held Low) and transmission of data occurs back-to-back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge of SSIClk, after the LSB of the frame has been latched into the SSI. Figure 13-11. MICROWIRE Frame Format (Continuous Transfer) In the MICROWIRE mode, the SSI slave samples the first bit of receive data on the rising edge of SSIClk after SSIFss has gone Low. Masters that drive a free-running SSIClk must ensure that the SSIFss signal has sufficient setup and hold margins with respect to the rising edge of SSIClk. Figure 13-12 on page 321 illustrates these setup and hold time requirements. With respect to the SSIClk rising edge on which the first bit of receive data is to be sampled by the SSI slave, SSIFss must have a setup of at least two times the period of SSIClk on which the SSI operates. With respect to the SSIClk rising edge previous to this edge, SSIFss must have a hold of at least one SSIClk period. Figure 13-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements ## 13.3 Initialization and Configuration To use the SSI, its peripheral clock must be enabled by setting the SSI bit in the RCGC1 register. For each of the frame formats, the SSI is configured using the following steps: - 1. Ensure that the SSE bit in the SSICR1 register is disabled before making any configuration changes. - 2. Select whether the SSI is a master or slave: - **a.** For master operations, set the **SSICR1** register to 0x0000.0000. - **b.** For slave mode (output enabled), set the **SSICR1** register to 0x0000.0004. - c. For slave mode (output disabled), set the **SSICR1** register to 0x0000.000C. - **3.** Configure the clock prescale divisor by writing the **SSICPSR** register. - 4. Write the **SSICR0** register with the following configuration: - Serial clock rate (SCR) - Desired clock phase/polarity, if using Freescale SPI mode (SPH and SPO) - The protocol mode: Freescale SPI, TI SSF, MICROWIRE (FRF) - The data size (DSS) - 5. Enable the SSI by setting the SSE bit in the SSICR1 register. As an example, assume the SSI must be configured to operate with the following parameters: - Master operation - Freescale SPI mode (SPO=1, SPH=1) - 1 Mbps bit rate - 8 data bits Assuming the system clock is 20 MHz, the bit rate calculation would be: ``` FSSIClk = FSysClk / (CPSDVSR * (1 + SCR)) 1x106 = 20x106 / (CPSDVSR * (1 + SCR)) ``` In this case, if CPSDVSR=2, SCR must be 9. The configuration sequence would be as follows: - 1. Ensure that the SSE bit in the SSICR1 register is disabled. - Write the SSICR1 register with a value of 0x0000.0000. - 3. Write the **SSICPSR** register with a value of 0x0000.0002. - **4.** Write the **SSICR0** register with a value of 0x0000.09C7. - **5.** The SSI is then enabled by setting the SSE bit in the **SSICR1** register to 1. ## 13.4 Register Map Table 13-1 on page 322 lists the SSI registers. The offset listed is a hexadecimal increment to the register's address, relative to that SSI module's base address: ■ SSI0: 0x4000.8000 **Note:** The SSI must be disabled (see the SSE bit in the **SSICR1** register) before any of the control registers are reprogrammed. Table 13-1. SSI Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------|------|-------------|---------------|-------------| | 0x000 | SSICR0 | R/W | 0x0000.0000 | SSI Control 0 | 324 | | 0x004 | SSICR1 | R/W | 0x0000.0000 | SSI Control 1 | 326 | Table 13-1. SSI Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |--------|--------------|------|-------------|---------------------------------|-------------| | 0x008 | SSIDR | R/W | 0x0000.0000 | SSI Data | 328 | | 0x00C | SSISR | RO | 0x0000.0003 | SSI Status | 329 | | 0x010 | SSICPSR | R/W | 0x0000.0000 | SSI Clock Prescale | 331 | | 0x014 | SSIIM | R/W | 0x0000.0000 | SSI Interrupt Mask | 332 | | 0x018 | SSIRIS | RO | 0x0000.0008 | SSI Raw Interrupt Status | 334 | | 0x01C | SSIMIS | RO | 0x0000.0000 | SSI Masked Interrupt Status | 335 | | 0x020 | SSIICR | W1C | 0x0000.0000 | SSI Interrupt Clear | 336 | | 0xFD0 | SSIPeriphID4 | RO | 0x0000.0000 | SSI Peripheral Identification 4 | 337 | | 0xFD4 | SSIPeriphID5 | RO | 0x0000.0000 | SSI Peripheral Identification 5 | 338 | | 0xFD8 | SSIPeriphID6 | RO | 0x0000.0000 | SSI Peripheral Identification 6 | 339 | | 0xFDC | SSIPeriphID7 | RO | 0x0000.0000 | SSI Peripheral Identification 7 | 340 | | 0xFE0 | SSIPeriphID0 | RO | 0x0000.0022 | SSI Peripheral Identification 0 | 341 | | 0xFE4 | SSIPeriphID1 | RO | 0x0000.0000 | SSI Peripheral Identification 1 | 342 | | 0xFE8 | SSIPeriphID2 | RO | 0x0000.0018 | SSI Peripheral Identification 2 | 343 | | 0xFEC | SSIPeriphID3 | RO | 0x0000.0001 | SSI Peripheral Identification 3 | 344 | | 0xFF0 | SSIPCellID0 | RO | 0x0000.000D | SSI PrimeCell Identification 0 | 345 | | 0xFF4 | SSIPCellID1 | RO | 0x0000.00F0 | SSI PrimeCell Identification 1 | 346 | | 0xFF8 | SSIPCellID2 | RO | 0x0000.0005 | SSI PrimeCell Identification 2 | 347 | | 0xFFC | SSIPCellID3 | RO | 0x0000.00B1 | SSI PrimeCell Identification 3 | 348 | # 13.5 Register Descriptions The remainder of this section lists and describes the SSI registers, in numerical order by address offset. ## Register 1: SSI Control 0 (SSICR0), offset 0x000 SSICR0 is control register 0 and contains bit fields that control various functions within the SSI module. Functionality such as protocol mode, clock rate, and data size are configured in this register. #### SSI Control 0 (SSICR0) SSI0 base: 0x4000.8000 Offset 0x000 Type R/W, reset 0x0000.0000 Bit/Field Name Type Reset Description | Ditti leid | Name | Турс | Neset | Description | |------------|----------|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:8 | SCR | R/W | 0x0000 | SSI Serial Clock Rate | | | | | | The value ${\tt SCR}$ is used to generate the transmit and receive bit rate of the SSI. The bit rate is: | | | | | | BR=FSSIClk/(CPSDVSR * (1 + SCR)) | | | | | | where CPSDVSR is an even value from 2-254 programmed in the SSICPSR register, and SCR is a value from 0-255. | | 7 | SPH | R/W | 0 | SSI Serial Clock Phase | | | | | | This bit is only applicable to the Freescale SPI Format. | | | | | | The SPH control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. | | | | | | When the ${\tt SPH}$ bit is 0, data is captured on the first clock edge transition. If ${\tt SPH}$ is 1, data is captured on the second clock edge transition. | | 6 | SPO | R/W | 0 | SSI Serial Clock Polarity | | | | | | This hit is only applicable to the Francisco CDI Format | This bit is only applicable to the Freescale SPI Format. When the SPO bit is 0, it produces a steady state Low value on the SSIC1k pin. If SPO is 1, a steady state High value is placed on the SSIC1k pin when data is not being transferred. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|-------------------------------------------------------| | 5:4 | FRF | R/W | 0x0 | SSI Frame Format Select | | | | | | The FRF values are defined as follows: | | | | | | Value Frame Format | | | | | | 0x0 Freescale SPI Frame Format | | | | | | 0x1 Texas Instruments Synchronous Serial Frame Format | | | | | | 0x2 MICROWIRE Frame Format | | | | | | 0x3 Reserved | | 3:0 | DSS | R/W | 0x00 | SSI Data Size Select | | | | | | The DSS values are defined as follows: | | | | | | Value Data Size | | | | | | 0x0-0x2 Reserved | | | | | | 0x3 4-bit data | | | | | | 0x4 5-bit data | | | | | | 0x5 6-bit data | | | | | | 0x6 7-bit data | | | | | | 0x7 8-bit data | | | | | | 0x8 9-bit data | | | | | | 0x9 10-bit data | | | | | | 0xA 11-bit data | | | | | | 0xB 12-bit data | | | | | | 0xC 13-bit data | | | | | | 0xD 14-bit data | | | | | | 0xE 15-bit data | | | | | | 0xF 16-bit data | ### Register 2: SSI Control 1 (SSICR1), offset 0x004 SSICR1 is control register 1 and contains bit fields that control various functions within the SSI module. Master and slave mode functionality is controlled by this register. #### SSI Control 1 (SSICR1) SSI0 base: 0x4000.8000 Offset 0x004 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | SOD | R/W | 0 | SSI Slave Mode Output Disable | This bit is relevant only in the Slave mode (MS=1). In multiple-slave systems, it is possible for the SSI master to broadcast a message to all slaves in the system while ensuring that only one slave drives data onto the serial output line. In such systems, the TXD lines from multiple slaves could be tied together. To operate in such a system, the SOD bit can be configured so that the SSI slave does not drive the SSITx pin. The SOD values are defined as follows: #### Value Description - SSI can drive SSITx output in Slave Output mode. - SSI must not drive the ${\tt SSITx}$ output in Slave mode. | 2 MS R/W 0 SSI Maste | er/Slave Select | |----------------------|-----------------| |----------------------|-----------------| This bit selects Master or Slave mode and can be modified only when SSI is disabled (SSE=0). The MS values are defined as follows: #### Value Description - Device configured as a master. - Device configured as a slave. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SSE | R/W | 0 | SSI Synchronous Serial Port Enable Setting this bit enables SSI operation. The SSE values are defined as follows: Value Description 0 SSI operation disabled. 1 SSI operation enabled. | | | | | | <b>Note:</b> This bit must be set to 0 before any control registers are reprogrammed. | | 0 | LBM | R/W | 0 | SSI Loopback Mode Setting this bit enables Loopback Test mode. | Value Description 0 Normal serial port operation enabled. The LBM values are defined as follows: Output of the transmit serial shift register is connected internally to the input of the receive serial shift register. ### Register 3: SSI Data (SSIDR), offset 0x008 Important: Use caution when reading this register. Performing a read may change bit status. **SSIDR** is the data register and is 16-bits wide. When **SSIDR** is read, the entry in the receive FIFO (pointed to by the current FIFO read pointer) is accessed. As data values are removed by the SSI receive logic from the incoming data frame, they are placed into the entry in the receive FIFO (pointed to by the current FIFO write pointer). When **SSIDR** is written to, the entry in the transmit FIFO (pointed to by the write pointer) is written to. Data values are removed from the transmit FIFO one value at a time by the transmit logic. It is loaded into the transmit serial shifter, then serially shifted out onto the SSITX pin at the programmed bit rate. When a data size of less than 16 bits is selected, the user must right-justify data written to the transmit FIFO. The transmit logic ignores the unused bits. Received data less than 16 bits is automatically right-justified in the receive buffer. When the SSI is programmed for MICROWIRE frame format, the default size for transmit data is eight bits (the most significant byte is ignored). The receive data size is controlled by the programmer. The transmit FIFO and the receive FIFO are not cleared even when the SSE bit in the **SSICR1** register is set to zero. This allows the software to fill the transmit FIFO before enabling the SSI. #### SSI Data (SSIDR) SSI0 base: 0x4000.8000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DATA | R/W | 0x0000 | SSI Receive/Transmit Data | A read operation reads the receive FIFO. A write operation writes the transmit FIFO. Software must right-justify data when the SSI is programmed for a data size that is less than 16 bits. Unused bits at the top are ignored by the transmit logic. The receive logic automatically right-justifies the data. ### Register 4: SSI Status (SSISR), offset 0x00C **SSISR** is a status register that contains bits that indicate the FIFO fill status and the SSI busy status. #### SSI Status (SSISR) SSI0 base: 0x4000.8000 Offset 0x00C Type RO, reset 0x0000.0003 | | | Ů Ů | Ü | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:5 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | BSY | RO | 0 | SSI Busy Bit | | | | | | The BSY values are defined as follows: | | | | | | Value Description | | | | | | 0 SSI is idle. | | | | | | SSI is currently transmitting and/or receiving a frame, or the transmit FIFO is not empty. | | 3 | RFF | RO | 0 | SSI Receive FIFO Full | | | | | | The RFF values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is not full. | | | | | | 1 Receive FIFO is full. | | 2 | RNE | RO | 0 | SSI Receive FIFO Not Empty | | | | | | The RNE values are defined as follows: | | | | | | Value Description | | | | | | 0 Receive FIFO is empty. | | | | | | 1 Receive FIFO is not empty. | | 1 | TNF | RO | 1 | SSI Transmit FIFO Not Full | | | | | | The TNF values are defined as follows: | | | | | | Value Description | Transmit FIFO is full. Transmit FIFO is not full. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|------------------------------------------------| | 0 | TFE | R0 | 1 | SSI Transmit FIFO Empty | | | | | | The ${\tt TFE}$ values are defined as follows: | | | | | | Value Description | | | | | | 0 Transmit FIFO is not empty. | | | | | | 1 Transmit FIFO is empty. | ### Register 5: SSI Clock Prescale (SSICPSR), offset 0x010 SSICPSR is the clock prescale register and specifies the division factor by which the system clock must be internally divided before further use. The value programmed into this register must be an even number between 2 and 254. The least-significant bit of the programmed number is hard-coded to zero. If an odd number is written to this register, data read back from this register has the least-significant bit as zero. #### SSI Clock Prescale (SSICPSR) SSI0 base: 0x4000.8000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CPSDVSR | R/W | 0x00 | SSI Clock Prescale Divisor | This value must be an even number from 2 to 254, depending on the frequency of SSIClk. The LSB always returns 0 on reads. ### Register 6: SSI Interrupt Mask (SSIIM), offset 0x014 The SSIIM register is the interrupt mask set or clear register. It is a read/write register and all bits are cleared to 0 on reset. On a read, this register gives the current value of the mask on the relevant interrupt. A write of 1 to the particular bit sets the mask, enabling the interrupt to be read. A write of 0 clears the corresponding mask. #### SSI Interrupt Mask (SSIIM) SSI0 base: 0x4000.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXIM | R/W | 0 | SSI Transmit FIFO Interrupt Mask | | | | | | The TXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 TX FIFO half-full or less condition interrupt is masked. | | | | | | 1 TX FIFO half-full or less condition interrupt is not masked. | | 2 | RXIM | R/W | 0 | SSI Receive FIFO Interrupt Mask | | | | | | The RXIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO half-full or more condition interrupt is masked. | | | | | | 1 RX FIFO half-full or more condition interrupt is not masked. | | 1 | RTIM | R/W | 0 | SSI Receive Time-Out Interrupt Mask | | | | | | The RTIM values are defined as follows: | #### Value Description - RX FIFO time-out interrupt is masked. - RX FIFO time-out interrupt is not masked. | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|--------------------------------------------| | 0 | RORIM | R/W | 0 | SSI Receive Overrun Interrupt Mask | | | | | | The RORIM values are defined as follows: | | | | | | Value Description | | | | | | 0 RX FIFO overrun interrupt is masked. | | | | | | 1 RX FIFO overrun interrupt is not masked. | # Register 7: SSI Raw Interrupt Status (SSIRIS), offset 0x018 The SSIRIS register is the raw interrupt status register. On a read, this register gives the current raw status value of the corresponding interrupt prior to masking. A write has no effect. SSI Raw Interrupt Status (SSIRIS) SSI0 base: 0x4000.8000 Offset 0x018 Type RO, reset 0x0000.0008 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXRIS | RO | 1 | SSI Transmit FIFO Raw Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXRIS | RO | 0 | SSI Receive FIFO Raw Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTRIS | RO | 0 | SSI Receive Time-Out Raw Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORRIS | RO | 0 | SSI Receive Overrun Raw Interrupt Status Indicates that the receive FIFO has overflowed, when set. | # Register 8: SSI Masked Interrupt Status (SSIMIS), offset 0x01C The **SSIMIS** register is the masked interrupt status register. On a read, this register gives the current masked status value of the corresponding interrupt. A write has no effect. SSI Masked Interrupt Status (SSIMIS) SSI0 base: 0x4000.8000 Offset 0x01C Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | TXMIS | RO | 0 | SSI Transmit FIFO Masked Interrupt Status Indicates that the transmit FIFO is half full or less, when set. | | 2 | RXMIS | RO | 0 | SSI Receive FIFO Masked Interrupt Status Indicates that the receive FIFO is half full or more, when set. | | 1 | RTMIS | RO | 0 | SSI Receive Time-Out Masked Interrupt Status Indicates that the receive time-out has occurred, when set. | | 0 | RORMIS | RO | 0 | SSI Receive Overrun Masked Interrupt Status Indicates that the receive FIFO has overflowed, when set. | # Register 9: SSI Interrupt Clear (SSIICR), offset 0x020 The SSIICR register is the interrupt clear register. On a write of 1, the corresponding interrupt is cleared. A write of 0 has no effect. SSI Interrupt Clear (SSIICR) SSI0 base: 0x4000.8000 Offset 0x020 Type W1C, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:2 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | RTIC | W1C | 0 | SSI Receive Time-Out Interrupt Clear The RTIC values are defined as follows: | | | | | | Value Description 0 No effect on interrupt. 1 Clears interrupt. | | 0 | RORIC | W1C | 0 | SSI Receive Overrun Interrupt Clear The RORIC values are defined as follows: | Value Description - No effect on interrupt. - Clears interrupt. ### Register 10: SSI Peripheral Identification 4 (SSIPeriphID4), offset 0xFD0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 4 (SSIPeriphID4) SSI0 base: 0x4000.8000 Offset 0xFD0 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID4 | RO | 0x00 | SSI Peripheral ID Register[7:0] | ### Register 11: SSI Peripheral Identification 5 (SSIPeriphID5), offset 0xFD4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 5 (SSIPeriphID5) SSI0 base: 0x4000.8000 Offset 0xFD4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID5 | RO | 0x00 | SSI Peripheral ID Register[15:8] | ### Register 12: SSI Peripheral Identification 6 (SSIPeriphID6), offset 0xFD8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 6 (SSIPeriphID6) SSI0 base: 0x4000.8000 Offset 0xFD8 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID6 | RO | 0x00 | SSI Peripheral ID Register[23:16] | # Register 13: SSI Peripheral Identification 7 (SSIPeriphID7), offset 0xFDC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 7 (SSIPeriphID7) SSI0 base: 0x4000.8000 Offset 0xFDC Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID7 | RO | 0x00 | SSI Peripheral ID Register[31:24] | ### Register 14: SSI Peripheral Identification 0 (SSIPeriphID0), offset 0xFE0 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. #### SSI Peripheral Identification 0 (SSIPeriphID0) SSI0 base: 0x4000.8000 Offset 0xFE0 Type RO, reset 0x0000.0022 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID0 | RO | 0x22 | SSI Peripheral ID Register[7:0] | # Register 15: SSI Peripheral Identification 1 (SSIPeriphID1), offset 0xFE4 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 1 (SSIPeriphID1) SSI0 base: 0x4000.8000 Offset 0xFE4 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID1 | RO | 0x00 | SSI Peripheral ID Register [15:8] | ### Register 16: SSI Peripheral Identification 2 (SSIPeriphID2), offset 0xFE8 The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 2 (SSIPeriphID2) SSI0 base: 0x4000.8000 Offset 0xFE8 Type RO, reset 0x0000.0018 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID2 | RO | 0x18 | SSI Peripheral ID Register [23:16] | # Register 17: SSI Peripheral Identification 3 (SSIPeriphID3), offset 0xFEC The SSIPeriphIDn registers are hard-coded and the fields within the register determine the reset value. SSI Peripheral Identification 3 (SSIPeriphID3) SSI0 base: 0x4000.8000 Offset 0xFEC Type RO, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | PID3 | RO | 0x01 | SSI Peripheral ID Register [31:24] | # Register 18: SSI PrimeCell Identification 0 (SSIPCellID0), offset 0xFF0 The SSIPCellIDn registers are hard-coded, and the fields within the register determine the reset value. #### SSI PrimeCell Identification 0 (SSIPCellID0) SSI0 base: 0x4000.8000 Offset 0xFF0 Type RO, reset 0x0000.000D | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID0 | RO | 0x0D | SSI PrimeCell ID Register [7:0] | # Register 19: SSI PrimeCell Identification 1 (SSIPCellID1), offset 0xFF4 The SSIPCeIIIDn registers are hard-coded, and the fields within the register determine the reset value. #### SSI PrimeCell Identification 1 (SSIPCellID1) SSI0 base: 0x4000.8000 Offset 0xFF4 Type RO, reset 0x0000.00F0 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID1 | RO | 0xF0 | SSI PrimeCell ID Register [15:8] | ### Register 20: SSI PrimeCell Identification 2 (SSIPCellID2), offset 0xFF8 The SSIPCellIDn registers are hard-coded, and the fields within the register determine the reset value. #### SSI PrimeCell Identification 2 (SSIPCelIID2) SSI0 base: 0x4000.8000 Offset 0xFF8 Type RO, reset 0x0000.0005 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID2 | RO | 0x05 | SSI PrimeCell ID Register [23:16] | # Register 21: SSI PrimeCell Identification 3 (SSIPCelIID3), offset 0xFFC The SSIPCeIIIDn registers are hard-coded, and the fields within the register determine the reset value. #### SSI PrimeCell Identification 3 (SSIPCelIID3) SSI0 base: 0x4000.8000 Offset 0xFFC Type RO, reset 0x0000.00B1 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | CID3 | RO | 0xB1 | SSI PrimeCell ID Register [31:24] | # 14 Inter-Integrated Circuit (I<sup>2</sup>C) Interface The Inter-Integrated Circuit ( $I^2C$ ) bus provides bi-directional data transfer through a two-wire design (a serial data line SDA and a serial clock line SCL), and interfaces to external $I^2C$ devices such as serial memory (RAMs and ROMs), networking devices, LCDs, tone generators, and so on. The $I^2C$ bus may also be used for system testing and diagnostic purposes in product development and manufacture. The LM3S8630 microcontroller includes one $I^2C$ module, providing the ability to interact (both send and receive) with other $I^2C$ devices on the bus. The Stellaris® I2C interface has the following features: - Devices on the I<sup>2</sup>C bus can be designated as either a master or a slave - Supports both sending and receiving data as either a master or a slave - Supports simultaneous master and slave operation - Four I<sup>2</sup>C modes - Master transmit - Master receive - Slave transmit - Slave receive - Two transmission speeds: Standard (100 Kbps) and Fast (400 Kbps) - Master and slave interrupt generation - Master generates interrupts when a transmit or receive operation completes (or aborts due to an error) - Slave generates interrupts when data has been sent or requested by a master - Master with arbitration and clock synchronization, multimaster support, and 7-bit addressing mode ### 14.1 Block Diagram Figure 14-1. I<sup>2</sup>C Block Diagram # 14.2 Functional Description The I<sup>2</sup>C module is comprised of both master and slave functions which are implemented as separate peripherals. For proper operation, the SDA and SCL pins must be connected to bi-directional open-drain pads. A typical I<sup>2</sup>C bus configuration is shown in Figure 14-2 on page 350. See "Inter-Integrated Circuit (I<sup>2</sup>C) Interface" on page 518 for I<sup>2</sup>C timing diagrams. Figure 14-2. I<sup>2</sup>C Bus Configuration #### 14.2.1 I<sup>2</sup>C Bus Functional Overview The I<sup>2</sup>C bus uses only two signals: SDA and SCL, named I2CSDA and I2CSCL on Stellaris® microcontrollers. SDA is the bi-directional serial data line and SCL is the bi-directional serial clock line. The bus is considered idle when both lines are High. Every transaction on the I<sup>2</sup>C bus is nine bits long, consisting of eight data bits and a single acknowledge bit. The number of bytes per transfer (defined as the time between a valid START and STOP condition, described in "START and STOP Conditions" on page 351) is unrestricted, but each byte has to be followed by an acknowledge bit, and data must be transferred MSB first. When a receiver cannot receive another complete byte, it can hold the clock line SCL Low and force the transmitter into a wait state. The data transfer continues when the receiver releases the clock SCL. #### 14.2.1.1 START and STOP Conditions The protocol of the I<sup>2</sup>C bus defines two states to begin and end a transaction: START and STOP. A High-to-Low transition on the SDA line while the SCL is High is defined as a START condition, and a Low-to-High transition on the SDA line while SCL is High is defined as a STOP condition. The bus is considered busy after a START condition and free after a STOP condition. See Figure 14-3 on page 351. Figure 14-3. START and STOP Conditions #### 14.2.1.2 Data Format with 7-Bit Address Data transfers follow the format shown in Figure 14-4 on page 351. After the START condition, a slave address is sent. This address is 7-bits long followed by an eighth bit, which is a data direction bit ( $\mathbb{R}/\mathbb{S}$ bit in the **I2CMSA** register). A zero indicates a transmit operation (send), and a one indicates a request for data (receive). A data transfer is always terminated by a STOP condition generated by the master, however, a master can initiate communications with another device on the bus by generating a repeated START condition and addressing another slave without first generating a STOP condition. Various combinations of receive/send formats are then possible within a single transfer. Figure 14-4. Complete Data Transfer with a 7-Bit Address The first seven bits of the first byte make up the slave address (see Figure 14-5 on page 351). The eighth bit determines the direction of the message. A zero in the R/S position of the first byte means that the master will write (send) data to the selected slave, and a one in this position means that the master will receive data from the slave. Figure 14-5. R/S Bit in First Byte ### 14.2.1.3 Data Validity The data on the SDA line must be stable during the high period of the clock, and the data line can only change when SCL is Low (see Figure 14-6 on page 352). Figure 14-6. Data Validity During Bit Transfer on the I<sup>2</sup>C Bus #### 14.2.1.4 Acknowledge All bus transactions have a required acknowledge clock cycle that is generated by the master. During the acknowledge cycle, the transmitter (which can be the master or slave) releases the SDA line. To acknowledge the transaction, the receiver must pull down SDA during the acknowledge clock cycle. The data sent out by the receiver during the acknowledge cycle must comply with the data validity requirements described in "Data Validity" on page 351. When a slave receiver does not acknowledge the slave address, SDA must be left High by the slave so that the master can generate a STOP condition and abort the current transfer. If the master device is acting as a receiver during a transfer, it is responsible for acknowledging each transfer made by the slave. Since the master controls the number of bytes in the transfer, it signals the end of data to the slave transmitter by not generating an acknowledge on the last data byte. The slave transmitter must then release SDA to allow the master to generate the STOP or a repeated START condition. #### 14.2.1.5 Arbitration A master may start a transfer only if the bus is idle. It's possible for two or more masters to generate a START condition within minimum hold time of the START condition. In these situations, an arbitration scheme takes place on the SDA line, while SCL is High. During arbitration, the first of the competing master devices to place a '1' (High) on SDA while another master transmits a '0' (Low) will switch off its data output stage and retire until the bus is idle again. Arbitration can take place over several bits. Its first stage is a comparison of address bits, and if both masters are trying to address the same device, arbitration continues on to the comparison of data bits. ### 14.2.2 Available Speed Modes The $I^2C$ clock rate is determined by the parameters: CLK\_PRD, TIMER\_PRD, SCL\_LP, and SCL\_HP. where: CLK\_PRD is the system clock period SCL\_LP is the low phase of SCL (fixed at 6) SCL HP is the high phase of SCL (fixed at 4) TIMER\_PRD is the programmed value in the I<sup>2</sup>C Master Timer Period (I2CMTPR) register (see page 370). The I<sup>2</sup>C clock period is calculated as follows: SCL\_PERIOD = 2\*(1 + TIMER\_PRD)\*(SCL\_LP + SCL\_HP)\*CLK\_PRD For example: ``` CLK_PRD = 50 ns TIMER_PRD = 2 SCL_LP=6 SCL HP=4 ``` yields a SCL frequency of: 1/T = 333 Khz Table 14-1 on page 353 gives examples of timer period, system clock, and speed mode (Standard or Fast). Table 14-1. Examples of I<sup>2</sup>C Master Timer Period versus Speed Mode | System Clock | Timer Period | Standard Mode | Timer Period | Fast Mode | |--------------|--------------|---------------|--------------|-----------| | 4 MHz | 0x01 | 100 Kbps | - | - | | 6 MHz | 0x02 | 100 Kbps | - | - | | 12.5 MHz | 0x06 | 89 Kbps | 0x01 | 312 Kbps | | 16.7 MHz | 0x08 | 93 Kbps | 0x02 | 278 Kbps | | 20 MHz | 0x09 | 100 Kbps | 0x02 | 333 Kbps | | 25 MHz | 0x0C | 96.2 Kbps | 0x03 | 312 Kbps | | 33 MHz | 0x10 | 97.1 Kbps | 0x04 | 330 Kbps | | 40 MHz | 0x13 | 100 Kbps | 0x04 | 400 Kbps | | 50 MHz | 0x18 | 100 Kbps | 0x06 | 357 Kbps | ### 14.2.3 Interrupts The I<sup>2</sup>C can generate interrupts when the following conditions are observed: - Master transaction completed - Master transaction error - Slave transaction received - Slave transaction requested There is a separate interrupt signal for the I<sup>2</sup>C master and I<sup>2</sup>C slave modules. While both modules can generate interrupts for multiple conditions, only a single interrupt signal is sent to the interrupt controller. ### 14.2.3.1 I<sup>2</sup>C Master Interrupts The I<sup>2</sup>C master module generates an interrupt when a transaction completes (either transmit or receive), or when an error occurs during a transaction. To enable the I<sup>2</sup>C master interrupt, software must write a '1' to the I<sup>2</sup>C Master Interrupt Mask (I2CMIMR) register. When an interrupt condition is met, software must check the ERROR bit in the I<sup>2</sup>C Master Control/Status (I2CMCS) register to verify that an error didn't occur during the last transaction. An error condition is asserted if the last transaction wasn't acknowledge by the slave or if the master was forced to give up ownership of the bus due to a lost arbitration round with another master. If an error is not detected, the application can proceed with the transfer. The interrupt is cleared by writing a '1' to the I<sup>2</sup>C Master Interrupt Clear (I2CMICR) register. If the application doesn't require the use of interrupts, the raw interrupt status is always visible via the I<sup>2</sup>C Master Raw Interrupt Status (I2CMRIS) register. ### 14.2.3.2 I<sup>2</sup>C Slave Interrupts The slave module can generate an interrupt when data has been received or requested. This interrupt is enabled by writing a 1 to the DATAIM bit in the $I^2C$ Slave Interrupt Mask (I2CSIMR) register. Software determines whether the module should write (transmit) or read (receive) data from the $I^2C$ Slave Data (I2CSDR) register, by checking the RREQ and TREQ bits of the $I^2C$ Slave Control/Status (I2CSCSR) register. If the slave module is in receive mode and the first byte of a transfer is received, the FBR bit is set along with the RREQ bit. The interrupt is cleared by writing a 1 to the DATAIC bit in the $I^2C$ Slave Interrupt Clear (I2CSICR) register. If the application doesn't require the use of interrupts, the raw interrupt status is always visible via the $I^2C$ Slave Raw Interrupt Status (I2CSRIS) register. ### 14.2.4 Loopback Operation The $I^2C$ modules can be placed into an internal loopback mode for diagnostic or debug work. This is accomplished by setting the LPBK bit in the $I^2C$ Master Configuration (I2CMCR) register. In loopback mode, the SDA and SCL signals from the master and slave modules are tied together. ### 14.2.5 Command Sequence Flow Charts This section details the steps required to perform the various I<sup>2</sup>C transfer types in both master and slave mode. ### 14.2.5.1 I<sup>2</sup>C Master Command Sequences The figures that follow show the command sequences available for the I<sup>2</sup>C master. Figure 14-7. Master Single SEND Figure 14-8. Master Single RECEIVE Figure 14-9. Master Burst SEND Figure 14-10. Master Burst RECEIVE Figure 14-11. Master Burst RECEIVE after Burst SEND Figure 14-12. Master Burst SEND after Burst RECEIVE ### 14.2.5.2 I<sup>2</sup>C Slave Command Sequences Figure 14-13 on page 361 presents the command sequence available for the I<sup>2</sup>C slave. Figure 14-13. Slave Command Sequence # 14.3 Initialization and Configuration The following example shows how to configure the $I^2C$ module to send a single byte as a master. This assumes the system clock is 20 MHz. - **1.** Enable the I<sup>2</sup>C clock by writing a value of 0x0000.1000 to the **RCGC1** register in the System Control module. - Enable the clock to the appropriate GPIO module via the RCGC2 register in the System Control module. - **3.** In the GPIO module, enable the appropriate pins for their alternate function using the **GPIOAFSEL** register. Also, be sure to enable the same pins for Open Drain operation. - **4.** Initialize the I<sup>2</sup>C Master by writing the **I2CMCR** register with a value of 0x0000.0020. - **5.** Set the desired SCL clock speed of 100 Kbps by writing the **I2CMTPR** register with the correct value. The value written to the **I2CMTPR** register represents the number of system clock periods in one SCL clock period. The TPR value is determined by the following equation: ``` TPR = (System Clock / (2 * (SCL_LP + SCL_HP) * SCL_CLK)) - 1; TPR = (20MHz / (2 * (6 + 4) * 100000)) - 1; TPR = 9 ``` Write the **I2CMTPR** register with the value of 0x0000.0009. - **6.** Specify the slave address of the master and that the next operation will be a Send by writing the **I2CMSA** register with a value of 0x0000.0076. This sets the slave address to 0x3B. - 7. Place data (byte) to be sent in the data register by writing the **I2CMDR** register with the desired data. - **8.** Initiate a single byte send of the data from Master to Slave by writing the **I2CMCS** register with a value of 0x0000.0007 (STOP, START, RUN). - **9.** Wait until the transmission completes by polling the **I2CMCS** register's BUSBSY bit until it has been cleared. ## 14.4 Register Map Table 14-2 on page 362 lists the I<sup>2</sup>C registers. All addresses given are relative to the I<sup>2</sup>C base addresses for the master and slave: I<sup>2</sup>C Master 0: 0x4002.0000 I<sup>2</sup>C Slave 0: 0x4002.0800 Table 14-2. Inter-Integrated Circuit (I<sup>2</sup>C) Interface Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |------------------------|---------|------|-------------|------------------------------------|-------------| | I <sup>2</sup> C Maste | r | | | | | | 0x000 | I2CMSA | R/W | 0x0000.0000 | I2C Master Slave Address | 364 | | 0x004 | I2CMCS | R/W | 0x0000.0000 | I2C Master Control/Status | 365 | | 0x008 | I2CMDR | R/W | 0x0000.0000 | I2C Master Data | 369 | | 0x00C | I2CMTPR | R/W | 0x0000.0001 | I2C Master Timer Period | 370 | | 0x010 | I2CMIMR | R/W | 0x0000.0000 | I2C Master Interrupt Mask | 371 | | 0x014 | I2CMRIS | RO | 0x0000.0000 | I2C Master Raw Interrupt Status | 372 | | 0x018 | I2CMMIS | RO | 0x0000.0000 | I2C Master Masked Interrupt Status | 373 | | 0x01C | I2CMICR | WO | 0x0000.0000 | I2C Master Interrupt Clear | 374 | | 0x020 | I2CMCR | R/W | 0x0000.0000 | I2C Master Configuration | 375 | | I <sup>2</sup> C Slave | ' | | | | <u> </u> | | 0x000 | I2CSOAR | R/W | 0x0000.0000 | I2C Slave Own Address | 377 | | 0x004 | I2CSCSR | RO | 0x0000.0000 | I2C Slave Control/Status | 378 | | 0x008 | I2CSDR | R/W | 0x0000.0000 | I2C Slave Data | 380 | | 0x00C | I2CSIMR | R/W | 0x0000.0000 | I2C Slave Interrupt Mask | 381 | Table 14-2. Inter-Integrated Circuit (I<sup>2</sup>C) Interface Register Map (continued) | Offset | Name | Туре | Reset | Description | See<br>page | |--------|---------|------|-------------|-----------------------------------|-------------| | 0x010 | I2CSRIS | RO | 0x0000.0000 | I2C Slave Raw Interrupt Status | 382 | | 0x014 | I2CSMIS | RO | 0x0000.0000 | I2C Slave Masked Interrupt Status | 383 | | 0x018 | I2CSICR | WO | 0x0000.0000 | I2C Slave Interrupt Clear | 384 | # 14.5 Register Descriptions (I<sup>2</sup>C Master) The remainder of this section lists and describes the $I^2C$ master registers, in numerical order by address offset. See also "Register Descriptions ( $I^2C$ Slave)" on page 376. # Register 1: I<sup>2</sup>C Master Slave Address (I2CMSA), offset 0x000 This register consists of eight bits: seven address bits (A6-A0), and a Receive/Send bit, which determines if the next operation is a Receive (High), or Send (Low). #### I2C Master Slave Address (I2CMSA) I2C Master 0 base: 0x4002.0000 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:1 | SA | R/W | 0 | I <sup>2</sup> C Slave Address This field specifies bits A6 through A0 of the slave address. | | 0 | R/S | R/W | 0 | Receive/Send | The R/S bit specifies if the next operation is a Receive (High) or Send (Low). Value Description Send. Receive. ## Register 2: I<sup>2</sup>C Master Control/Status (I2CMCS), offset 0x004 This register accesses four control bits when written, and accesses seven status bits when read. The status register consists of seven bits, which when read determine the state of the I<sup>2</sup>C bus controller. The control register consists of four bits: the RUN, START, STOP, and ACK bits. The START bit causes the generation of the START, or REPEATED START condition. The STOP bit determines if the cycle stops at the end of the data cycle, or continues on to a burst. To generate a single send cycle, the $I^2C$ Master Slave Address (I2CMSA) register is written with the desired address, the R/S bit is set to 0, and the Control register is written with ACK=X (0 or 1), STOP=1, START=1, and RUN=1 to perform the operation and stop. When the operation is completed (or aborted due an error), the interrupt pin becomes active and the data may be read from the I2CMDR register. When the $I^2C$ module operates in Master receiver mode, the ACK bit must be set normally to logic 1. This causes the $I^2C$ bus controller to send an acknowledge automatically after each byte. This bit must be reset when the $I^2C$ bus controller requires no further data to be sent from the slave transmitter. #### Reads I2C Master Control/Status (I2CMCS) I2C Master 0 base: 0x4002.0000 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | BUSBSY | RO | 0 | Bus Busy | | | | | | This bit specifies the state of the $I^2C$ bus. If set, the bus is busy; otherwise, the bus is idle. The bit changes based on the START and STOP conditions. | | 5 | IDLE | RO | 0 | I <sup>2</sup> C Idle | | | | | | This bit specifies the $I^2C$ controller state. If set, the controller is idle; otherwise the controller is not idle. | | 4 | ARBLST | RO | 0 | Arbitration Lost | | | | | | This bit specifies the result of bus arbitration. If set, the controller lost | arbitration; otherwise, the controller won arbitration. | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | DATACK | RO | 0 | Acknowledge Data | | | | | | This bit specifies the result of the last data operation. If set, the transmitted data was not acknowledged; otherwise, the data was acknowledged. | | 2 | ADRACK | RO | 0 | Acknowledge Address | | | | | | This bit specifies the result of the last address operation. If set, the transmitted address was not acknowledged; otherwise, the address was acknowledged. | | 1 | ERROR | RO | 0 | Error | | | | | | This bit specifies the result of the last bus operation. If set, an error occurred on the last operation; otherwise, no error was detected. The error can be from the slave address not being acknowledged, the transmit data not being acknowledged, or because the controller lost arbitration. | | 0 | BUSY | RO | 0 | I <sup>2</sup> C Busy | | | | | | This bit specifies the state of the controller. If set, the controller is busy; | bits are not valid. otherwise, the controller is idle. When the BUSY bit is set, the other status #### Writes #### I2C Master Control/Status (I2CMCS) I2C Master 0 base: 0x4002.0000 Offset 0x004 Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | WO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | ACK | WO | 0 | Data Acknowledge Enable | | | | | | When set, causes received data byte to be acknowledged automatically by the master. See field decoding in Table 14-3 on page 367. | | 2 | STOP | WO | 0 | Generate STOP | | | | | | When set, causes the generation of the STOP condition. See field | decoding in Table 14-3 on page 367. | Bit/Field | Name | Type | Reset | Description | |-----------|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 1 | START | WO | 0 | Generate START | | | | | | When set, causes the generation of a START or repeated START condition. See field decoding in Table 14-3 on page 367. | | 0 | RUN | WO | 0 | I <sup>2</sup> C Master Enable | When set, allows the master to send or receive data. See field decoding in Table 14-3 on page 367. Table 14-3. Write Field Decoding for I2CMCS[3:0] Field (Sheet 1 of 3) | | I2CMSA[0] | | I2CMC | CS[3:0] | | Description | |--------------------|--------------|----------------|--------------|------------|------------|---------------------------------------------------------------------------------------------------------------------| | State | R/S | ACK | STOP | START | RUN | | | Idle | 0 | X <sup>a</sup> | 0 | 1 | 1 | START condition followed by SEND (master goes to the Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | START condition followed by a SEND and STOP condition (master remains in Idle state). | | | 1 | 0 | 0 | 1 | 1 | START condition followed by RECEIVE operation with negative ACK (master goes to the Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | START condition followed by RECEIVE and STOP condition (master remains in Idle state). | | | 1 | 1 | 0 | 1 | 1 | START condition followed by RECEIVE (master goes to the Master Receive state). | | | 1 | 1 | 1 | 1 | 1 | Illegal. | | | All other co | mbinations | s not listed | are non-or | perations. | NOP. | | Master<br>Transmit | Х | Х | 0 | 0 | 1 | SEND operation (master remains in Master Transmit state). | | | Х | Х | 1 | 0 | 0 | STOP condition (master goes to Idle state). | | | Х | Х | 1 | 0 | 1 | SEND followed by STOP condition (master goes to Idle state). | | | 0 | Х | 0 | 1 | 1 | Repeated START condition followed by a SEND (master remains in Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | Repeated START condition followed by SEND and STOP condition (master goes to Idle state). | | | 1 | 0 | 0 | 1 | 1 | Repeated START condition followed by a RECEIVE operation with a negative ACK (master goes to Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | Repeated START condition followed by a SEND and STOP condition (master goes to Idle state). | | | 1 | 1 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE (master goes to Master Receive state). | | | 1 | 1 | 1 | 1 | 1 | Illegal. | | | All other co | mbination | s not listed | are non-op | perations. | NOP. | Table 14-3. Write Field Decoding for I2CMCS[3:0] Field (Sheet 1 of 3) (continued) | Current | I2CMSA[0] | | I2CMC | S[3:0] | | Description | |-------------------|--------------|------------|--------------|------------|-----------|----------------------------------------------------------------------------------------------------------------------| | State | R/S | ACK | STOP | START | RUN | | | Master<br>Receive | Х | 0 | 0 | 0 | 1 | RECEIVE operation with negative ACK (master remains in Master Receive state). | | | Х | Х | 1 | 0 | 0 | STOP condition (master goes to Idle state).b | | | Х | 0 | 1 | 0 | 1 | RECEIVE followed by STOP condition (master goes to Idle state). | | | Х | 1 | 0 | 0 | 1 | RECEIVE operation (master remains in Master Receive state). | | | Х | 1 | 1 | 0 | 1 | Illegal. | | | 1 | 0 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE operation with a negative ACK (master remains in Master Receive state). | | | 1 | 0 | 1 | 1 | 1 | Repeated START condition followed by RECEIVE and STOP condition (master goes to Idle state). | | | 1 | 1 | 0 | 1 | 1 | Repeated START condition followed by RECEIVE (master remains in Master Receive state). | | | 0 | Х | 0 | 1 | 1 | Repeated START condition followed by SEND (master goes to Master Transmit state). | | | 0 | Х | 1 | 1 | 1 | Repeated START condition followed by SEND and STOP condition (master goes to Idle state). | | | All other co | mbinations | s not listed | are non-op | erations. | NOP. | a. An X in a table cell indicates the bit can be 0 or 1. b. In Master Receive mode, a STOP condition should be generated only after a Data Negative Acknowledge executed by the master or an Address Negative Acknowledge executed by the slave. # Register 3: I<sup>2</sup>C Master Data (I2CMDR), offset 0x008 **Important:** Use caution when reading this register. Performing a read may change bit status. This register contains the data to be transmitted when in the Master Transmit state, and the data received when in the Master Receive state. ### I2C Master Data (I2CMDR) I2C Master 0 base: 0x4002.0000 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x00 | Data Transferred | Data transferred during transaction. # Register 4: I<sup>2</sup>C Master Timer Period (I2CMTPR), offset 0x00C This register specifies the period of the SCL clock. Caution – Take care not to set bit 7 when accessing this register as unpredictable behavior can occur. #### I2C Master Timer Period (I2CMTPR) I2C Master 0 base: 0x4002.0000 Offset 0x00C Type R/W, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:0 | TPR | R/W | 0x1 | SCL Clock Period | This field specifies the period of the SCL clock. SCL\_PRD = 2\*(1 + TPR)\*(SCL\_LP + SCL\_HP)\*CLK\_PRD #### where: SCL\_PRD is the SCL line period ( $I^2C$ clock). TPR is the Timer Period register value (range of 1 to 127). $SCL\_LP$ is the SCL Low period (fixed at 6). $SCL\_HP$ is the SCL High period (fixed at 4). # Register 5: I<sup>2</sup>C Master Interrupt Mask (I2CMIMR), offset 0x010 This register controls whether a raw interrupt is promoted to a controller interrupt. #### I2C Master Interrupt Mask (I2CMIMR) I2C Master 0 base: 0x4002.0000 Offset 0x010 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IM | R/W | 0 | Interrupt Mask | This bit controls whether a raw interrupt is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. # Register 6: I<sup>2</sup>C Master Raw Interrupt Status (I2CMRIS), offset 0x014 This register specifies whether an interrupt is pending. #### I2C Master Raw Interrupt Status (I2CMRIS) I2C Master 0 base: 0x4002.0000 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | RIS | RO | 0 | Raw Interrupt Status | This bit specifies the raw interrupt state (prior to masking) of the $I^2C$ master block. If set, an interrupt is pending; otherwise, an interrupt is not pending. # Register 7: I<sup>2</sup>C Master Masked Interrupt Status (I2CMMIS), offset 0x018 This register specifies whether an interrupt was signaled. I2C Master Masked Interrupt Status (I2CMMIS) I2C Master 0 base: 0x4002.0000 Offset 0x018 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | MIS | RO | 0 | Masked Interrupt Status | This bit specifies the raw interrupt state (after masking) of the $I^2C$ master block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. # Register 8: I<sup>2</sup>C Master Interrupt Clear (I2CMICR), offset 0x01C This register clears the raw interrupt. #### I2C Master Interrupt Clear (I2CMICR) I2C Master 0 base: 0x4002.0000 Offset 0x01C Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | IC | WO | 0 | Interrupt Clear | This bit controls the clearing of the raw interrupt. A write of 1 clears the interrupt; otherwise, a write of 0 has no affect on the interrupt state. A read of this register returns no meaningful data. # Register 9: I<sup>2</sup>C Master Configuration (I2CMCR), offset 0x020 This register configures the mode (Master or Slave) and sets the interface for test mode loopback. #### I2C Master Configuration (I2CMCR) I2C Master 0 base: 0x4002.0000 Offset 0x020 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5 | SFE | R/W | 0 | I <sup>2</sup> C Slave Function Enable | | | | | | This bit specifies whether the interface may operate in Slave mode. If set, Slave mode is enabled; otherwise, Slave mode is disabled. | | 4 | MFE | R/W | 0 | I <sup>2</sup> C Master Function Enable | | | | | | This bit specifies whether the interface may operate in Master mode. If set, Master mode is enabled; otherwise, Master mode is disabled and the interface clock is disabled. | | 3:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | LPBK | R/W | 0 | I <sup>2</sup> C Loopback | This bit specifies whether the interface is operating normally or in Loopback mode. If set, the device is put in a test mode loopback configuration; otherwise, the device operates normally. # 14.6 Register Descriptions (I<sup>2</sup>C Slave) The remainder of this section lists and describes the $I^2C$ slave registers, in numerical order by address offset. See also "Register Descriptions ( $I^2C$ Master)" on page 363. # Register 10: I<sup>2</sup>C Slave Own Address (I2CSOAR), offset 0x000 This register consists of seven address bits that identify the Stellaris<sup>®</sup> I<sup>2</sup>C device on the I<sup>2</sup>C bus. ### I2C Slave Own Address (I2CSOAR) I2C Slave 0 base: 0x4002.0800 Offset 0x000 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6:0 | OAR | R/W | 0x00 | I <sup>2</sup> C Slave Own Address | This field specifies bits A6 through A0 of the slave address. # Register 11: I<sup>2</sup>C Slave Control/Status (I2CSCSR), offset 0x004 This register accesses one control bit when written, and three status bits when read. The read-only Status register consists of three bits: the FBR, RREQ, and TREQ bits. The First Byte Received (FBR) bit is set only after the Stellaris® device detects its own slave address and receives the first data byte from the $I^2C$ master. The Receive Request (RREQ) bit indicates that the Stellaris® $I^2C$ device has received a data byte from an $I^2C$ master. Read one data byte from the $I^2C$ Slave Data (I2CSDR) register to clear the RREQ bit. The Transmit Request (TREQ) bit indicates that the Stellaris® $I^2C$ device is addressed as a Slave Transmitter. Write one data byte into the $I^2C$ Slave Data (I2CSDR) register to clear the TREQ bit. The write-only Control register consists of one bit: the DA bit. The DA bit enables and disables the Stellaris $^{\circ}$ I<sup>2</sup>C slave operation. #### Reads I2C Slave Control/Status (I2CSCSR) I2C Slave 0 base: 0x4002.0800 Offset 0x004 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:3 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | FBR | RO | 0 | First Byte Received | | | | | | Indicates that the first byte following the slave's own address is received. This bit is only valid when the RREQ bit is set, and is automatically cleared when data has been read from the I2CSDR register. | | | | | | <b>Note:</b> This bit is not used for slave transmit operations. | | 1 | TREQ | RO | 0 | Transmit Request | This bit specifies the state of the $I^2C$ slave with regards to outstanding transmit requests. If set, the $I^2C$ unit has been addressed as a slave transmitter and uses clock stretching to delay the master until data has been written to the I2CSDR register. Otherwise, there is no outstanding transmit request. | Bit/Field | Name | Type | Reset | Description | | |-----------|------|------|-------|----------------|---| | 0 | RRFQ | RO | 0 | Receive Reques | t | This bit specifies the status of the $I^2C$ slave with regards to outstanding receive requests. If set, the $I^2C$ unit has outstanding receive data from the $I^2C$ master and uses clock stretching to delay the master until the data has been read from the $I^2CSDR$ register. Otherwise, no receive data is outstanding. #### Writes ### I2C Slave Control/Status (I2CSCSR) I2C Slave 0 base: 0x4002.0800 Offset 0x004 Type WO, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----|----|----|----|--------|----|----|----------|------|----|----|----|----|----|----|----| | | | | ı | | | | | rese | rved | | | | | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | !<br>! | | | reserved | | | | | | | | DA | | Туре | RO WO | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DA | WO | 0 | Device Active | #### Value Description - 0 Disables the $I^2C$ slave operation. - 1 Enables the I<sup>2</sup>C slave operation. # Register 12: I<sup>2</sup>C Slave Data (I2CSDR), offset 0x008 **Important:** Use caution when reading this register. Performing a read may change bit status. This register contains the data to be transmitted when in the Slave Transmit state, and the data received when in the Slave Receive state. ### I2C Slave Data (I2CSDR) I2C Slave 0 base: 0x4002.0800 Offset 0x008 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DATA | R/W | 0x0 | Data for Transfer | This field contains the data for transfer during a slave receive or transmit operation. # Register 13: I<sup>2</sup>C Slave Interrupt Mask (I2CSIMR), offset 0x00C This register controls whether a raw interrupt is promoted to a controller interrupt. #### I2C Slave Interrupt Mask (I2CSIMR) I2C Slave 0 base: 0x4002.0800 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DATAIM | R/W | 0 | Data Interrupt Mask | This bit controls whether the raw interrupt for data received and data requested is promoted to a controller interrupt. If set, the interrupt is not masked and the interrupt is promoted; otherwise, the interrupt is masked. # Register 14: I<sup>2</sup>C Slave Raw Interrupt Status (I2CSRIS), offset 0x010 This register specifies whether an interrupt is pending. #### I2C Slave Raw Interrupt Status (I2CSRIS) I2C Slave 0 base: 0x4002.0800 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DATARIS | RO | 0 | Data Raw Interrupt Status | This bit specifies the raw interrupt state for data received and data requested (prior to masking) of the I<sup>2</sup>C slave block. If set, an interrupt is pending; otherwise, an interrupt is not pending. # Register 15: I<sup>2</sup>C Slave Masked Interrupt Status (I2CSMIS), offset 0x014 This register specifies whether an interrupt was signaled. #### I2C Slave Masked Interrupt Status (I2CSMIS) I2C Slave 0 base: 0x4002.0800 Offset 0x014 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DATAMIS | RO | 0 | Data Masked Interrupt Status | This bit specifies the interrupt state for data received and data requested (after masking) of the I<sup>2</sup>C slave block. If set, an interrupt was signaled; otherwise, an interrupt has not been generated since the bit was last cleared. # Register 16: I<sup>2</sup>C Slave Interrupt Clear (I2CSICR), offset 0x018 This register clears the raw interrupt. A read of this register returns no meaningful data. #### I2C Slave Interrupt Clear (I2CSICR) I2C Slave 0 base: 0x4002.0800 Offset 0x018 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | DATAIC | WO | 0 | Data Interrupt Clear | This bit controls the clearing of the raw interrupt for data received and data requested. When set, it clears the <code>DATARIS</code> interrupt bit; otherwise, it has no effect on the <code>DATARIS</code> bit value. # 15 Controller Area Network (CAN) Module Controller Area Network (CAN) is a multicast, shared serial bus standard for connecting electronic control units (ECUs). CAN was specifically designed to be robust in electromagnetically-noisy environments and can utilize a differential balanced line like RS-485 or a more robust twisted-pair wire. Originally created for automotive purposes, it is also used in many embedded control applications (such as industrial and medical). Bit rates up to 1Mbps are possible at network lengths less than 40 meters. Decreased bit rates allow longer network distances (for example, 125 Kbps at 500 meters). The Stellaris® CAN controller supports the following features: - CAN protocol version 2.0 part A/B - Bit rates up to 1 Mbps - 32 message objects with individual identifier masks - Maskable interrupt - Disable Automatic Retransmission mode for Time-Triggered CAN (TTCAN) applications - Programmable Loopback mode for self-test operation - Programmable FIFO mode enables storage of multiple message objects - Gluelessly attaches to an external CAN interface through the CANnTX and CANnRX signals ### 15.1 Block Diagram Figure 15-1. CAN Controller Block Diagram # 15.2 Functional Description The Stellaris<sup>®</sup> CAN controller conforms to the CAN protocol version 2.0 (parts A and B). Message transfers that include data, remote, error, and overload frames with an 11-bit identifier (standard) or a 29-bit identifier (extended) are supported. Transfer rates can be programmed up to 1 Mbps. The CAN module consists of three major parts: - CAN protocol controller and message handler - Message memory - CAN register interface A data frame contains data for transmission, whereas a remote frame contains no data and is used to request the transmission of a specific message object. The CAN data/remote frame is constructed as shown in Figure 15-2 on page 387. Figure 15-2. CAN Data/Remote Frame The protocol controller transfers and receives the serial data from the CAN bus and passes the data on to the message handler. The message handler then loads this information into the appropriate message object based on the current filtering and identifiers in the message object memory. The message handler is also responsible for generating interrupts based on events on the CAN bus. The message object memory is a set of 32 identical memory blocks that hold the current configuration, status, and actual data for each message object. These are accessed via either of the CAN message object register interfaces. The message memory is not directly accessible in the Stellaris<sup>®</sup> memory map, so the Stellaris<sup>®</sup> CAN controller provides an interface to communicate with the message memory via two CAN interface register sets for communicating with the message objects. As there is no direct access to the message object memory, these two interfaces must be used to read or write to each message object. The two message object interfaces allow parallel access to the CAN controller message objects when multiple objects may have new information that must be processed. In general, one interface is used for transmit data and one for receive data. #### 15.2.1 Initialization Software initialization is started by setting the INIT bit in the **CAN Control (CANCTL)** register (with software or by a hardware reset) or by going bus-off, which occurs when the transmitter's error counter exceeds a count of 255. While INIT is set, all message transfers to and from the CAN bus are stopped and the CANnTX signal is held High. Entering the initialization state does not change the configuration of the CAN controller, the message objects, or the error counters. However, some configuration registers are only accessible while in the initialization state. To initialize the CAN controller, set the **CAN Bit Timing (CANBIT)** register and configure each message object. If a message object is not needed, label it as not valid by clearing the MSGVAL bit in the CAN IFn Arbitration 2 (CANIFnARB2) register. Otherwise, the whole message object must be initialized, as the fields of the message object may not have valid information, causing unexpected results. Both the INIT and CCE bits in the CANCTL register must be set in order to access the CANBIT register and the CAN Baud Rate Prescaler Extension (CANBRPE) register to configure the bit timing. To leave the initialization state, the INIT bit must be cleared. Afterwards, the internal Bit Stream Processor (BSP) synchronizes itself to the data transfer on the CAN bus by waiting for the occurrence of a sequence of 11 consecutive recessive bits (indicating a bus idle condition) before it takes part in bus activities and starts message transfers. Message object initialization does not require the CAN to be in the initialization state and can be done on the fly. However, message objects should all be configured to particular identifiers or set to not valid before message transfer starts. To change the configuration of a message object during normal operation, clear the MSGVAL bit in the CANIFnARB2 register to indicate that the message object is not valid during the change. When the configuration is completed, set the MSGVAL bit again to indicate that the message object is once again valid. ### 15.2.2 Operation There are two sets of CAN Interface Registers (**CANIF1x** and **CANIF2x**), which are used to access the message objects in the Message RAM. The CAN controller coordinates transfers to and from the Message RAM to and from the registers. The two sets are independent and identical and can be used to queue transactions. Generally, one interface is used to transmit data and one is used to receive data. Once the CAN module is initialized and the INIT bit in the **CANCTL** register is cleared, the CAN module synchronizes itself to the CAN bus and starts the message transfer. As each message is received, it goes through the message handler's filtering process, and if it passes through the filter, is stored in the message object specified by the MNUM bit in the **CAN IFn Command Request (CANIFnCRQ)** register. The whole message (including all arbitration bits, data-length code, and eight data bytes) is stored in the message object. If the Identifier Mask (the MSK bits in the **CAN IFn Mask 1** and **CAN IFn Mask 2 (CANIFnMSKn)** registers) is used, the arbitration bits that are masked to "don't care" may be overwritten in the message object. The CPU may read or write each message at any time via the CAN Interface Registers. The message handler guarantees data consistency in case of concurrent accesses. The transmission of message objects is under the control of the software that is managing the CAN hardware. These can be message objects used for one-time data transfers, or permanent message objects used to respond in a more periodic manner. Permanent message objects have all arbitration and control set up, and only the data bytes are updated. At the start of transmission, the appropriate TXRQST bit in the CAN Transmission Request n (CANTXRQn) register and the NEWDAT bit in the CAN New Data n (CANNWDAn) register are set. If several transmit messages are assigned to the same message object (when the number of message objects is not sufficient), the whole message object has to be configured before the transmission of this message is requested. The transmission of any number of message objects may be requested at the same time; they are transmitted according to their internal priority, which is based on the message identifier (MNUM) for the message object, with 1 being the highest priority and 32 being the lowest priority. Messages may be updated or set to not valid any time, even when their requested transmission is still pending. The old data is discarded when a message is updated before its pending transmission has started. Depending on the configuration of the message object, the transmission of a message may be requested autonomously by the reception of a remote frame with a matching identifier. Transmission can be automatically started by the reception of a matching remote frame. To enable this mode, set the RMTEN bit in the **CAN IFn Message Control (CANIFnMCTL)** register. A matching received remote frame causes the TXRQST bit to be set and the message object automatically transfers its data or generates an interrupt indicating a remote frame was requested. This can be strictly a single message identifier, or it can be a range of values specified in the message object. The CAN mask registers, **CANIFnMSKn**, configure which groups of frames are identified as remote frame requests. The UMASK bit in the **CANIFnMCTL** register enables the MSK bits in the **CANIFnMSKn** register to filter which frames are identified as a remote frame request. The MXTD bit in the **CANIFnMSK2** register should be set if a remote frame request is expected to be triggered by 29-bit extended identifiers. ### 15.2.3 Transmitting Message Objects If the internal transmit shift register of the CAN module is ready for loading, and if there is no data transfer occurring between the CAN Interface Registers and message RAM, the valid message object with the highest priority that has a pending transmission request is loaded into the transmit shift register by the message handler and the transmission is started. The message object's NEWDAT bit in the **CANNWDAn** register is cleared. After a successful transmission, and if no new data was written to the message object since the start of the transmission, the TXRQST bit in the **CANTXRQn** register is cleared. If the CAN controller is set up to interrupt upon a successful transmission of a message object, (the TXIE bit in the **CAN IFn Message Control (CANIFnMCTL)** register is set), the INTPND bit in the **CANIFnMCTL** register is set after a successful transmission. If the CAN module has lost the arbitration or if an error occurred during the transmission, the message is re-transmitted as soon as the CAN bus is free again. If, meanwhile, the transmission of a message with higher priority has been requested, the messages are transmitted in the order of their priority. ### 15.2.4 Configuring a Transmit Message Object The following steps illustrate how to configure a transmit message object. - 1. In the CAN IFn Command Mask (CANIFnCMASK) register: - Set the WRNRD bit to specify a write to the **CANIFnCMASK** register; specify whether to transfer the IDMASK, DIR, and MXTD of the message object into the **CAN IFn** registers using the MASK bit - Specify whether to transfer the ID, DIR, XTD, and MSGVAL of the message object into the interface registers using the ARB bit - Specify whether to transfer the control bits into the interface registers using the CONTROL bit - Specify whether to clear the INTPND bit in the CANIFnMCTL register using the CLRINTPND bit - Specify whether to clear the NEWDAT bit in the CANNWDAn register using the NEWDAT bit - Specify which bits to transfer using the DATAA and DATAB bits - 2. In the CANIFnMSK1 register, use the MSK[15:0] bits to specify which of the bits in the 29-bit or 11-bit message identifier are used for acceptance filtering. Note that MSK[15:0] in this register are used for bits [15:0] of the 29-bit message identifier and are not used for an 11-bit identifier. A value of 0x00 enables all messages to pass through the acceptance filtering. Also note that in order for these bits to be used for acceptance filtering, they must be enabled by setting the UMASK bit in the CANIFnMCTL register. - 3. In the CANIFnMSK2 register, use the MSK[12:0] bits to specify which of the bits in the 29-bit or 11-bit message identifier are used for acceptance filtering. Note that MSK[12:0] are used for bits [28:16] of the 29-bit message identifier; whereas MSK[12:2] are used for bits [10:0] of the 11-bit message identifier. Use the MXTD and MDIR bits to specify whether to use XTD and DIR for acceptance filtering. A value of 0x00 enables all messages to pass through the acceptance filtering. Also note that in order for these bits to be used for acceptance filtering, they must be enabled by setting the UMASK bit in the CANIFnMCTL register. - 4. For a 29-bit identifier, configure ID[15:0] in the CANIFnARB1 register to are used for bits [15:0] of the message identifier and ID[12:0] in the CANIFnARB2 register to are used for bits [28:16] of the message identifier. Set the XTD bit to indicate an extended identifier; set the DIR bit to indicate transmit; and set the MSGVAL bit to indicate that the message object is valid. - 5. For an 11-bit identifier, disregard the CANIFnARB1 register and configure ID[12:2] in the CANIFnARB2 register to are used for bits [10:0] of the message identifier. Clear the XTD bit to indicate a standard identifier; set the DIR bit to indicate transmit; and set the MSGVAL bit to indicate that the message object is valid. - **6.** In the **CANIFnMCTL** register: - Optionally set the UMASK bit to enable the mask (MSK, MXTD, and MDIR specified in the CANIFnMSK1 and CANIFnMSK2 registers) for acceptance filtering - Optionally set the TXIE bit to enable the INTPND bit to be set after a successful transmission - Optionally set the RMTEN bit to enable the TXRQST bit to be set upon the reception of a matching remote frame allowing automatic transmission - Set the EOB bit for a single message object; - Set the DLC[3:0] field to specify the size of the data frame. Take care during this configuration not to set the NEWDAT, MSGLST, INTPND or TXRQST bits. - 7. Load the data to be transmitted into the CAN IFn Data (CANIFnDA1, CANIFnDA2, CANIFnDB1, CANIFnDB2) or (CANIFnDATAA and CANIFnDATAB) registers. Byte 0 of the CAN data frame is stored in DATA[7:0] in the CANIFnDA1 register. - 8. Program the number of the message object to be transmitted in the MNUM field in the CAN IFn Command Request (CANIFnCRQ) register. - **9.** When everything is properly configured, set the TXRQST bit in the **CANIFnMCTL** register. Once this bit is set, the message object is available to be transmitted, depending on priority and bus availability. Note that setting the RMTEN bit in the **CANIFnMCTL** register can also start message transmission if a matching remote frame has been received. ### 15.2.5 Updating a Transmit Message Object The CPU may update the data bytes of a Transmit Message Object any time via the CAN Interface Registers and neither the MSGVAL bit in the CANIFnARB2 register nor the TXRQST bits in the CANIFnMCTL register have to be cleared before the update. Even if only some of the data bytes are to be updated, all four bytes of the corresponding **CANIFnDAn/CANIFnDBn** register have to be valid before the content of that register is transferred to the message object. Either the CPU must write all four bytes into the **CANIFnDAn/CANIFnDBn** register or the message object is transferred to the **CANIFnDAn/CANIFnDBn** register before the CPU writes the new data bytes. In order to only update the data in a message object, the WRNRD, DATAA and DATAB bits in the **CANIFnMSKn** register are set, followed by writing the updated data into **CANIFnDA1**, **CANIFnDA2**, **CANIFnDB1**, and **CANIFnDB2** registers, and then the number of the message object is written to the MNUM field in the **CAN IFn Command Request (CANIFnCRQ)** register. To begin transmission of the new data as soon as possible, set the TXRQST bit in the **CANIFnMSKn** register. To prevent the clearing of the TXRQST bit in the **CANIFnMCTL** register at the end of a transmission that may already be in progress while the data is updated, the NEWDAT and TXRQST bits have to be set at the same time in the **CANIFnMCTL** register. When these bits are set at the same time, NEWDAT is cleared as soon as the new transmission has started. ### 15.2.6 Accepting Received Message Objects When the arbitration and control field (the ID and XTD bits in the **CANIFnARB2** and the RMTEN and DLC[3:0] bits of the **CANIFnMCTL** register) of an incoming message is completely shifted into the CAN controller, the message handling capability of the controller starts scanning the message RAM for a matching valid message object. To scan the message RAM for a matching message object, the controller uses the acceptance filtering programmed through the mask bits in the **CANIFnMSKn** register and enabled using the UMASK bit in the **CANIFnMCTL** register. Each valid message object, starting with object 1, is compared with the incoming message to locate a matching message object in the message RAM. If a match occurs, the scanning is stopped and the message handler proceeds depending on whether it is a data frame or remote frame that was received. ### 15.2.7 Receiving a Data Frame The message handler stores the message from the CAN controller receive shift register into the matching message object in the message RAM. The data bytes, all arbitration bits, and the DLC bits are all stored into the corresponding message object. In this manner, the data bytes are connected with the identifier even if arbitration masks are used. The NEWDAT bit of the CANIFnMCTL register is set to indicate that new data has been received. The CPU should clear this bit when it reads the message object to indicate to the controller that the message has been received, and the buffer is free to receive more messages. If the CAN controller receives a message and the NEWDAT bit is already set, the MSGLST bit in the CANIFnMCTL register is set to indicate that the previous data was lost. If the system requires an interrupt upon successful reception of a frame, the RXIE bit of the CANIFnMCTL register should be set. In this case, the INTPND bit of the same register is set, causing the CANINT register to point to the message object that just received a message. The TXRQST bit of this message object should be cleared to prevent the transmission of a remote frame. ### 15.2.8 Receiving a Remote Frame A remote frame contains no data, but instead specifies which object should be transmitted. When a remote frame is received, three different configurations of the matching message object have to be considered: | Configuration in CANIFnMCTL | Description | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CANIFnARB2 register | At the reception of a matching remote frame, the TXRQST bit of this message object is set. The rest of the message object remains unchanged, and the controller automatically transfers the data in the message object as soon as possible. | | 47 10 12 60 | | | ■ UMASK = 1 or 0 | | | Configuration in CANIFnMCTL | Description | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CANIFnARB2 register | At the reception of a matching remote frame, the TXRQST bit of this message object remains unchanged, and the remote frame is ignored. This remote frame is disabled, the data is not transferred and there is no indication that the remote frame ever happened. | | ■ RMTEN = 0 (do not change the TXRQST bit of the CANIFnMCTL register at reception of the frame) ■ UMASK = 1 (use mask (MSK, MXTD, and MDIR in the CANIFnMSKn register) for acceptance filtering) | At the reception of a matching remote frame, the TXRQST bit of this message object is cleared. The arbitration and control field (ID + XTD + RMTEN + DLC) from the shift register is stored into the message object in the message RAM and the NEWDAT bit of this message object is set. The data field of the message object remains unchanged; the remote frame is treated similar to a received data frame. This is useful for a remote data request from another CAN device for which the Stellaris® controller does not have readily available data. The software must fill the data and answer the frame manually. | ### 15.2.9 Receive/Transmit Priority The receive/transmit priority for the message objects is controlled by the message number. Message object 1 has the highest priority, while message object 32 has the lowest priority. If more than one transmission request is pending, the message objects are transmitted in order based on the message object with the lowest message number. This should not be confused with the message identifier as that priority is enforced by the CAN bus. This means that if message object 1 and message object 2 both have valid messages that need to be transmitted, message object 1 will always be transmitted first regardless of the message identifier in the message object itself. ### 15.2.10 Configuring a Receive Message Object The following steps illustrate how to configure a receive message object. - 1. Program the **CAN IFn Command Mask (CANIFnCMASK)** register as described in the "Configuring a Transmit Message Object" on page 389 section, except that the WRNRD bit is set to specify a write to the message RAM. - 2. Program the CANIFnMSK1 and CANIFnMSK2 registers as described in the "Configuring a Transmit Message Object" on page 389 section to configure which bits are used for acceptance filtering. Note that in order for these bits to be used for acceptance filtering, they must be enabled by setting the UMASK bit in the CANIFnMCTL register. - 3. In the CANIFnMSK2 register, use the MSK[12:0] bits to specify which of the bits in the 29-bit or 11-bit message identifier are used for acceptance filtering. Note that MSK[12:0] are used for bits [28:16] of the 29-bit message identifier; whereas MSK[12:2] are used for bits [10:0] of the 11-bit message identifier. Use the MXTD and MDIR bits to specify whether to use XTD and DIR for acceptance filtering. A value of 0x00 enables all messages to pass through the acceptance filtering. Also note that in order for these bits to be used for acceptance filtering, they must be enabled by setting the UMASK bit in the CANIFnMCTL register. - 4. Program the CANIFnARB1 and CANIFnARB2 registers as described in the "Configuring a Transmit Message Object" on page 389 section to program XTD and ID bits for the message identifier to be received; set the MSGVAL bit to indicate a valid message; and clear the DIR bit to specify receive. - 5. In the **CANIFnMCTL** register: - Optionally set the UMASK bit to enable the mask (MSK, MXTD, and MDIR specified in the CANIFnMSK1 and CANIFnMSK2 registers) for acceptance filtering - Optionally set the RXIE bit to enable the INTPND bit to be set after a successful reception - Clear the RMTEN bit to leave the TXRQST bit unchanged - Set the EOB bit for a single message object - Set the DLC[3:0] field to specify the size of the data frame Take care during this configuration not to set the NEWDAT, MSGLST, INTPND or TXRQST bits. **6.** Program the number of the message object to be received in the MNUM field in the **CAN IFn Command Request (CANIFnCRQ)** register. Reception of the message object begins as soon as a matching frame is available on the CAN bus. When the message handler stores a data frame in the message object, it stores the received Data Length Code and eight data bytes in the **CANIFnDA1**, **CANIFnDA2**, **CANIFnDB1**, and **CANIFnDB2** register. Byte 0 of the CAN data frame is stored in DATA[7:0] in the **CANIFnDA1** register. If the Data Length Code is less than 8, the remaining bytes of the message object are overwritten by unspecified values. The CAN mask registers can be used to allow groups of data frames to be received by a message object. The CAN mask registers, **CANIFNMSKn**, configure which groups of frames are received by a message object. The UMASK bit in the **CANIFNMCTL** register enables the MSK bits in the **CANIFNMSKn** register to filter which frames are received. The MXTD bit in the **CANIFNMSK2** register should be set if only 29-bit extended identifiers are expected by this message object. ### 15.2.11 Handling of Received Message Objects The CPU may read a received message any time via the CAN Interface registers because the data consistency is guaranteed by the message handler state machine. Typically, the CPU first writes 0x007F to the **CANIFnCMSK** register and then writes the number of the message object to the **CANIFnCRQ** register. That combination transfers the whole received message from the message RAM into the Message Buffer registers (**CANIFnMSKn**, **CANIFnARBn**, and **CANIFnMCTL**). Additionally, the NEWDAT and INTPND bits are cleared in the message RAM, acknowledging that the message has been read and clearing the pending interrupt generated by this message object. If the message object uses masks for acceptance filtering, the **CANIFnARBn** registers show the full, unmasked ID for the received message. The NEWDAT bit in the **CANIFNMCTL** register shows whether a new message has been received since the last time this message object was read. The MSGLST bit in the **CANIFNMCTL** register shows whether more than one message has been received since the last time this message object was read. MSGLST is not automatically cleared, and should be cleared by software after reading its status. Using a remote frame, the CPU may request new data from another CAN node on the CAN bus. Setting the TXRQST bit of a receive object causes the transmission of a remote frame with the receive object's identifier. This remote frame triggers the other CAN node to start the transmission of the matching data frame. If the matching data frame is received before the remote frame could be transmitted, the TXRQST bit is automatically reset. This prevents the possible loss of data when the other device on the CAN bus has already transmitted the data slightly earlier than expected. ### 15.2.11.1 Configuration of a FIFO Buffer With the exception of the EOB bit in the **CANIFnMCTL** register, the configuration of receive message objects belonging to a FIFO buffer is the same as the configuration of a single receive message object (see "Configuring a Receive Message Object" on page 392). To concatenate two or more message objects into a FIFO buffer, the identifiers and masks (if used) of these message objects have to be programmed to matching values. Due to the implicit priority of the message objects, the message object with the lowest message object number is the first message object in a FIFO buffer. The EOB bit of all message objects of a FIFO buffer except the last one must be cleared. The EOB bit of the last message object of a FIFO buffer is set, indicating it is the last entry in the buffer. ### 15.2.11.2 Reception of Messages with FIFO Buffers Received messages with identifiers matching to a FIFO buffer are stored starting with the message object with the lowest message number. When a message is stored into a message object of a FIFO buffer, the NEWDAT of the **CANIFNMCTL** register bit of this message object is set. By setting NEWDAT while EOB is clear, the message object is locked and cannot be written to by the message handler until the CPU has cleared the NEWDAT bit. Messages are stored into a FIFO buffer until the last message object of this FIFO buffer is reached. If none of the preceding message objects has been released by clearing the NEWDAT bit, all further messages for this FIFO buffer will be written into the last message object of the FIFO buffer and therefore overwrite previous messages. ### 15.2.11.3 Reading from a FIFO Buffer When the CPU transfers the contents of a message object from a FIFO buffer by writing its number to the **CANIFnCRQ**, the TXRQST and CLRINTPND bits in the **CANIFnCMSK** register should be set such that the NEWDAT and INTPEND bits in the **CANIFnMCTL** register are cleared after the read. The values of these bits in the **CANIFnMCTL** register always reflect the status of the message object before the bits are cleared. To assure the correct function of a FIFO buffer, the CPU should read out the message objects starting with the message object with the lowest message number. When reading from the FIFO buffer, the user should be aware that a new received message could be placed in the location of any message object for which the NEWDAT bit of the **CANIFnMCTL** register. As a result, the order of the received messages in the FIFO is not guaranteed. Figure 15-3 on page 395 shows how a set of message objects which are concatenated to a FIFO Buffer can be handled by the CPU. Figure 15-3. Message Objects in a FIFO Buffer ### 15.2.12 Handling of Interrupts If several interrupts are pending, the **CAN Interrupt (CANINT)** register points to the pending interrupt with the highest priority, disregarding their chronological order. The status interrupt has the highest priority. Among the message interrupts, the message object's interrupt with the lowest message number has the highest priority. A message interrupt is cleared by clearing the message object's INTPND bit in the **CANIFNMCTL** register or by reading the **CAN Status (CANSTS)** register. The status Interrupt is cleared by reading the **CANSTS** register. The interrupt identifier INTID in the **CANINT** register indicates the cause of the interrupt. When no interrupt is pending, the register reads as 0x0000. If the value of the INTID field is different from 0, then there is an interrupt pending. If the IE bit is set in the **CANCTL** register, the interrupt line to the CPU is active. The interrupt line remains active until the INTID field is 0, meaning that all interrupt sources have been cleared (the cause of the interrupt is reset), or until IE is cleared, which disables interrupts from the CAN controller. The INTID field of the **CANINT** register points to the pending message interrupt with the highest interrupt priority. The SIE bit in the **CANCTL** register controls whether a change of the RXOK, TXOK, and LEC bits in the **CANSTS** can cause an interrupt. The EIE bit in the **CANCTL**register controls whether a change of the BOFF and EWARN bits in the **CANSTS** can cause an interrupt. The IE bit in the **CANCTL** controls whether any interrupt from the CAN controller actually generates an interrupt to the microcontroller's interrupt controller. The **CANINT** register is updated even when the IE bit in the **CANCTL** register is clear, but the interrupt will not be indicated to the CPU. A value of 0x8000 in the **CANINT** register indicates that an interrupt is pending because the CAN module has updated, but not necessarily changed, the **CANSTS**, indicating that either an error or status interrupt has been generated. A write access to the **CANSTS** register can clear the RXOK, TXOK, and LEC bits in that same register; however, the only way to clear the source of a status interrupt is to read the **CANSTS** register. There are two ways to determine the source of an interrupt during interrupt handling. The first is to read the INTID bit in the **CANINT** register to determine the highest priority interrupt that is pending, and the second is to read the **CAN Message Interrupt Pending (CANMSGnINT)** register to see all of the message objects that have pending interrupts. An interrupt service routine reading the message that is the source of the interrupt may read the message and clear the message object's INTPND bit at the same time by setting the CLRINTPND bit in the **CANIFTCMSK** register. Once the INTPND bit has been cleared, the **CANINT** register contains the message number for the next message object with a pending interrupt. #### 15.2.13 Test Mode A Test Mode is provided, which allows various diagnostics to be performed. Test Mode is entered by setting the TEST bit CANCTL register. Once in Test Mode, the TX[1:0], LBACK, SILENT and BASIC bits in the CAN Test (CANTST) register can be used to put the CAN controller into the various diagnostic modes. The RX bit in the CANTST register allows monitoring of the CANNRX signal. All CANTST register functions are disabled when the TEST bit is cleared. #### 15.2.13.1 Silent Mode Silent Mode can be used to analyze the traffic on a CAN bus without affecting it by the transmission of dominant bits (Acknowledge Bits, Error Frames). The CAN Controller is put in Silent Mode setting the SILENT bit in the **CANTST** register. In Silent Mode, the CAN controller is able to receive valid data frames and valid remote frames, but it sends only recessive bits on the CAN bus and it cannot start a transmission. If the CAN Controller is required to send a dominant bit (ACK bit, overload flag, or active error flag), the bit is rerouted internally so that the CAN Controller monitors this dominant bit, although the CAN bus remains in recessive state. ## 15.2.13.2 Loopback Mode Loopback mode is useful for self-test functions. In Loopback Mode, the CAN Controller internally routes the CANnTX signal on to the CANnRX signal and treats its own transmitted messages as received messages and stores them (if they pass acceptance filtering) into the message buffer. The CAN Controller is put in Loopback Mode by setting the LBACK bit in the **CANTST** register. To be independent from external stimulation, the CAN Controller ignores acknowledge errors (a recessive bit sampled in the acknowledge slot of a data/remote frame) in Loopback Mode. The actual value of the CANNRX signal is disregarded by the CAN Controller. The transmitted messages can be monitored on the CANnTX signal. ## 15.2.13.3 Loopback Combined with Silent Mode Loopback Mode and Silent Mode can be combined to allow the CAN Controller to be tested without affecting a running CAN system connected to the CANnTX and CANnRX signals. In this mode, the CANnRX signal is disconnected from the CAN Controller and the CANnTX signal is held recessive. This mode is enabled by setting both the LBACK and SILENT bits in the **CANTST** register. #### 15.2.13.4 Basic Mode Basic Mode allows the CAN Controller to be operated without the Message RAM. In Basic Mode, The CANIF1 registers are used as the transmit buffer. The transmission of the contents of the IF1 registers is requested by setting the BUSY bit of the **CANIF1CRQ** register. The CANIF1 registers are locked while the BUSY bit is set. The BUSY bit indicates that a transmission is pending. As soon the CAN bus is idle, the CANIF1 registers are loaded into the shift register of the CAN Controller and transmission is started. When the transmission has completed, the BUSY bit is cleared and the locked CANIF1 registers are released. A pending transmission can be aborted at any time by clearing the BUSY bit in the **CANIF1CRQ** register while the CANIF1 registers are locked. If the CPU has cleared the BUSY bit, a possible retransmission in case of lost arbitration or an error is disabled. The CANIF2 Registers are used as a receive buffer. After the reception of a message, the contents of the shift register is stored into the CANIF2 registers, without any acceptance filtering. Additionally, the actual contents of the shift register can be monitored during the message transfer. Each time a read message object is initiated by setting the BUSY bit of the **CANIF2CRQ** register, the contents of the shift register are stored into the CANIF2 registers. In Basic Mode, all message-object-related control and status bits and of the control bits of the **CANIFnCMSK** registers are not evaluated. The message number of the **CANIFnCRQ** registers is also not evaluated. In the **CANIF2MCTL** register, the NEWDAT and MSGLST bits retain their function, the DLC[3:0] field shows the received DLC, the other control bits are cleared. Basic Mode is enabled by setting the BASIC bit in the CANTST register. #### 15.2.13.5 Transmit Control Software can directly override control of the CANnTX signal in four different ways. - CANnTX is controlled by the CAN Controller - The sample point is driven on the CANnTX signal to monitor the bit timing - CANnTX drives a low value ### ■ CANnTX drives a high value The last two functions, combined with the readable CAN receive pin CANnRX, can be used to check the physical layer of the CAN bus. The Transmit Control function is enabled by programming the $\mathtt{TX[1:0]}$ field in the **CANTST** register. The three test functions for the CANnTX signal interfere with all CAN protocol functions. $\mathtt{TX[1:0]}$ must be cleared when CAN message transfer or Loopback Mode, Silent Mode, or Basic Mode are selected. ## 15.2.14 Bit Timing Configuration Error Considerations Even if minor errors in the configuration of the CAN bit timing do not result in immediate failure, the performance of a CAN network can be reduced significantly. In many cases, the CAN bit synchronization amends a faulty configuration of the CAN bit timing to such a degree that only occasionally an error frame is generated. In the case of arbitration, however, when two or more CAN nodes simultaneously try to transmit a frame, a misplaced sample point may cause one of the transmitters to become error passive. The analysis of such sporadic errors requires a detailed knowledge of the CAN bit synchronization inside a CAN node and of the CAN nodes' interaction on the CAN bus. ### 15.2.15 Bit Time and Bit Rate The CAN system supports bit rates in the range of lower than 1 Kbps up to 1000 Kbps. Each member of the CAN network has its own clock generator. The timing parameter of the bit time can be configured individually for each CAN node, creating a common bit rate even though the CAN nodes' oscillator periods may be different. Because of small variations in frequency caused by changes in temperature or voltage and by deteriorating components, these oscillators are not absolutely stable. As long as the variations remain inside a specific oscillator's tolerance range, the CAN nodes are able to compensate for the different bit rates by periodically resynchronizing to the bit stream. According to the CAN specification, the bit time is divided into four segments (see Figure 15-4 on page 399): the Synchronization Segment, the Propagation Time Segment, the Phase Buffer Segment 1, and the Phase Buffer Segment 2. Each segment consists of a specific, programmable number of time quanta (see Table 15-1 on page 399). The length of the time quantum ( $t_q$ ), which is the basic time unit of the bit time, is defined by the CAN controller's input clock ( $f_{\rm SYS}$ ) and the Baud Rate Prescaler (BRP): $$t_a = BRP / fsys$$ The fsys input clock is 8 MHz. The Synchronization Segment Sync is that part of the bit time where edges of the CAN bus level are expected to occur; the distance between an edge that occurs outside of Sync and the Sync is called the phase error of that edge. The Propagation Time Segment Prop is intended to compensate for the physical delay times within the CAN network. The Phase Buffer Segments Phase1 and Phase2 surround the Sample Point. The (Re-)Synchronization Jump Width (SJW) defines how far a resynchronization may move the Sample Point inside the limits defined by the Phase Buffer Segments to compensate for edge phase errors. A given bit rate may be met by different bit-time configurations, but for the proper function of the CAN network, the physical delay times and the oscillator's tolerance range have to be considered. Figure 15-4. CAN Bit Time Table 15-1. CAN Protocol Ranges<sup>a</sup> | Parameter | Range | Remark | |-----------|----------------------|-------------------------------------------------------------------------------------------------------------------------| | BRP | [1 64] | Defines the length of the time quantum $\rm t_q$ . The <b>CANBRPE</b> register can be used to extend the range to 1024. | | Sync | 1 t <sub>q</sub> | Fixed length, synchronization of bus input to system clock | | Prop | [1 8] t <sub>q</sub> | Compensates for the physical delay times | | Phase1 | [1 8] t <sub>q</sub> | May be lengthened temporarily by synchronization | | Phase2 | [1 8] t <sub>q</sub> | May be shortened temporarily by synchronization | | SJW | [1 4] t <sub>q</sub> | May not be longer than either Phase Buffer Segment | a. This table describes the minimum programmable ranges required by the CAN protocol. The bit timing configuration is programmed in two register bytes in the **CANBIT** register. In the **CANBIT** register, the four components TSEG2, TSEG1, SJW, and BRP have to be programmed to a numerical value that is one less than its functional value; so instead of values in the range of [1..n], values in the range of [0..n-1] are programmed. That way, for example, SJW (functional range of [1..4]) is represented by only two bits in the SJW bit field. Table 15-2 shows the relationship between the **CANBIT** register values and the parameters. Table 15-2. CANBIT Register Values | CANBIT Register Field | Setting | |-----------------------|-------------------| | TSEG2 | Phase2 - 1 | | TSEG1 | Prop + Phase1 - 1 | | SJW | SJW - 1 | | BRP | BRP | Therefore, the length of the bit time is (programmed values): [TSEG1 + TSEG2 + 3] $$\times$$ t<sub>q</sub> or (functional values): The data in the **CANBIT** register is the configuration input of the CAN protocol controller. The baud rate prescaler (configured by the BRP field) defines the length of the time quantum, the basic time unit of the bit time; the bit timing logic (configured by TSEG1, TSEG2, and SJW) defines the number of time quanta in the bit time. The processing of the bit time, the calculation of the position of the sample point, and occasional synchronizations are controlled by the CAN controller and are evaluated once per time quantum. The CAN controller translates messages to and from frames. In addition, the controller generates and discards the enclosing fixed format bits, inserts and extracts stuff bits, calculates and checks the CRC code, performs the error management, and decides which type of synchronization is to be used. The bit value is received or transmitted at the sample point. The information processing time (IPT) is the time after the sample point needed to calculate the next bit to be transmitted on the CAN bus. The IPT includes any of the following: retrieving the next data bit, handling a CRC bit, determining if bit stuffing is required, generating an error flag or simply going idle. The IPT is application-specific but may not be longer than 2 $t_q$ ; the CAN's IPT is 0 $t_q$ . Its length is the lower limit of the programmed length of Phase2. In case of synchronization, Phase2 may be shortened to a value less than IPT, which does not affect bus timing. ## 15.2.16 Calculating the Bit Timing Parameters Usually, the calculation of the bit timing configuration starts with a required bit rate or bit time. The resulting bit time (1/bit rate) must be an integer multiple of the system clock period. The bit time may consist of 4 to 25 time quanta. Several combinations may lead to the required bit time, allowing iterations of the following steps. The first part of the bit time to be defined is Prop. Its length depends on the delay times measured in the system. A maximum bus length as well as a maximum node delay has to be defined for expandable CAN bus systems. The resulting time for Prop is converted into time quanta (rounded up to the nearest integer multiple of $t_{\alpha}$ ). Sync is 1 $t_q$ long (fixed), which leaves (bit time - Prop - 1) $t_q$ for the two Phase Buffer Segments. If the number of remaining $t_q$ is even, the Phase Buffer Segments have the same length, that is, Phase2 = Phase1, else Phase2 = Phase1 + 1. The minimum nominal length of Phase2 has to be regarded as well. Phase2 may not be shorter than the CAN controller's Information Processing Time, which is, depending on the actual implementation, in the range of [0..2] t<sub>a</sub>. The length of the synchronization jump width is set to the least of 4, Phase1 or Phase2. The oscillator tolerance range necessary for the resulting configuration is calculated by the formula given below: $$(1 - df) \times fnom \leq fosc \leq (1 + df) \times fnom$$ where: - df = Maximum tolerance of oscillator frequency - fosc = Actual oscillator frequency ■ fnom = Nominal oscillator frequency Maximum frequency tolerance must take into account the following formulas: $$df \le \frac{(Phase\_seg1, Phase\_seg2) \min}{2 \times (13 \times tbit - Phase\_Seg2)}$$ $$df \max = 2 \times df \times fnom$$ #### where: - Phase1 and Phase2 are from Table 15-1 on page 399 - tbit = Bit Time - dfmax = Maximum difference between two oscillators If more than one configuration is possible, that configuration allowing the highest oscillator tolerance range should be chosen. CAN nodes with different system clocks require different configurations to come to the same bit rate. The calculation of the propagation time in the CAN network, based on the nodes with the longest delay times, is done once for the whole network. The CAN system's oscillator tolerance range is limited by the node with the lowest tolerance range. The calculation may show that bus length or bit rate have to be decreased or that the oscillator frequencies' stability has to be increased in order to find a protocol-compliant configuration of the CAN bit timing. ### 15.2.16.1 Example for Bit Timing at High Baud Rate In this example, the frequency of CAN clock is 8 MHz, and the bit rate is 1 Mbps. ``` bit time = 1 \mus = n * t<sub>q</sub> = 8 * t<sub>q</sub> t_q = 125 \text{ ns} t_{q} = (Baud rate Prescaler)/CAN Clock Baud rate Prescaler = t_q * CAN Clock Baud rate Prescaler = 125E-9 * 8E6 = 1 tSync = 1 * t_q = 125 ns \\fixed at 1 time quanta delay of bus driver 50 ns delay of receiver circuit 30 ns delay of bus line (40m) 220 ns tProp 375 ns = 3 * t_{\alpha} \1375 is next integer multiple of t_{\alpha} bit time = tSync + tTSeg1 + tTSeg2 = 8 * t<sub>q</sub> bit time = tSync + tProp + tPhase 1 + tPhase2 tPhase 1 + tPhase2 = bit time - tSync - tProp tPhase 1 + tPhase 2 = (8 * t_q) - (1 * t_q) - (3 * t_q) tPhase 1 + tPhase 2 = 4 * t_q ``` In the above example, the bit field values for the **CANBIT** register are: | TSEG2 | = TSeg2 -1 | |-------|---------------------------| | | = 2-1 | | | = 1 | | TSEG1 | = TSeg1 -1 | | | = 5-1 | | | = 4 | | SJW | = SJW -1 | | | = 2-1 | | | = 1 | | BRP | = Baud rate prescaler - 1 | | | = 1-1 | | | =0 | The final value programmed into the **CANBIT** register = 0x1440. ### 15.2.16.2 Example for Bit Timing at Low Baud Rate In this example, the frequency of the CAN clock is 8 MHz, and the bit rate is 100 Kbps. ``` bit time = 10 \mus = n * t<sub>q</sub> = 10 * t<sub>q</sub> t_q = 1 \mu s t_{q} = (Baud rate Prescaler)/CAN Clock Baud rate Prescaler = t_{\alpha} * CAN Clock Baud rate Prescaler = 1E-6 * 8E6 = 8 tSync = 1 * t_q = 1 \mu s \\fixed at 1 time quanta delay of bus driver 200 ns delay of receiver circuit 80 ns delay of bus line (40m) 220 ns tProp 1 \mus = 1 * t<sub>q</sub> \label{eq:lambda} \ is next integer multiple of t_q bit time = tSync + tTSeg1 + tTSeg2 = 10 * t_q bit time = tSync + tProp + tPhase 1 + tPhase2 tPhase 1 + tPhase2 = bit time - tSync - tProp tPhase 1 + tPhase 2 = (10 * t_q) - (1 * t_q) - (1 * t_q) tPhase 1 + tPhase2 = 8 * t_{\alpha} ``` | TSEG2 | = TSeg2 -1 | |-------|---------------------------| | | = 4-1 | | | = 3 | | TSEG1 | = TSeg1 -1 | | | = 5-1 | | | = 4 | | SJW | = SJW -1 | | | = 4-1 | | | = 3 | | BRP | = Baud rate prescaler - 1 | | | = 8-1 | | | = 7 | The final value programmed into the **CANBIT** register = 0x34C7. ## 15.3 Register Map Table 15-3 on page 403 lists the registers. All addresses given are relative to the CAN base address of: ■ CAN0: 0x4004.0000 Table 15-3. CAN Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |--------|-----------|------|-------------|-----------------------------------|-------------| | 0x000 | CANCTL | R/W | 0x0000.0001 | CAN Control | 406 | | 0x004 | CANSTS | R/W | 0x0000.0000 | CAN Status | 408 | | 0x008 | CANERR | RO | 0x0000.0000 | CAN Error Counter | 411 | | 0x00C | CANBIT | R/W | 0x0000.2301 | CAN Bit Timing | 412 | | 0x010 | CANINT | RO | 0x0000.0000 | CAN Interrupt | 414 | | 0x014 | CANTST | R/W | 0x0000.0000 | CAN Test | 415 | | 0x018 | CANBRPE | R/W | 0x0000.0000 | CAN Baud Rate Prescaler Extension | 417 | | 0x020 | CANIF1CRQ | R/W | 0x0000.0001 | CAN IF1 Command Request | 418 | Table 15-3. CAN Register Map (continued) | Offset | Name | Туре | Reset | Description | See page | |--------|------------|------|-------------|---------------------------------|----------| | 0x024 | CANIF1CMSK | R/W | 0x0000.0000 | CAN IF1 Command Mask | 419 | | 0x028 | CANIF1MSK1 | R/W | 0x0000.FFFF | CAN IF1 Mask 1 | 421 | | 0x02C | CANIF1MSK2 | R/W | 0x0000.FFFF | CAN IF1 Mask 2 | 422 | | 0x030 | CANIF1ARB1 | R/W | 0x0000.0000 | CAN IF1 Arbitration 1 | 423 | | 0x034 | CANIF1ARB2 | R/W | 0x0000.0000 | CAN IF1 Arbitration 2 | 424 | | 0x038 | CANIF1MCTL | R/W | 0x0000.0000 | CAN IF1 Message Control | 426 | | 0x03C | CANIF1DA1 | R/W | 0x0000.0000 | CAN IF1 Data A1 | 428 | | 0x040 | CANIF1DA2 | R/W | 0x0000.0000 | CAN IF1 Data A2 | 428 | | 0x044 | CANIF1DB1 | R/W | 0x0000.0000 | CAN IF1 Data B1 | 428 | | 0x048 | CANIF1DB2 | R/W | 0x0000.0000 | CAN IF1 Data B2 | 428 | | 0x080 | CANIF2CRQ | R/W | 0x0000.0001 | CAN IF2 Command Request | 418 | | 0x084 | CANIF2CMSK | R/W | 0x0000.0000 | CAN IF2 Command Mask | 419 | | 0x088 | CANIF2MSK1 | R/W | 0x0000.FFFF | CAN IF2 Mask 1 | 421 | | 0x08C | CANIF2MSK2 | R/W | 0x0000.FFFF | CAN IF2 Mask 2 | 422 | | 0x090 | CANIF2ARB1 | R/W | 0x0000.0000 | CAN IF2 Arbitration 1 | 423 | | 0x094 | CANIF2ARB2 | R/W | 0x0000.0000 | CAN IF2 Arbitration 2 | 424 | | 0x098 | CANIF2MCTL | R/W | 0x0000.0000 | CAN IF2 Message Control | 426 | | 0x09C | CANIF2DA1 | R/W | 0x0000.0000 | CAN IF2 Data A1 | 428 | | 0x0A0 | CANIF2DA2 | R/W | 0x0000.0000 | CAN IF2 Data A2 | 428 | | 0x0A4 | CANIF2DB1 | R/W | 0x0000.0000 | CAN IF2 Data B1 | 428 | | 0x0A8 | CANIF2DB2 | R/W | 0x0000.0000 | CAN IF2 Data B2 | 428 | | 0x100 | CANTXRQ1 | RO | 0x0000.0000 | CAN Transmission Request 1 | 429 | | 0x104 | CANTXRQ2 | RO | 0x0000.0000 | CAN Transmission Request 2 | 429 | | 0x120 | CANNWDA1 | RO | 0x0000.0000 | CAN New Data 1 | 430 | | 0x124 | CANNWDA2 | RO | 0x0000.0000 | CAN New Data 2 | 430 | | 0x140 | CANMSG1INT | RO | 0x0000.0000 | CAN Message 1 Interrupt Pending | 431 | | 0x144 | CANMSG2INT | RO | 0x0000.0000 | CAN Message 2 Interrupt Pending | 431 | | 0x160 | CANMSG1VAL | RO | 0x0000.0000 | CAN Message 1 Valid | 432 | | 0x164 | CANMSG2VAL | RO | 0x0000.0000 | CAN Message 2 Valid | 432 | ## 15.4 CAN Register Descriptions The remainder of this section lists and describes the CAN registers, in numerical order by address offset. There are two sets of Interface Registers that are used to access the Message Objects in the Message RAM: ${\bf CANIF1x}$ and ${\bf CANIF2x}$ . The function of the two sets are identical and are used to queue transactions. ## Register 1: CAN Control (CANCTL), offset 0x000 This control register initializes the module and enables test mode and interrupts. The bus-off recovery sequence (see CAN Specification Rev. 2.0) cannot be shortened by setting or clearing INIT. If the device goes bus-off, it sets INIT, stopping all bus activities. Once INIT has been cleared by the CPU, the device then waits for 129 occurrences of Bus Idle (129 \* 11 consecutive High bits) before resuming normal operations. At the end of the bus-off recovery sequence, the Error Management Counters are reset. During the waiting time after INIT is cleared, each time a sequence of 11 High bits has been monitored, a BITERROR0 code is written to the **CANSTS** register (the LEC field = 0x5), enabling the CPU to readily check whether the CAN bus is stuck Low or continuously disturbed, and to monitor the proceeding of the bus-off recovery sequence. #### CAN Control (CANCTL) CAN0 base: 0x4004.0000 Offset 0x000 Type R/W, reset 0x0000.0001 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | TEST | R/W | 0 | Test Mode Enable | | | | | | 0: Normal operation | | | | | | 1: Test mode | | 6 | CCE | R/W | 0 | Configuration Change Enable | | | | | | 0: Do not allow write access to the <b>CANBIT</b> register. | | | | | | 1: Allow write access to the <b>CANBIT</b> register if the INIT bit is 1. | | 5 | DAR | R/W | 0 | Disable Automatic-Retransmission | | | | | | 0: Auto-retransmission of disturbed messages is enabled. | | | | | | 1: Auto-retransmission is disabled. | | 4 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3 | EIE | R/W | 0 | Error Interrupt Enable | | | | | | 0: Disabled. No error status interrupt is generated. | | | | | | 1: Enabled. A change in the BOFF or EWARN bits in the CANSTS register | generates an interrupt. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | SIE | R/W | 0 | Status Interrupt Enable | | | | | | 0: Disabled. No status interrupt is generated. | | | | | | 1: Enabled. An interrupt is generated when a message has successfully been transmitted or received, or a CAN bus error has been detected. A change in the TXOK, RXOK or LEC bits in the <b>CANSTS</b> register generates an interrupt. | | 1 | ΙE | R/W | 0 | CAN Interrupt Enable | | | | | | 0: Interrupts disabled. | | | | | | 1: Interrupts enabled. | | 0 | INIT | R/W | 1 | Initialization | | | | | | 0: Normal operation. | | | | | | 1: Initialization started. | ## Register 2: CAN Status (CANSTS), offset 0x004 **Important:** Use caution when reading this register. Performing a read may change bit status. The status register contains information for interrupt servicing such as Bus-Off, error count threshold, and error types. The LEC field holds the code that indicates the type of the last error to occur on the CAN bus. This field is cleared when a message has been transferred (reception or transmission) without error. The unused error code 7 may be written by the CPU to manually set this field to an invalid error so that it can be checked for a change later. An error interrupt is generated by the BOFF and EWARN bits and a status interrupt is generated by the RXOK, TXOK, and LEC bits, if the corresponding enable bits in the CAN Control (CANCTL) register are set. A change of the EPASS bit or a write to the RXOK, TXOK, or LEC bits does not generate an interrupt. Reading the **CAN Status (CANSTS)** register clears the **CAN Interrupt (CANINT)** register, if it is pending. #### CAN Status (CANSTS) CAN0 base: 0x4004.0000 Offset 0x004 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|----|----|----|----|------|-------|-------|------|------|-----|-----|-----|-----|-----| | | | ' | 1 | 1 | | 1 | | rese | rved | 1 | | | | | 1 | 1 | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | | BOFF | EWARN | EPASS | RXOK | TXOK | | LEC | ' | | | | Туре | RO R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7 | BOFF | RO | 0 | Bus-Off Status | | | | | | 0: CAN controller is not in bus-off state. | | | | | | 1: CAN controller is in bus-off state. | | 6 | EWARN | RO | 0 | Warning Status | | | | | | 0: Both error counters are below the error warning limit of 96. | | | | | | 1: At least one of the error counters has reached the error warning limit of 96. | | 5 | EPASS | RO | 0 | Error Passive | | | | | | 0.71 0.41 11:: 11.5 | 0: The CAN module is in the Error Active state, that is, the receive or transmit error count is less than or equal to 127. 1: The CAN module is in the Error Passive state, that is, the receive or transmit error count is greater than 127. | Bit/Field | Name | Туре | Reset | Description | |-----------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------| | 4 | RXOK | R/W | 0 | Received a Message Successfully | | | | | | 0: Since this bit was last cleared, no message has been successfully received. | | | | | | 1: Since this bit was last cleared, a message has been successfully received, independent of the result of the acceptance filtering. | | | | | | This bit is never cleared by the CAN module. | | 3 | TXOK | R/W | 0 | Transmitted a Message Successfully | | | | | | 0: Since this bit was last cleared, no message has been successfully transmitted. | | | | | | 1: Since this bit was last cleared, a message has been successfully transmitted error-free and acknowledged by at least one other node. | | | | | | This bit is never cleared by the CAN module. | | Bit/Field | Name | Tupo | Reset | Dogorint | ion | | | |-----------|------|------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | Туре | | Description | | | | | 2:0 | LEC | R/W | 0x0 | Last Erro | or Code | | | | | | | | This is the | he type of the last error to occur on the CAN bus. | | | | | | | | Value | Definition | | | | | | | | 0x0 | No Error | | | | | | | | 0x1 | Stuff Error | | | | | | | | | More than 5 equal bits in a sequence have occurred in a part of a received message where this is not allowed. | | | | | | | | 0x2 | Format Error | | | | | | | | | A fixed format part of the received frame has the wrong format. | | | | | | | | 0x3 | ACK Error | | | | | | | | | The message transmitted was not acknowledged by another node. | | | | | | | | 0x4 | Bit 1 Error | | | | | | | | | When a message is transmitted, the CAN controller monitors the data lines to detect any conflicts. When the arbitration field is transmitted, data conflicts are a part of the arbitration protocol. When other frame fields are transmitted, data conflicts are considered errors. | | | | | | | | | A Bit 1 Error indicates that the device wanted to send a High level (logical 1) but the monitored bus value was Low (logical 0). | | | | | | | | 0x5 | Bit 0 Error | | | | | | | | | A Bit 0 Error indicates that the device wanted to send a Low level (logical 0), but the monitored bus value was High (logical 1). | | | | | | | | | During bus-off recovery, this status is set each time a sequence of 11 High bits has been monitored. This enables the CPU to monitor the proceeding of the bus-off recovery sequence without any disturbances to the bus. | | | | | | | | 0x6 | CRC Error | | | | | | | | | The CRC checksum was incorrect in the received message, indicating that the calculated value received did not match the calculated CRC of the data. | | | | | | | | 0x7 | No Event | | | | | | | | | When the ${\tt LEC}$ bit shows this value, no CAN bus event was | | | detected since the CPU wrote this value to ${\tt LEC}.$ ## Register 3: CAN Error Counter (CANERR), offset 0x008 This register contains the error counter values, which can be used to analyze the cause of an error. ## CAN Error Counter (CANERR) CAN0 base: 0x4004.0000 Offset 0x008 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15 | RP | RO | 0 | Received Error Passive | | | | | | 0: The Receive Error counter is below the Error Passive level (127 or less). | | | | | | 1: The Receive Error counter has reached the Error Passive level (128 or greater). | | 14:8 | REC | RO | 0x00 | Receive Error Counter | | | | | | State of the receiver error counter (0 to 127). | | 7:0 | TEC | RO | 0x00 | Transmit Error Counter | | | | | | State of the transmit error counter (0 to 255). | ## Register 4: CAN Bit Timing (CANBIT), offset 0x00C This register is used to program the bit width and bit quantum. Values are programmed to the system clock frequency. This register is write-enabled by setting the CCE and INIT bits in the **CANCTL** register. See "Bit Time and Bit Rate" on page 398 for more information. ### **CAN Bit Timing (CANBIT)** CAN0 base: 0x4004.0000 Offset 0x00C Type R/W, reset 0x0000.2301 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:15 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 14:12 | TSEG2 | R/W | 0x2 | Time Segment after Sample Point | | | | | | 0x00-0x07: The actual interpretation by the hardware of this value is such that one more than the value programmed here is used. | | | | | | So, for example, a reset value of 0x2 defines that there is 3 (2+1) bit time quanta defined for Phase_Seg2 (see Figure 15-4 on page 399). The bit time quanta is defined by the BRP field. | | 11:8 | TSEG1 | R/W | 0x3 | Time Segment Before Sample Point | | | | | | 0x00-0x0F: The actual interpretation by the hardware of this value is such that one more than the value programmed here is used. | | | | | | So, for example, the reset value of 0x3 defines that there is 4 (3+1) bit time quanta defined for Phase_Seg1 (see Figure 15-4 on page 399). The bit time quanta is define by the BRP field. | | 7:6 | SJW | R/W | 0x0 | (Re)Synchronization Jump Width | | | | | | 0x00-0x03: The actual interpretation by the hardware of this value is | 0x00-0x03: The actual interpretation by the hardware of this value is such that one more than the value programmed here is used. During the start of frame (SOF), if the CAN controller detects a phase error (misalignment), it can adjust the length of ${ t TSEG2}$ or ${ t TSEG1}$ by the value in ${ t SJW}$ . So the reset value of 0 adjusts the length by 1 bit time quanta. | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | BRP | R/W | 0x1 | Baud Rate Prescaler | | | | | | The value by which the oscillator frequency is divided for generating the bit time quanta. The bit time is built up from a multiple of this quantum. | | | | | | 0x00-0x03F: The actual interpretation by the hardware of this value is such that one more than the value programmed here is used. | | | | | | ${\tt BRP}$ defines the number of CAN clock periods that make up 1 bit time quanta, so the reset value is 2 bit time quanta (1+1). | | | | | | The <b>CANBRPE</b> register can be used to further divide the bit time. | ## Register 5: CAN Interrupt (CANINT), offset 0x010 This register indicates the source of the interrupt. If several interrupts are pending, the **CAN Interrupt (CANINT)** register points to the pending interrupt with the highest priority, disregarding the order in which the interrupts occurred. An interrupt remains pending until the CPU has cleared it. If the <code>INTID</code> field is not 0x0000 (the default) and the <code>IE</code> bit in the **CANCTL** register is set, the interrupt is active. The interrupt line remains active until the <code>INTID</code> field is cleared by reading the **CANSTS** register, or until the <code>IE</code> bit in the **CANCTL** register is cleared. **Note:** Reading the **CAN Status (CANSTS)** register clears the **CAN Interrupt (CANINT)** register, if it is pending. ### CAN Interrupt (CANINT) CAN0 base: 0x4004.0000 Offset 0x010 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | INTID | RO | 0x0000 | Interrupt Identifier | The number in this field indicates the source of the interrupt. Value Definition 0x0000 No interrupt pending 0x0001-0x0020 Number of the message object that caused the interrupt 0x0021-0x7FFF Reserved 0x8000 Status Interrupt 0x8001-0xFFFF Reserved ## Register 6: CAN Test (CANTST), offset 0x014 This is the test mode register for self-test and external pin access. It is write-enabled by setting the TEST bit in the CANCTL register. Different test functions may be combined, however, CAN transfers will be affected if the TX bits in this register are not zero. ### CAN Test (CANTST) CAN0 base: 0x4004.0000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | on | | | | |-----------|----------|------|-----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31:8 | reserved | RO | 0x0000.00 | compatibi | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | 7 | RX | RO | 0 | Receive C | Dbservation | | | | | | | | | Displays t | he value on the CANnRx pin. | | | | | 6:5 | TX | R/W | 0x0 | Transmit ( | Control | | | | | | | | | Overrides | control of the CANnTx pin. | | | | | | | | | Value | Description | | | | | | | | | 0x0 | CAN Module Control | | | | | | | | | | $\mathtt{CANnTx}$ is controlled by the CAN module; default operation | | | | | | | | | 0x1 | Sample Point | | | | | | | | | | The sample point is driven on the ${\tt CANnTx}$ signal. This mode is useful to monitor bit timing. | | | | | | | | | 0x2 | Driven Low | | | | | | | | | | ${\tt CANnTx}$ drives a low value. This mode is useful for checking the physical layer of the CAN bus. | | | | | | | | | 0x3 | Driven High | | | | | | | | | | ${\tt CANnTx}$ drives a high value. This mode is useful for checking the physical layer of the CAN bus. | | | | | 4 | LBACK | R/W | 0 | Loopback | Mode | | | | 0: Disabled. 1: Enabled. In loopback mode, the data from the transmitter is routed into the receiver. Any data on the receive input is ignored. | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | SILENT | R/W | 0 | Silent Mode | | | | | | Do not transmit data; monitor the bus. Also known as Bus Monitor mode. | | | | | | 0: Disabled. | | | | | | 1: Enabled. | | 2 | BASIC | R/W | 0 | Basic Mode | | | | | | 0: Disabled. | | | | | | 1: Use <b>CANIF1</b> registers as transmit buffer, and use <b>CANIF2</b> registers as receive buffer. | | 1:0 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | ## Register 7: CAN Baud Rate Prescaler Extension (CANBRPE), offset 0x018 This register is used to further divide the bit time set with the BRP bit in the CANBIT register. It is write-enabled by setting the CCE bit in the **CANCTL** register. ## CAN Baud Rate Prescaler Extension (CANBRPE) CAN0 base: 0x4004.0000 Offset 0x018 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:4 | reserved | RO | 0x0000.000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 3:0 | BRPE | R/W | 0x0 | Baud Rate Prescaler Extension | 0x00-0x0F: Extend the BRP bit in the CANBIT register to values up to 1023. The actual interpretation by the hardware is one more than the value programmed by BRPE (MSBs) and BRP (LSBs). # Register 8: CAN IF1 Command Request (CANIF1CRQ), offset 0x020 Register 9: CAN IF2 Command Request (CANIF2CRQ), offset 0x080 A message transfer is started as soon as there is a write of the message object number to the MNUM field when the TXRQST bit in the **CANIF1MCTL** register is set. With this write operation, the BUSY bit is automatically set to indicate that a transfer between the CAN Interface Registers and the internal message RAM is in progress. After a wait time of 3 to 6 CAN\_CLK periods, the transfer between the interface register and the message RAM completes, which then clears the BUSY bit. ### CAN IF1 Command Request (CANIF1CRQ) CAN0 base: 0x4004.0000 Offset 0x020 Type R/W, reset 0x0000.0001 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|------|----|----|----|----|----------|----|------|------|----|-----|-----|---------|-----|-----|-----| | | | | ı | 1 | | | | rese | rved | | | | | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | BUSY | | l | ı | ' | reserved | | J | | | ' | | MN<br>I | UM | | ' | | Туре | RO R/W | R/W | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15 | BUSY | RO | 0 | Busy Flag | | | | | | 0: Cleared when read/write action has finished. | | | | | | 1: Set when a write occurs to the message number in this register. | | 14:6 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | MNUM | R/W | 0x01 | Message Number | Value Selects one of the 32 message objects in the message RAM for data transfer. The message objects are numbered from 1 to 32. Description 0x00 Reserved 0 is not a valid message number; it is interpreted as 0x20, or object 32. 0x01-0x20 Message Number Indicates specified message object 1 to 32. indicates specified message object 1 to 52. 0x21-0x3F Reserved Not a valid message number; values are shifted and it is interpreted as 0x01-0x1F. # Register 10: CAN IF1 Command Mask (CANIF1CMSK), offset 0x024 Register 11: CAN IF2 Command Mask (CANIF2CMSK), offset 0x084 Reading the Command Mask registers provides status for various functions. Writing to the Command Mask registers specifies the transfer direction and selects which buffer registers are the source or target of the data transfer. Note that when a read from the message object buffer occurs when the WRNRD bit is clear and the CLRINTPND and/or NEWDAT bits are set, the interrupt pending and/or new data flags in the message object buffer are cleared. ### CAN IF1 Command Mask (CANIF1CMSK) CAN0 base: 0x4004.0000 Offset 0x024 Type R/W, reset 0x0000.0000 | ,, | , | | | | | | | | | | | | | | | | |------------|-----------|----------|---------|---------|---------|---------|-----------|-------------------------|------------------------|-------------|----------|---------------------------------------|------------|------------|------------|----------| | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | , | | • | | | | ' ' | rese | rved | | | 1 | !<br>! | | | | | Type Reset | RO<br>0 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ľ | reserved | | | | | | | | MASK | ARB | CONTROL | CLRINTPND | NEWDAT / | DATAA | DATAB | | Туре | RO R/W | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | _ | | | | | _ | | | _ | | | | | | | | | | В | Bit/Field | | Nam | ne | Ту | pe | Reset | Des | cription | | | | | | | | | | 31:8 | | reserv | /ed | R | 0 | 0x0000.00 | com | patibility | / with futu | ure proc | the value<br>lucts, the<br>dify-write | value of | a reserv | | | | | 7 | | WRN | RD | R/ | W | 0 | Writ | e, Not R | lead | | | | | | | | | | | | | | | | | | | | address | | | | | | | | | | | | | | Note | bı | uffer can | be clea | and new or red by rea PND and/ | ading fro | m the bu | ıffer (WRI | _ | | | 6 | | MAS | SK | R/ | W | 0 | Acc | ess Mas | k Bits | | | | | | | | | | | | | | | | 0: Mask bits unchanged. | | | | | | | | | | | | | | | | | | | ransfer :<br>rface reç | | + DIR + | MXTD of | the mes | sage obj | ect into t | he | | | 5 | | ARI | В | R/ | W | 0 | Acc | ess Arbi | tration Bi | ts | | | | | | | | | | | | | | | 0: A | rbitratio | n bits und | change | d. | | | | | | | | | | | | | | | ransfer :<br>rface reç | | + XTD | + MSGVAI | L of the r | nessage | object i | nto the | | | 4 | | CONTI | ROL | R/ | W | 0 | Acc | ess Con | trol Bits | | | | | | | | | | | | | | | | 0: C | ontrol bi | its uncha | nged. | | | | | | | | | | | | | | | 1: Tı | ransfer o | ontrol bit | s from t | ne <b>CANIF</b> | nMCTL | register i | into the I | nterface | registers. | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | CLRINTPND | R/W | 0 | Clear Interrupt Pending Bit | | | | | | If WRNRD is set, this bit controls whether the INTPND bit in the CANIFnMCTL register is changed. | | | | | | 0: The INTPND bit in the message object remains unchanged. | | | | | | 1: The INTPND bit is cleared in the message object. | | | | | | If wrnrd is clear and this bit is clear, the interrupt pending status is transferred from the message buffer into the <b>CANIFNMCTL</b> register. | | | | | | If wrnd is clear and this bit is set, the interrupt pending status is cleared in the message buffer. Note that the value of this bit that is transferred to the <b>CANIFNMCTL</b> register always reflects the status of the bits before clearing. | | 2 | NEWDAT / TXRQST | R/W | 0 | NEWDAT / TXRQST Bit | | | | | | If WRNRD is set, this bit can act as a TXRQST bit and request a transmission. Note that when this bit is set, the TXRQST bit in the CANIFNMCTL register is ignored. | | | | | | 0: Transmission is not requested | | | | | | 1: Begin a transmission | | | | | | If wrnrd is clear and this bit is clear, the value of the new data status is transferred from the message buffer into the <b>CANIFNMCTL</b> register. | | | | | | If WRNRD is clear and this bit is set, the new data status is cleared in the message buffer. Note that the value of this bit that is transferred to the <b>CANIFNMCTL</b> register always reflects the status of the bits before clearing. | | 1 | DATAA | R/W | 0 | Access Data Byte 0 to 3 | | | | | | When wrnrd = 1: | | | | | | 0: Data bytes 0-3 are unchanged. | | | | | | 1: Transfer data bytes 0-3 in message object to <b>CANIFnDA1</b> and <b>CANIFnDA2</b> . | | | | | | When wrnrd = 0: | | | | | | 0: Data bytes 0-3 are unchanged. | | | | | | 1: Transfer data bytes 0-3 in <b>CANIFnDA1</b> and <b>CANIFnDA2</b> to the message object. | | 0 | DATAB | R/W | 0 | Access Data Byte 4 to 7 | | | | | | When wrnrd = 1: | | | | | | 0: Data bytes 4-7 are unchanged. | | | | | | 1: Transfer data bytes 4-7 in message object to <b>CANIFnDB1</b> and <b>CANIFnDB2</b> . | | | | | | When wrnrd = 0: | | | | | | 0: Data bytes 4-7 are unchanged. | | | | | | 1: Transfer data bytes 4-7 in <b>CANIFnDB1</b> and <b>CANIFnDB2</b> to the message object. | # Register 12: CAN IF1 Mask 1 (CANIF1MSK1), offset 0x028 Register 13: CAN IF2 Mask 1 (CANIF2MSK1), offset 0x088 The mask information provided in this register accompanies the data (CANIFnDAn), arbitration information (CANIFnARBn), and control information (CANIFnMCTL) to the message object in the message RAM. The mask is used with the ID bit in the CANIFnARBn register for acceptance filtering. Additional mask information is contained in the CANIFnMSK2 register. ### CAN IF1 Mask 1 (CANIF1MSK1) CAN0 base: 0x4004.0000 Offset 0x028 Type R/W, reset 0x0000.FFFF | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MSK | R/W | 0xFFFF | Identifier Mask | When using a 29-bit identifier, these bits are used for bits [15:0] of the ID. The ${\tt MSK}$ field in the **CANIFnMSK2** register are used for bits [28:16] of the ID. When using an 11-bit identifier, these bits are ignored. 0: The corresponding identifier field ( ${\tt ID}$ ) in the message object cannot inhibit the match in acceptance filtering. 1: The corresponding identifier field (ID) is used for acceptance filtering. # Register 14: CAN IF1 Mask 2 (CANIF1MSK2), offset 0x02C Register 15: CAN IF2 Mask 2 (CANIF2MSK2), offset 0x08C This register holds extended mask information that accompanies the CANIFnMSK1 register. #### CAN IF1 Mask 2 (CANIF1MSK2) Name CAN0 base: 0x4004.0000 Bit/Field Offset 0x02C Type R/W, reset 0x0000.FFFF Description Reset Type | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | |-------|----------|-----|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | MXTD | R/W | 0x1 | Mask Extended Identifier | | | | | | 0: The extended identifier bit (XTD in the <b>CANIFnARB2</b> register) has no effect on the acceptance filtering. | | | | | | 1: The extended identifier bit $\mathtt{XTD}$ is used for acceptance filtering. | | 14 | MDIR | R/W | 0x1 | Mask Message Direction | | | | | | 0: The message direction bit (DIR in the <b>CANIFnARB2</b> register) has no effect for acceptance filtering. | | | | | | 1: The message direction bit DIR is used for acceptance filtering. | | 13 | reserved | RO | 0x1 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12:0 | MSK | R/W | 0xFF | Identifier Mask | When using a 29-bit identifier, these bits are used for bits [28:16] of the ID. The MSK field in the **CANIFnMSK1** register are used for bits [15:0] of the ID. When using an 11-bit identifier, MSK [12:2] are used for bits [10:0] of the ID. 0: The corresponding identifier field (ID) in the message object cannot inhibit the match in acceptance filtering. 1: The corresponding identifier field (ID) is used for acceptance filtering. ## Register 16: CAN IF1 Arbitration 1 (CANIF1ARB1), offset 0x030 Register 17: CAN IF2 Arbitration 1 (CANIF2ARB1), offset 0x090 These registers hold the identifiers for acceptance filtering. ### CAN IF1 Arbitration 1 (CANIF1ARB1) CAN0 base: 0x4004.0000 Offset 0x030 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | ID | R/W | 0x0000 | Message Identifier | This bit field is used with the ID field in the CANIFnARB2 register to create the message identifier. When using a 29-bit identifier, bits 15:0 of the CANIFnARB1 register are [15:0] of the ID, while bits 12:0 of the CANIFnARB2 register are [28:16] of the ID. When using an 11-bit identifier, these bits are not used. ## Register 18: CAN IF1 Arbitration 2 (CANIF1ARB2), offset 0x034 Register 19: CAN IF2 Arbitration 2 (CANIF2ARB2), offset 0x094 These registers hold information for acceptance filtering. ### CAN IF1 Arbitration 2 (CANIF1ARB2) CAN0 base: 0x4004.0000 Offset 0x034 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15 | MSGVAL | R/W | 0 | Message Valid 0: The message object is ignored by the message handler. | 1: The message object is configured and ready to be considered by the message handler within the CAN controller. All unused message objects should have this bit cleared during initialization and before clearing the INIT bit in the CANCTL register. The MSGVAL bit must also be cleared before any of the following bits are modified or if the message object is no longer required: the ${ t ID}$ fields in the CANIFnARBn registers, the XTD and DIR bits in the CANIFnARB2 register, or the DLC field in the CANIFnMCTL register. 14 **XTD** R/W 0 Extended Identifier 0: An 11-bit Standard Identifier is used for this message object. 1: A 29-bit Extended Identifier is used for this message object. DIR R/W 13 0 Message Direction 0: Receive. When the TXRQST bit in the CANIFnMCTL register is set, a remote frame with the identifier of this message object is received. On reception of a data frame with matching identifier, that message is stored in this message object. 1: Transmit. When the TXRQST bit in the CANIFnMCTL register is set, the respective message object is transmitted as a data frame. On reception of a remote frame with matching identifier, the TXRQST bit of this message object is set (if RMTEN=1). | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:0 | ID | R/W | 0x000 | Message Identifier | | | | | | This bit field is used with the ID field in the <b>CANIFnARB2</b> register to create the message identifier. | | | | | | When using a 29-bit identifier, $ID[15:0]$ of the <b>CANIFnARB1</b> register are [15:0] of the ID, while these bits, $ID[12:0]$ , are [28:16] of the ID. | | | | | | When using an 11-bit identifier, ${\tt ID[12:2]}$ are used for bits [10:0] of the ID. The ${\tt ID}$ field in the <b>CANIFNARB1</b> register is ignored. | ## Register 20: CAN IF1 Message Control (CANIF1MCTL), offset 0x038 Register 21: CAN IF2 Message Control (CANIF2MCTL), offset 0x098 This register holds the control information associated with the message object to be sent to the Message RAM. ## CAN IF1 Message Control (CANIF1MCTL) CAN0 base: 0x4004.0000 Offset 0x038 Type R/W, reset 0x0000.0000 | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|--------|--------|--------|-------|------|------|-------|--------|-----|----|----------|----|-----|-----|-----|-----| | | | 1 | 1 | | | | | resei | ved | 1 | | | | | | | | Туре | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NEWDAT | MSGLST | INTPND | UMASK | TXIE | RXIE | RMTEN | TXRQST | EOB | | reserved | | | Dl | .C | | | Type | R/W RO | RO | RO | R/W | R/W | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15 | NEWDAT | R/W | 0 | New Data | | | | | | 0: No new data has been written into the data portion of this message object by the message handler since the last time this flag was cleared by the CPU. | | | | | | 1: The message handler or the CPU has written new data into the data portion of this message object. | | 14 | MSGLST | R/W | 0 | Message Lost | | | | | | $\ensuremath{\text{0}}$ : No message was lost since the last time this bit was cleared by the CPU. | | | | | | 1: The message handler stored a new message into this object when NEWDAT was set; the CPU has lost a message. | | | | | | This bit is only valid for message objects when the DIR bit in the <b>CANIFnARB2</b> register clear (receive). | | 13 | INTPND | R/W | 0 | Interrupt Pending | | | | | | 0: This message object is not the source of an interrupt. | | | | | | 1: This message object is the source of an interrupt. The interrupt identifier in the <b>CANINT</b> register points to this message object if there is not another interrupt source with a higher priority. | | 12 | UMASK | R/W | 0 | Use Acceptance Mask | | | | | | 0: Mask ignored. | for acceptance filtering. 1: Use mask (MSK, MXTD, and MDIR bits in the **CANIFnMSKn** registers) | Bit/Field | Name | Туре | Reset | Description | | |-----------|----------|------|-------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | TXIE | R/W | 0 | Transmit Interr | upt Enable | | | | | | | bit in the <b>CANIFnMCTL</b> register is unchanged after a similar similar of a frame. | | | | | | 1: The INTPND transmission of | bit in the <b>CANIFnMCTL</b> register is set after a successful f a frame. | | 10 | RXIE | R/W | 0 | Receive Interru | upt Enable | | | | | | | bit in the <b>CANIFnMCTL</b> register is unchanged after a eption of a frame. | | | | | | 1: The INTPND reception of a f | bit in the <b>CANIFnMCTL</b> register is set after a successful frame. | | 9 | RMTEN | R/W | 0 | Remote Enable | 9 | | | | | | • | tion of a remote frame, the TXRQST bit in the register is left unchanged. | | | | | | 1: At the recep CANIFnMCTL | tion of a remote frame, the TXRQST bit in the register is set. | | 8 | TXRQST | R/W | 0 | Transmit Requ | est | | | | | | 0: This messag | ge object is not waiting for transmission. | | | | | | 1: The transmis | ssion of this message object is requested and is not yet | | 7 | EOB | R/W | 0 | End of Buffer | | | | | | | 0: Message ob<br>object of that F | ject belongs to a FIFO Buffer and is not the last message IFO Buffer. | | | | | | 1: Single mess | age object or last message object of a FIFO Buffer. | | | | | | to build a FIFO | to concatenate two or more message objects (up to 32) buffer. For a single message object (thus not belonging er), this bit must be set. | | 6:4 | reserved | RO | 0x0 | compatibility w | ld not rely on the value of a reserved bit. To provide ith future products, the value of a reserved bit should be used a read-modify-write operation. | | 3:0 | DLC | R/W | 0x0 | Data Length C | ode | | | | | | Value | Description | | | | | | 0x0-0x8 | Specifies the number of bytes in the data frame. | | | | | | 0x9-0xF | Defaults to a data frame with 8 bytes. | | | | | | be defined the identifier at other | n the <b>CANIFnMCTL</b> register of a message object must same as in all the corresponding objects with the same or nodes. When the message handler stores a data frame, the value given by the received message. | June 22, 2010 427 Register 22: CAN IF1 Data A1 (CANIF1DA1), offset 0x03C Register 23: CAN IF1 Data A2 (CANIF1DA2), offset 0x040 Register 24: CAN IF1 Data B1 (CANIF1DB1), offset 0x044 Register 25: CAN IF1 Data B2 (CANIF1DB2), offset 0x048 Register 26: CAN IF2 Data A1 (CANIF2DA1), offset 0x09C Register 27: CAN IF2 Data A2 (CANIF2DA2), offset 0x0A0 Register 28: CAN IF2 Data B1 (CANIF2DB1), offset 0x0A4 Register 29: CAN IF2 Data B2 (CANIF2DB2), offset 0x0A8 These registers contain the data to be sent or that has been received. In a CAN data frame, data byte 0 is the first byte to be transmitted or received and data byte 7 is the last byte to be transmitted or received. In CAN's serial bit stream, the MSB of each byte is transmitted first. ### CAN IF1 Data A1 (CANIF1DA1) CAN0 base: 0x4004.0000 Offset 0x03C Type R/W, reset 0x0000.0000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------|-------------|-------------------------|---------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|----------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|----------| | | | | | | | | rese | rved | | | | | | | | | RO<br>0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | DA | TA | | | | | | | | | R/W<br>0 | | RO 0 15 R/W | RO RO 0 0 15 14 R/W R/W | RO RO RO 0 0 15 14 13 R/W R/W R/W R/W | RO RO RO RO O O O O O O O O O O O O O O | RO RO RO RO RO O O O O O O O O O O O O | RO RO RO RO RO RO O O O O O O O O O O O | RO RO RO RO RO RO RO O O O O O O O O O | RO RO RO RO RO RO RO RO O O O O O O O O | RO O O O O O | RO O O O O O | RO TO TO TO TO THE PROPERTY OF O | RO R | RO R | RO R | RO | | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | DATA | R/W | 0x0000 | Data | The CANIFnDA1 registers contain data bytes 1 and 0; CANIFnDA2 data bytes 3 and 2; CANIFnDB1 data bytes 5 and 4; and CANIFnDB2 data bytes 7 and 6. ## Register 30: CAN Transmission Request 1 (CANTXRQ1), offset 0x100 Register 31: CAN Transmission Request 2 (CANTXRQ2), offset 0x104 The CANTXRQ1 and CANTXRQ2 registers hold the TXRQST bits of the 32 message objects. By reading out these bits, the CPU can check which message object has a transmission request pending. The TXROST bit of a specific message object can be changed by three sources: (1) the CPU via the CANIFnMCTL register, (2) the message handler state machine after the reception of a remote frame, or (3) the message handler state machine after a successful transmission. The CANTXRQ1 register contains the TXRQST bits of the first 16 message objects in the message RAM: the **CANTXRQ2** register contains the TXROST bits of the second 16 message objects. ### CAN Transmission Request 1 (CANTXRQ1) CAN0 base: 0x4004.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | TXRQST | RO | 0x0000 | Transmission Request Bits | <sup>0:</sup> The corresponding message object is not waiting for transmission. <sup>1:</sup> The transmission of the corresponding message object is requested and is not yet done. # Register 32: CAN New Data 1 (CANNWDA1), offset 0x120 Register 33: CAN New Data 2 (CANNWDA2), offset 0x124 The **CANNWDA1** and **CANNWDA2** registers hold the NEWDAT bits of the 32 message objects. By reading these bits, the CPU can check which message object has its data portion updated. The NEWDAT bit of a specific message object can be changed by three sources: (1) the CPU via the **CANIFnMCTL** register, (2) the message handler state machine after the reception of a data frame, or (3) the message handler state machine after a successful transmission. The **CANNWDA1** register contains the NEWDAT bits of the first 16 message objects in the message RAM; the **CANNWDA2** register contains the NEWDAT bits of the second 16 message objects. #### CAN New Data 1 (CANNWDA1) CAN0 base: 0x4004.0000 Offset 0x120 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | NEWDAT | RO | 0x0000 | New Data Bits | <sup>0:</sup> No new data has been written into the data portion of the corresponding message object by the message handler since the last time this flag was cleared by the CPU. <sup>1:</sup> The message handler or the CPU has written new data into the data portion of the corresponding message object. # Register 34: CAN Message 1 Interrupt Pending (CANMSG1INT), offset 0x140 Register 35: CAN Message 2 Interrupt Pending (CANMSG2INT), offset 0x144 The **CANMSG1INT** and **CANMSG2INT** registers hold the INTPND bits of the 32 message objects. By reading these bits, the CPU can check which message object has an interrupt pending. The INTPND bit of a specific message object can be changed through two sources: (1) the CPU via the **CANIFNMCTL** register, or (2) the message handler state machine after the reception or transmission of a frame. This field is also encoded in the **CANINT** register. The **CANMSG1INT** register contains the INTPND bits of the first 16 message objects in the message RAM; the **CANMSG2INT** register contains the INTPND bits of the second 16 message objects. ## CAN Message 1 Interrupt Pending (CANMSG1INT) CAN0 base: 0x4004.0000 Offset 0x140 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | INTPND | RO | 0x0000 | Interrupt Pending Bits | <sup>0:</sup> The corresponding message object is not the source of an interrupt. <sup>1:</sup> The corresponding message object is the source of an interrupt. # Register 36: CAN Message 1 Valid (CANMSG1VAL), offset 0x160 Register 37: CAN Message 2 Valid (CANMSG2VAL), offset 0x164 The **CANMSG1VAL** and **CANMSG2VAL** registers hold the MSGVAL bits of the 32 message objects. By reading these bits, the CPU can check which message object is valid. The message value of a specific message object can be changed with the **CANIFnMCTL** register. The **CANMSG1VAL** register contains the MSGVAL bits of the first 16 message objects in the message RAM; the **CANMSG2VAL** register contains the MSGVAL bits of the second 16 message objects in the message RAM. ### CAN Message 1 Valid (CANMSG1VAL) CAN0 base: 0x4004.0000 Offset 0x160 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MSGVAI | PΩ | 0×0000 | Message Valid Rits | <sup>0:</sup> The corresponding message object is not configured and is ignored by the message handler. <sup>1:</sup> The corresponding message object is configured and should be considered by the message handler. ## 16 Ethernet Controller The Stellaris<sup>®</sup> Ethernet Controller consists of a fully integrated media access controller (MAC) and network physical (PHY) interface. The Ethernet Controller conforms to *IEEE 802.3* specifications and fully supports 10BASE-T and 100BASE-TX standards. The Stellaris® Ethernet Controller module has the following features: - Conforms to the *IEEE 802.3-2002 specification* - 10BASE-T/100BASE-TX IEEE-802.3 compliant. Requires only a dual 1:1 isolation transformer interface to the line - 10BASE-T/100BASE-TX ENDEC, 100BASE-TX scrambler/descrambler - Full-featured auto-negotiation - Multiple operational modes - Full- and half-duplex 100 Mbps - Full- and half-duplex 10 Mbps - Power-saving and power-down modes - Highly configurable - Programmable MAC address - LED activity selection - Promiscuous mode support - CRC error-rejection control - User-configurable interrupts - Physical media manipulation - Automatic MDI/MDI-X cross-over correction - Register-programmable transmit amplitude - Automatic polarity correction and 10BASE-T signal reception ## 16.1 Block Diagram As shown in Figure 16-1 on page 434, the Ethernet Controller is functionally divided into two layers: the Media Access Controller (MAC) layer and the Network Physical (PHY) layer. These layers correspond to the OSI model layers 2 and 1. The CPU accesses the Ethernet Controller via the MAC layer. The MAC layer provides transmit and receive processing for Ethernet frames. The MAC layer also provides the interface to the PHY layer via an internal Media Independent Interface (MII). The PHY layer communicates with the Ethernet bus. Figure 16-1. Ethernet Controller Figure 16-2 on page 434 shows more detail of the internal structure of the Ethernet Controller and how the register set relates to various functions. Figure 16-2. Ethernet Controller Block Diagram ## 16.2 Functional Description Note: A 12.4-k $\Omega$ resistor should be connected between the ERBIAS and ground. The 12.4-k $\Omega$ resistor should have a 1% tolerance and should be located in close proximity to the ERBIAS pin. Power dissipation in the resistor is low, so a chip resistor of any geometry may be used. The functional description of the Ethernet Controller is discussed in the following sections. ### 16.2.1 MAC Operation The following sections decribe the operation of the MAC unit, including an overview of the Ethernet frame format, the MAC layer FIFOs, Ethernet transmission and reception options, and LED indicators. #### 16.2.1.1 Ethernet Frame Format Ethernet data is carried by Ethernet frames. The basic frame format is shown in Figure 16-3 on page 435. Figure 16-3. Ethernet Frame The seven fields of the frame are transmitted from left to right. The bits within the frame are transmitted from least to most significant bit. #### ■ Preamble The Preamble field is used to synchronize with the received frame's timing. The preamble is 7 octets long. #### Start Frame Delimiter (SFD) The SFD field follows the preamble pattern and indicates the start of the frame. Its value is 1010.1011. #### Destination Address (DA) This field specifies destination addresses for which the frame is intended. The LSB (bit 16 of DA oct 1 in the frame, see Table 16-1 on page 436) of the DA determines whether the address is an individual (0), or group/multicast (1) address. #### ■ Source Address (SA) The source address field identifies the station from which the frame was initiated. #### ■ Length/Type Field The meaning of this field depends on its numeric value. This field can be interpreted as length or type code. The maximum length of the data field is 1500 octets. If the value of the Length/Type field is less than or equal to 1500 decimal, it indicates the number of MAC client data octets. If the value of this field is greater than or equal to 1536 decimal, then it is type interpretation. The meaning of the Length/Type field when the value is between 1500 and 1536 decimal is unspecified by the IEEE 802.3 standard. However, the Ethernet Controller assumes type interpretation if the value of the Length/Type field is greater than 1500 decimal. The definition of the Type field is specified in the IEEE 802.3 standard. The first of the two octets in this field is most significant. #### ■ Data The data field is a sequence of octets that is at least 46 in length, up to 1500 in length. Full data transparency is provided so any values can appear in this field. A minimum frame size of 46 octets is required to meet the IEEE standard. If the frame size is too small, the Ethernet Controller automatically appends extra bits (a pad), thus the pad can have a size of 0 to 46 octets. Data padding can be disabled by clearing the PADEN bit in the **Ethernet MAC Transmit Control (MACTCTL)** register. For the Ethernet Controller, data sent/received can be larger than 1500 bytes without causing a Frame Too Long error. Instead, a FIFO overrun error is reported using the FOV bit in the Ethernet MAC Raw Interrupt Status(MACRIS) register when the frame received is too large to fit into the Ethernet Controller's 2K RAM. ■ Frame Check Sequence (FCS) The frame check sequence carries the cyclic redundancy check (CRC) value. The CRC is computed over the destination address, source address, length/type, and data (including pad) fields using the CRC-32 algorithm. The Ethernet Controller computes the FCS value one nibble at a time. For transmitted frames, this field is automatically inserted by the MAC layer, unless disabled by clearing the CRC bit in the **MACTCTL** register. For received frames, this field is automatically checked. If the FCS does not pass, the frame is not placed in the RX FIFO, unless the FCS check is disabled by clearing the BADCRC bit in the **MACRCTL** register. #### 16.2.1.2 MAC Layer FIFOs The Ethernet Controller is capable of simultaneous transmission and reception. This feature is enabled by setting the DUPLEX bit in the **MACTCTL** register. For Ethernet frame transmission, a 2 KB transmit FIFO is provided that can be used to store a single frame. While the *IEEE 802.3 specification* limits the size of an Ethernet frame's payload section to 1500 Bytes, the Ethernet Controller places no such limit. The full buffer can be used, for a payload of up to 2032 bytes (as the first 16 bytes in the FIFO are reserved for destination address, source address and length/type information). For Ethernet frame reception, a 2-KB receive FIFO is provided that can be used to store multiple frames, up to a maximum of 31 frames. If a frame is received, and there is insufficient space in the RX FIFO, an overflow error is indicated using the FOV bit in the **MACRIS** register. For details regarding the TX and RX FIFO layout, refer to Table 16-1 on page 436. Please note the following difference between TX and RX FIFO layout. For the TX FIFO, the Data Length field in the first FIFO word refers to the Ethernet frame data payload, as shown in the 5th to nth FIFO positions. For the RX FIFO, the Frame Length field is the total length of the received Ethernet frame, including the Length/Type bytes and the FCS bits. If FCS generation is disabled by clearing the CRC bit in the **MACTCTL** register, the last word in the TX FIFO must contain the FCS bytes for the frame that has been written to the FIFO. Also note that if the length of the data payload section is not a multiple of 4, the FCS field is not be aligned on a word boundary in the FIFO. However, for the RX FIFO the beginning of the next frame is always on a word boundary. Table 16-1. TX & RX FIFO Organization | FIFO Word Read/Write<br>Sequence | Word Bit Fields | TX FIFO (Write) | RX FIFO (Read) | | | |----------------------------------|-----------------|------------------------------------|----------------------------------------|--|--| | 1st | 7:0 | Data Length Least Significant Byte | Frame Length Least<br>Significant Byte | | | | | 15:8 | Data Length Most Significant Byte | Frame Length Most Significant Byte | | | | | 23:16 | DA oct 1 | | | | | | 31:24 | DA oct 2 | | | | | 2nd | 7:0 | DA oct 3 DA oct 4 | | | | | | 15:8 | | | | | | | 23:16 | DA oct 5 | | | | | | 31:24 | DA | oct 6 | | | Table 16-1. TX & RX FIFO Organization (continued) | FIFO Word Read/Write<br>Sequence | Word Bit Fields | TX FIFO (Write) | RX FIFO (Read) | | | |----------------------------------|-----------------|---------------------------------|----------------|--|--| | 3rd | 7:0 | SA | oct 1 | | | | | 15:8 | SA | oct 2 | | | | | 23:16 | SA | oct 3 | | | | | 31:24 | SA | oct 4 | | | | 4th | 7:0 | 7:0 SA oct 5 | | | | | | 15:8 | SA | oct 6 | | | | | 23:16 | Len/Type Most Significant Byte | | | | | | 31:24 | Len/Type Least Significant Byte | | | | | 5th to nth | 7:0 | dat | data oct n | | | | | 15:8 | data | data oct n+1 | | | | | 23:16 | data | oct n+2 | | | | | 31:24 | data | oct n+3 | | | | last | 7:0 | F | CS 1 | | | | | 15:8 | F | FCS 2 | | | | | 23:16 | F | FCS 3 | | | | | 31:24 | FCS 4 | | | | **Note:** If the CRC bit in the **MACTCTL** register is clear, the FCS bytes must be written with the correct CRC. If the CRC bit is set, the Ethernet Controller automatically writes the FCS bytes. #### 16.2.1.3 Ethernet Transmission Options At the MAC layer, the transmitter can be configured for both full-duplex and half-duplex operation by using the <code>DUPLEX</code> bit in the **MACTCTL** register. The Ethernet Controller automatically generates and inserts the Frame Check Sequence (FCS) at the end of the transmit frame when the CRC bit in the **MACTCTL** register is set. However, for test purposes, this feature can be disabled in order to generate a frame with an invalid CRC by clearing the CRC bit. The *IEEE 802.3 specification* requires that the Ethernet frame payload section be a minimum of 46 bytes. The Ethernet Controller automatically pads the data section if the payload data section loaded into the FIFO is less than the minimum 46 bytes when the PADEN bit in the **MACTCTL** register is set. This feature can be disabled by clearing the PADEN bit. The transmitter must be enabled by setting the TXEN bit in the TCTL register. #### 16.2.1.4 Ethernet Reception Options The Ethernet Controller RX FIFO should be cleared during software initialization. The receiver should first be disabled by clearing the RXEN bit in the **Ethernet MAC Receive Control (MACRCTL)** register, then the FIFO can be cleared by setting the RSTFIFO bit in the **MACRCTL** register. The receiver automatically rejects frames that contain bad CRC values in the FCS field. In this case, a Receive Error interrupt is generated and the receive data is lost. To accept all frames, clear the BADCRC bit in the **MACRCTL** register. In normal operating mode, the receiver accepts only those frames that have a destination address that matches the address programmed into the **Ethernet MAC Individual Address 0 (MACIA0)** and Ethernet MAC Individual Address 1 (MACIA1) registers. However, the Ethernet receiver can also be configured for Promiscuous and Multicast modes by setting the PRMS and AMUL bits in the MACRCTL register. #### 16.2.2 Internal MII Operation For the MII management interface to function properly, the MDIO signal must be connected through a 10k $\Omega$ pull-up resistor to the +3.3 V supply. Failure to connect this pull-up resistor prevents management transactions on this internal MII to function. Note that it is possible for data transmission across the MII to still function since the PHY layer auto-negotiates the link parameters by default. For the MII management interface to function properly, the internal clock must be divided down from the system clock to a frequency no greater than 2.5 MHz. The **Ethernet MAC Management Divider (MACMDV)** register contains the divider used for scaling down the system clock. See page 457 for more details about the use of this register. #### 16.2.3 PHY Operation The Physical Layer (PHY) in the Ethernet Controller includes integrated ENDECs, scrambler/descrambler, dual-speed clock recovery, and full-featured auto-negotiation functions. The transmitter includes an on-chip pulse shaper and a low-power line driver. The receiver has an adaptive equalizer and a baseline restoration circuit required for accurate clock and data recovery. The transceiver interfaces to Category-5 unshielded twisted pair (Cat-5 UTP) cabling for 100BASE-TX applications, and Category-3 unshielded twisted pair (Cat-3 UTP) for 10BASE-T applications. The Ethernet Controller is connected to the line media via dual 1:1 isolation transformers. No external filter is required. #### 16.2.3.1 Clock Selection The Ethernet Controller has an on-chip crystal oscillator which can also be driven by an external oscillator. In this mode of operation, a 25-MHz crystal should be connected between the XTALPPHY and XTALNPHY pins. Alternatively, an external 25-MHz clock input can be connected to the XTALPPHY pin. In this mode of operation, a crystal is not required and the XTALNPHY pin must be tied to ground. #### 16.2.3.2 Auto-Negotiation The Ethernet Controller supports the auto-negotiation functions of Clause 28 of the *IEEE 802.3* standard for 10/100 Mbps operation over copper wiring. This function is controlled via register settings. The auto-negotiation function is turned on by default, and the ANEGEN bit in the **Ethernet PHY Management Register 0 - Control (MR0)** is set after reset. Software can disable the auto-negotiation function by clearing the ANEGEN bit. The contents of the **Ethernet PHY Management Register - Auto-Negotiation Advertisement (MR4)** are reflected to the Ethernet Controller's link partner during auto-negotiation via fast-link pulse coding. Once auto-negotiation is complete, the DPLX and RATE bits in the **Ethernet PHY Management Register 18 - Diagnostic (MR18)** register reflect the actual speed and duplex condition. If auto-negotiation fails to establish a link for any reason, the ANEGF bit in the **MR18** register reflects this and auto-negotiation restarts from the beginning. Setting the RANEG bit in the **MR0** register also causes auto-negotiation to restart. #### 16.2.3.3 Polarity Correction The Ethernet Controller is capable of either automatic or manual polarity reversal for 10BASE-T and auto-negotiation functions. Bits 4 and 5 (RVSPOL and APOL) in the **Ethernet PHY Management Register 16 - Vendor-Specific (MR16)** control this feature. The default is automatic mode, where APOL is clear and RVSPOL indicates if the detection circuitry has inverted the input signal. To enter manual mode, APOL should be set. In manual mode RVSPOL controls the signal polarity. #### 16.2.3.4 MDI/MDI-X Configuration The Ethernet Controller supports the MDI/MDI-X configuration as defined in *IEEE 802.3-2002* specification. The MDI/MDI-X configuration eliminates the need for cross-over cables when connecting to another device, such as a hub. The algorithm is controlled via settings in the **Ethernet PHY Management Register 24 - MDI/MIDIX Control (MR24)**. Refer to page 479 for additional details about these settings. #### 16.2.3.5 Power Management The PHY has two power-saving modes: - Power-Down - Receive Power Management Power-down mode is activated by setting the PWRDN bit in the **MR0** register. When the PHY is in power-down mode, it consumes minimum power. While in the power-down state, the Ethernet Controller still responds to management transactions. Receive power management (RXCC mode) is activated by setting the RXCC bit in the **MR16** register. In this mode of operation, the adaptive equalizer, the clock recovery phase lock loop (PLL), and all other receive circuitry are powered down. As soon as a valid signal is detected, all circuits are automatically powered up to resume normal operation. Note that the RXCC mode is not supported during 10BASE-T operation. #### 16.2.3.6 LED Indicators The Ethernet Controller supports two LED signals that can be used to indicate various states of operation. These signals are mapped to the $\mathtt{LED0}$ and $\mathtt{LED1}$ pins. By default, these pins are configured as GPIO signals ( $\mathtt{PF3}$ and $\mathtt{PF2}$ ). For the PHY layer to drive these signals, they must be reconfigured to their alternate function. See "General-Purpose Input/Outputs (GPIOs)" on page 170 for additional details. The function of these pins is programmable via the PHY layer **Ethernet PHY Management Register 23 - LED Configuration (MR23)**. Refer to page 478 for additional details on how to program these LED functions. ## 16.2.4 Interrupts The Ethernet Controller can generate an interrupt for one or more of the following conditions: - A frame has been received into an empty RX FIFO - A frame transmission error has occurred - A frame has been transmitted successfully - A frame has been received with inadequate room in the RX FIFO (overrun) - A frame has been received with one or more error conditions (for example, FCS failed) - An MII management transaction between the MAC and PHY layers has completed - One or more of the following PHY layer conditions occurs: - Auto-Negotiate Complete - Remote Fault - Link Status Change - Link Partner Acknowledge - Parallel Detect Fault - Page Received - Receive Error - Jabber Event Detected ## 16.3 Initialization and Configuration The following sections describe the hardware and software configuration required to set up the Ethernet Controller. ### 16.3.1 Hardware Configuration Figure 16-4 on page 440 shows the proper method for interfacing the Ethernet Controller to a 10/100BASE-T Ethernet jack. Stellaris Microcontroller PF2/LED1 PF3/LED0 PF3/ Figure 16-4. Interface to an Ethernet Jack The following isolation transformers have been tested and are known to successfully interface to the Ethernet PHY layer. - Isolation Transformers - TDK TLA-6T103 - Bel-Fuse S558-5999-46 - Halo TG22-3506ND - Pulse PE-68515 - Valor ST6118 - YCL 20PMT04 - Isolation transformers in low profile packages (0.100 in/2.5 mm or less) - TDK TLA-6T118 - Halo TG110-S050 - PCA EPF8023G - Isolation transformers with integrated RJ45 connector - TDK TLA-6T704 - Delta RJS-1A08T089A - Isolation transformers with integrated RJ45 connector, LEDs and termination resistors - Pulse J0011D21B/E - Pulse J3011G21DNL ## 16.3.2 Software Configuration To use the Ethernet Controller, it must be enabled by setting the EPHY0 and EMAC0 bits in the **RCGC2** register (see page 114). The following steps can then be used to configure the Ethernet Controller for basic operation. - 1. Program the **MACDIV** register to obtain a 2.5 MHz clock (or less) on the internal MII. Assuming a 20-MHz system clock, the **MACDIV** value should be 0x03 or greater. - 2. Program the MACIA0 and MACIA1 register for address filtering. - **3.** Program the **MACTCTL** register for Auto CRC generation, padding, and full-duplex operation using a value of 0x16. - Program the MACRCTL register to flush the receive FIFO and reject frames with bad FCS using a value of 0x18. - **5.** Enable both the Transmitter and Receive by setting the LSB in both the **MACTCTL** and **MACRCTL** registers. - 6. To transmit a frame, write the frame into the TX FIFO using the Ethernet MAC Data (MACDATA) register. Then set the NEWTX bit in the Ethernet Mac Transmission Request (MACTR) register to initiate the transmit process. When the NEWTX bit has been cleared, the TX FIFO is available for the next transmit frame. - 7. To receive a frame, wait for the NPR field in the Ethernet MAC Number of Packets (MACNP) register to be non-zero. Then begin reading the frame from the RX FIFO by using the MACDATA register. To ensure that the entire packet is received, either use the DriverLib EthernetPacketGet() API or compare the number of bytes received to the Length field from the frame to determine when the packet has been completely read. # 16.4 Ethernet Register Map Table 16-2 on page 442 lists the Ethernet MAC registers. All addresses given are relative to the Ethernet MAC base address of 0x4004.8000. The *IEEE 802.3* standard specifies a register set for controlling and gathering status from the PHY layer. The registers are collectively known as the MII Management registers and are detailed in Section 22.2.4 of the *IEEE 802.3* specification. Table 16-2 on page 442 also lists these MII Management registers. *All addresses given are absolute and are written directly to the REGADR field of the Ethernet MAC Management Control (MACMCTL)* register. The format of registers 0 to 15 are defined by the IEEE specification and are common to all PHY layer implementations. The only variance allowed is for features that may or may not be supported by a specific PHY implementation. Registers 16 to 31 are vendor-specific registers, used to support features that are specific to a vendor's PHY implementation. Vendor-specific registers not listed are reserved. Table 16-2. Ethernet Register Map | Offset | Name | Туре | Reset | Description | See<br>page | |-----------|----------------|-------|-------------|--------------------------------------------------------------------------------------|-------------| | Ethernet | MAC | | | | | | 0x000 | MACRIS/MACIACK | R/W1C | 0x0000.0000 | Ethernet MAC Raw Interrupt Status/Acknowledge | 444 | | 0x004 | MACIM | R/W | 0x0000.007F | Ethernet MAC Interrupt Mask | 447 | | 0x008 | MACRCTL | R/W | 0x0000.0008 | Ethernet MAC Receive Control | 448 | | 0x00C | MACTCTL | R/W | 0x0000.0000 | Ethernet MAC Transmit Control | 449 | | 0x010 | MACDATA | R/W | 0x0000.0000 | Ethernet MAC Data | 450 | | 0x014 | MACIA0 | R/W | 0x0000.0000 | Ethernet MAC Individual Address 0 | 452 | | 0x018 | MACIA1 | R/W | 0x0000.0000 | Ethernet MAC Individual Address 1 | 453 | | 0x01C | MACTHR | R/W | 0x0000.003F | Ethernet MAC Threshold | 454 | | 0x020 | MACMCTL | R/W | 0x0000.0000 | Ethernet MAC Management Control | 456 | | 0x024 | MACMDV | R/W | 0x0000.0080 | Ethernet MAC Management Divider | 457 | | 0x02C | MACMTXD | R/W | 0x0000.0000 | Ethernet MAC Management Transmit Data | 458 | | 0x030 | MACMRXD | R/W | 0x0000.0000 | Ethernet MAC Management Receive Data | 459 | | 0x034 | MACNP | RO | 0x0000.0000 | Ethernet MAC Number of Packets | 460 | | 0x038 | MACTR | R/W | 0x0000.0000 | Ethernet MAC Transmission Request | 461 | | MII Manaç | gement | | | | | | - | MR0 | R/W | 0x3100 | Ethernet PHY Management Register 0 – Control | 462 | | - | MR1 | RO | 0x7849 | Ethernet PHY Management Register 1 – Status | 464 | | - | MR2 | RO | 0x000E | Ethernet PHY Management Register 2 – PHY Identifier 1 | 466 | | - | MR3 | RO | 0x7237 | Ethernet PHY Management Register 3 – PHY Identifier 2 | 467 | | - | MR4 | R/W | 0x01E1 | Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement | 468 | | - | MR5 | RO | 0x0000 | Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability | 470 | | - | MR6 | RO | 0x0000 | Ethernet PHY Management Register 6 – Auto-Negotiation Expansion | 471 | | - | MR16 | R/W | 0x0140 | Ethernet PHY Management Register 16 – Vendor-Specific | 472 | | - | MR17 | R/W | 0x0000 | Ethernet PHY Management Register 17 – Interrupt Control/Status | 474 | | - | MR18 | RO | 0x0000 | Ethernet PHY Management Register 18 – Diagnostic | 476 | Table 16-2. Ethernet Register Map (continued) | Offset | Name | Type | Reset | Description | See<br>page | |--------|------|------|--------|-----------------------------------------------------------|-------------| | - | MR19 | R/W | 0x4000 | Ethernet PHY Management Register 19 – Transceiver Control | 477 | | - | MR23 | R/W | 0x0010 | Ethernet PHY Management Register 23 – LED Configuration | 478 | | - | MR24 | R/W | 0x00C0 | Ethernet PHY Management Register 24 –MDI/MDIX Control | 479 | # 16.5 Ethernet MAC Register Descriptions The remainder of this section lists and describes the Ethernet MAC registers, in numerical order by address offset. Also see "MII Management Register Descriptions" on page 461. ## Register 1: Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK), offset 0x000 The MACRIS/MACIACK register is the interrupt status and acknowledge register. On a read, this register gives the current status value of the corresponding interrupt prior to masking. On a write, setting any bit clears the corresponding interrupt status bit. #### Reads Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK) Base 0x4004.8000 Offset 0x000 Type RO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINT | RO | 0 | PHY Interrupt | | | | | | When set, indicates that an enabled interrupt in the PHY layer has occurred. <b>MR17</b> in the PHY must be read to determine the specific PHY event that triggered this interrupt. | | 5 | MDINT | RO | 0 | MII Transaction Complete | | | | | | When set, indicates that a transaction (read or write) on the MII interface has completed successfully. | | 4 | RXER | RO | 0 | Receive Error | | | | | | This bit indicates that an error was encountered on the receiver. The possible errors that can cause this interrupt bit to be set are: | | | | | | <ul> <li>A receive error occurs during the reception of a frame (100 Mb/s only).</li> </ul> | | | | | | ■ The frame is not an integer number of bytes (dribble bits) due to an alignment error. | | | | | | ■ The CRC of the frame does not pass the FCS check. | | | | | | ■ The length/type field is inconsistent with the frame data size when interpreted as a length field. | | 3 | FOV | RO | 0 | FIFO Overrun | | | | | | When set, indicates that an overrun was encountered on the receive FIFO. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | TXEMP | RO | 0 | Transmit FIFO Empty | | | | | | When set, indicates that the packet was transmitted and that the TX FIFO is empty. | | 1 | TXER | RO | 0 | Transmit Error | | | | | | When set, indicates that an error was encountered on the transmitter. The possible errors that can cause this interrupt bit to be set are: | | | | | | ■ The data length field stored in the TX FIFO exceeds 2032 decimal (buffer length - 16 bytes of header data). The frame is not sent when this error occurs. | | | | | | ■ The retransmission attempts during the backoff process have exceeded the maximum limit of 16 decimal. | | 0 | RXINT | RO | 0 | Packet Received | | | | | | When set indicates that at least one nacket has been received and is | When set, indicates that at least one packet has been received and is stored in the receiver FIFO. #### Writes Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK) Base 0x4004.8000 Offset 0x000 Type WO, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:7 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINT | W1C | 0 | Clear PHY Interrupt Setting this bit clears the PHYINT interrupt in the MACRIS register. | | 5 | MDINT | W1C | 0 | Clear MII Transaction Complete Setting this bit clears the MDINT interrupt in the MACRIS register. | | 4 | RXER | W1C | 0 | Clear Receive Error Setting this bit clears the RXER interrupt in the MACRIS register. | | 3 | FOV | W1C | 0 | Clear FIFO Overrun Setting this bit clears the FOV interrupt in the MACRIS register. | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------| | 2 | TXEMP | W1C | 0 | Clear Transmit FIFO Empty Setting this bit clears the TXEMP interrupt in the MACRIS register. | | 1 | TXER | W1C | 0 | Clear Transmit Error Setting this bit clears the TXER interrupt in the MACRIS register and resets the TX FIFO write pointer. | | 0 | RXINT | W1C | 0 | Clear Packet Received Setting this bit clears the RXINT interrupt in the MACRIS register. | ## Register 2: Ethernet MAC Interrupt Mask (MACIM), offset 0x004 This register allows software to enable/disable Ethernet MAC interrupts. Clearing a bit disables the interrupt, while setting the bit enables it. #### Ethernet MAC Interrupt Mask (MACIM) Base 0x4004.8000 Offset 0x004 Type R/W, reset 0x0000.007F | | | | - | | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Туре | Reset | Description | | 31:7 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 6 | PHYINTM | R/W | 1 | Mask PHY Interrupt | | | | | | Clearing this bit masks the ${\tt PHYINT}$ bit in the $\textbf{MACRIS}$ register from being set. | | 5 | MDINTM | R/W | 1 | Mask MII Transaction Complete | | | | | | Clearing this bit masks the ${\tt MDINT}$ bit in the $\textbf{MACRIS}$ register from being set. | | 4 | RXERM | R/W | 1 | Mask Receive Error | | | | | | Clearing this bit masks the ${\tt RXER}$ bit in the $\textbf{MACRIS}$ register from being set. | | 3 | FOVM | R/W | 1 | Mask FIFO Overrun | | | | | | Clearing this bit masks the ${\tt FOV}$ bit in the $\textbf{MACRIS}$ register from being set. | | 2 | TXEMPM | R/W | 1 | Mask Transmit FIFO Empty | | | | | | Clearing this bit masks the ${\tt TXEMP}$ bit in the $\textbf{MACRIS}$ register from being set. | | 1 | TXERM | R/W | 1 | Mask Transmit Error | | | | | | Clearing this bit masks the ${\tt TXER}$ bit in the $\textbf{MACRIS}$ register from being set. | | 0 | RXINTM | R/W | 1 | Mask Packet Received | | | | | | Clearing this bit masks the $\mathtt{RXINT}$ bit in the $\textbf{MACRIS}$ register from being set. | ## Register 3: Ethernet MAC Receive Control (MACRCTL), offset 0x008 This register configures the receiver and controls the types of frames that are received. It is important to note that when the receiver is enabled, all valid frames with a broadcast address of FF-FF-FF-FF-FF in the Destination Address field are received and stored in the RX FIFO, even if the AMUL bit is not set. #### Ethernet MAC Receive Control (MACRCTL) Base 0x4004.8000 Offset 0x008 Type R/W, reset 0x0000.0008 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x0000.000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | RSTFIFO | R/W | 0 | Clear Receive FIFO | | | | | | When set, this bit clears the receive FIFO. This should be done when software initialization is performed. | | | | | | It is recommended that the receiver be disabled (RXEN = 0), before a reset is initiated (RSTFIFO = 1). This sequence flushes and resets the RX FIFO. | | | | | | This bit is automatically cleared when read. | | 3 | BADCRC | R/W | 1 | Enable Reject Bad CRC | | | | | | When set, the BADCRC bit enables the rejection of frames with an incorrectly calculated CRC. If a bad CRC is encountered, the RXER bit in the <b>MACRIS</b> register is set and the receiver FIFO is reset. | | 2 | PRMS | R/W | 0 | Enable Promiscuous Mode | | | | | | When set, the $\tt PRMS$ bit enables Promiscuous mode, which accepts all valid frames, regardless of the specified Destination Address. | | 1 | AMUL | R/W | 0 | Enable Multicast Frames | | | | | | When set, the ${\tt AMUL}$ bit enables the reception of multicast frames. | | 0 | RXEN | R/W | 0 | Enable Receiver | | | | | | When set the $\tt RXEN$ bit enables the Ethernet receiver. When this bit is clear, the receiver is disabled and all frames are ignored. | ## Register 4: Ethernet MAC Transmit Control (MACTCTL), offset 0x00C This register configures the transmitter and controls the frames that are transmitted. Ethernet MAC Transmit Control (MACTCTL) Base 0x4004.8000 Offset 0x00C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:5 | reserved | RO | 0x0000.000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 4 | DUPLEX | R/W | 0 | Enable Duplex Mode | | | | | | When set, this bit enables Duplex mode, allowing simultaneous transmission and reception. | | 3 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 2 | CRC | R/W | 0 | Enable CRC Generation | | | | | | When set this bit enables the automatic generation of the CRC and its placement at the end of the packet. If this bit is clear, the frames placed in the TX FIFO are sent exactly as they are written into the FIFO. | | | | | | Note that this bit should generally be set. | | 1 | PADEN | R/W | 0 | Enable Packet Padding | | | | | | When set, this bit enables the automatic padding of packets that do not meet the minimum frame size. | | | | | | Note that this bit should generally be set. | | 0 | TXEN | R/W | 0 | Enable Transmitter | | | | | | When set, this bit enables the transmitter. When this bit is clear, the | transmitter is disabled. ### Register 5: Ethernet MAC Data (MACDATA), offset 0x010 Important: Use caution when reading this register. Performing a read may change bit status. This register enables software to access the TX and RX FIFOs. Reads from this register return the data stored in the RX FIFO from the location indicated by the read pointer. The read pointer is then auto incremented to the next RX FIFO location. Reading from the RX FIFO when a frame has not been received or is in the process of being received will return indeterminate data and not increment the read pointer. Writes to this register store the data in the TX FIFO at the location indicated by the write pointer. The write pointer is the auto incremented to the next TX FIFO location. Writing more data into the TX FIFO than indicated in the length field will result in the data being lost. Writing less data into the TX FIFO than indicated in the length field will result in indeterminate data being appended to the end of the frame to achieve the indicated length. Attempting to write the next frame into the TX FIFO before transmission of the first has completed will result in the data being lost. There is no mechanism for randomly accessing bytes in either the RX or TX FIFOs. Data must be read from the RX FIFO sequentially and stored in a buffer for further processing. Once a read has been performed, the data in the FIFO cannot be re-read. Data must be written to the TX FIFO sequentially. If an error is made in placing the frame into the TX FIFO, the write pointer can be reset to the start of the TX FIFO by writing the TXER bit of the MACIACK register and then the data re-written. #### Reads #### Ethernet MAC Data (MACDATA) Base 0x4004.8000 Offset 0x010 Type RO, reset 0x0000.0000 The RXDATA bits represent the next word of data stored in the RX FIFO. #### Writes #### Ethernet MAC Data (MACDATA) Base 0x4004.8000 Offset 0x010 Type WO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------------|--------------------| | 31:0 | TXDATA | WO | 0x0000.0000 | Transmit FIFO Data | The $\ensuremath{\mathtt{TXDATA}}$ bits represent the next word of data to place in the TX FIFO for transmission. ### Register 6: Ethernet MAC Individual Address 0 (MACIA0), offset 0x014 This register enables software to program the first four bytes of the hardware MAC address of the Network Interface Card (NIC). (The last two bytes are in MACIA1). The 6-byte Individual Address is compared against the incoming Destination Address fields to determine whether the frame should be received. Ethernet MAC Individual Address 0 (MACIA0) Base 0x4004.8000 Offset 0x014 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------| | 31:24 | MACOCT4 | R/W | 0x00 | MAC Address Octet 4 | | | | | | The MACOCT4 bits represent the fourth octet of the MAC address used to uniquely identify the Ethernet Controller. | | 23:16 | MACOCT3 | R/W | 0x00 | MAC Address Octet 3 | | | | | | The MACOCT3 bits represent the third octet of the MAC address used to uniquely identify the Ethernet Controller. | | 15:8 | MACOCT2 | R/W | 0x00 | MAC Address Octet 2 | | | | | | The ${\tt MACOCT2}$ bits represent the second octet of the MAC address used to uniquely identify the Ethernet Controller. | | 7:0 | MACOCT1 | R/W | 0x00 | MAC Address Octet 1 | The MACOCT1 bits represent the first octet of the MAC address used to uniquely identify the Ethernet Controller. ## Register 7: Ethernet MAC Individual Address 1 (MACIA1), offset 0x018 This register enables software to program the last two bytes of the hardware MAC address of the Network Interface Card (NIC). (The first four bytes are in MACIAO). The 6-byte IAR is compared against the incoming Destination Address fields to determine whether the frame should be received. Ethernet MAC Individual Address 1 (MACIA1) Base 0x4004.8000 Offset 0x018 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:8 | MACOCT6 | R/W | 0x00 | MAC Address Octet 6 | | | | | | The ${\tt MACOCT6}$ bits represent the sixth octet of the MAC address used to uniquely identify each Ethernet Controller. | | 7:0 | MACOCT5 | R/W | 0x00 | MAC Address Octet 5 | The MACOCT5 bits represent the fifth octet of the MAC address used to uniquely identify the Ethernet Controller. ## Register 8: Ethernet MAC Threshold (MACTHR), offset 0x01C In order to increase the transmission rate, it is possible to program the Ethernet Controller to begin transmission of the next frame prior to the completion of the transmission of the current frame. Note: Extreme care must be used when implementing this function. Software must be able to guarantee that the complete frame is able to be stored in the transmission FIFO prior to the completion of the transmission frame. This register enables software to set the threshold level at which the transmission of the frame begins. If the THRESH bits are set to 0x3F, which is the reset value, the early transmission feature is disabled, and transmission does not start until the NEWTX bit is set in the **MACTR** register. Writing the THRESH bits to any value besides 0x3F enables the early transmission feature. Once the byte count of data in the TX FIFO reaches the value derived from the THRESH bits as shown below, transmission of the frame begins. When THRESH is set to all 0s, transmission of the frame begins after 4 bytes (a single write) are stored in the TX FIFO. Each increment of the THRESH bit field waits for an additional 32 bytes of data (eight writes) to be stored in the TX FIFO. Therefore, a value of 0x01 causes the transmitter to wait for 36 bytes of data to be written while a value of 0x02 makes the wait equal to 68 bytes of written data. In general, early transmission starts when: ``` Number of Bytes >= 4 (THRESH x 8 + 1) ``` Reaching the threshold level has the same effect as setting the NEWTX bit in the **MACTR** register. Transmission of the frame begins and then the number of bytes indicated by the Data Length field is transmitted. Because under-run checking is not performed, if any event, such as an interrupt, delays the filling of the FIFO, the tail pointer may reach and pass the write pointer in the TX FIFO. In this event, indeterminate values are transmitted rather than the end of the frame. Therefore, sufficient bus bandwidth for writing to the TX FIFO must be guaranteed by the software. If a frame smaller than the threshold level must be sent, the NEWTX bit in the **MACTR** register must be set with an explicit write. This initiates the transmission of the frame even though the threshold limit has not been reached. If the threshold level is set too small, it is possible for the transmitter to underrun. If this occurs, the transmit frame is aborted, and a transmit error occurs. Note that in this case, the TXER bit in the MACRIS is not set meaning that the CPU receives no indication that a transmit error happened. #### Ethernet MAC Threshold (MACTHR) Base 0x4004.8000 Offset 0x01C | Bit/Field | Name | Type | Reset | Description | |-----------|--------|------|-------|-----------------| | 5:0 | THRESH | R/W | 0x3F | Threshold Value | The $\tt THRESH$ bits represent the early transmit threshold. Once the amount of data in the TX FIFO exceeds the value represented by the above equation, transmission of the packet begins. ## Register 9: Ethernet MAC Management Control (MACMCTL), offset 0x020 This register enables software to control the transfer of data to and from the MII Management registers in the Ethernet PHY layer. The address, name, type, reset configuration, and functional description of each of these registers can be found in Table 16-2 on page 442 and in "MII Management Register Descriptions" on page 461. In order to initiate a *read* transaction from the MII Management registers, the WRITE bit must be cleared during the same cycle that the START bit is set. In order to initiate a *write* transaction to the MII Management registers, the WRITE bit must be set during the same cycle that the START bit is set. #### Ethernet MAC Management Control (MACMCTL) Base 0x4004.8000 Offset 0x020 Type R/W, reset 0x0000.0000 | _ | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------|----------|----|----|----|----|----|----|------|------|--------|-----|--------|----------|-------|-------|-----| | | | | | | | | | rese | rved | | • | | 1 | | | | | Type | RO | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | reserved | | | | | | | | | REGADR | | I<br>I | reserved | WRITE | START | | | Туре | RO R/W | R/W | R/W | R/W | R/W | RO | R/W | R/W | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:3 | REGADR | R/W | 0x0 | MII Register Address | | | | | | The REGADR bit field represents the MII Management register address for the next MII management interface transaction. Refer to Table 16-2 on page 442 for the PHY register offsets. | | | | | | Note that any address that is not valid in the register map should not be written to and any data read should be ignored. | | 2 | reserved | RO | 0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | WRITE | R/W | 0 | MII Register Transaction Type | | | | | | The WRITE bit represents the operation of the next MII management interface transaction. If WRITE is set, the next operation is a write; if WRITE is clear, the next transaction is a read. | | 0 | START | R/W | 0 | MII Register Transaction Enable | | | | | | The START bit represents the initiation of the next MII management interface transaction. When this bit is set, the MII register located at REGADR is read (WRITE=0) or written (WRITE=1). | ## Register 10: Ethernet MAC Management Divider (MACMDV), offset 0x024 This register enables software to set the clock divider for the Management Data Clock (MDC). This clock is used to synchronize read and write transactions between the system and the MII Management registers. The frequency of the MDC clock can be calculated from the following formula: $$F_{mdc} = \frac{F_{ipclk}}{2 \times (MACDVR + 1)}$$ The clock divider must be written with a value that ensures that the MDC clock does not exceed a frequency of 2.5 MHz. #### Ethernet MAC Management Divider (MACMDV) Base 0x4004.8000 Offset 0x024 Type R/W, reset 0x0000.0080 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:8 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:0 | DIV | R/W | 0x80 | Clock Divider | The t DIV bits are used to set the clock divider for the MDC clock used to transmit data between the MAC and PHY layers over the serial MII interface. ## Register 11: Ethernet MAC Management Transmit Data (MACMTXD), offset 0x02C This register holds the next value to be written to the MII Management registers. #### Ethernet MAC Management Transmit Data (MACMTXD) Base 0x4004.8000 Offset 0x02C Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MDTX | R/W | 0x0000 | MII Register Transmit Data | The $\mathtt{MDTX}$ bits represent the data that will be written in the next MII management transaction. ## Register 12: Ethernet MAC Management Receive Data (MACMRXD), offset 0x030 This register holds the last value read from the MII Management registers. Ethernet MAC Management Receive Data (MACMRXD) Base 0x4004.8000 Offset 0x030 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | reserved | RO | 0x0000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 15:0 | MDRX | R/W | 0x0000 | MII Register Receive Data | The MDRX bits represent the data that was read in the previous MII management transaction. ## Register 13: Ethernet MAC Number of Packets (MACNP), offset 0x034 This register holds the number of frames that are currently in the RX FIFO. When $\mathtt{NPR}$ is 0, there are no frames in the RX FIFO, and the RXINT bit is clear. When $\mathtt{NPR}$ is any other value, at least one frame is in the RX FIFO, and the RXINT bit in the **MACRIS** register is set. Note: The FCS bytes are not included in the NPR value. As a result, the NPR value could be zero before the FCS bytes are read from the FIFO. In addition, a new packet could be received before the NPR value reaches zero. To ensure that the entire packet is received, either use the DriverLib EthernetPacketGet() API or compare the number of bytes received to the Length field from the frame to determine when the packet has been completely read. #### Ethernet MAC Number of Packets (MACNP) Base 0x4004.8000 Offset 0x034 Type RO, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:6 | reserved | RO | 0x0000.00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 5:0 | NPR | RO | 0x00 | Number of Packets in Receive FIFO | The NPR bits represent the number of packets stored in the RX FIFO. While the NPR field is greater than 0, the RXINT interrupt in the **MACRIS** register is set. ## Register 14: Ethernet MAC Transmission Request (MACTR), offset 0x038 This register enables software to initiate the transmission of the frame currently located in the TX FIFO. Once the frame has been transmitted from the TX FIFO or a transmission error has been encountered, the NEWTX bit is automatically cleared. Ethernet MAC Transmission Request (MACTR) Base 0x4004.8000 Offset 0x038 Type R/W, reset 0x0000.0000 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:1 | reserved | RO | 0x0000.000 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 0 | NEWTX | R/W | 0 | New Transmission | When set, the NEWTX bit initiates an Ethernet transmission once the packet has been placed in the TX FIFO. This bit is cleared once the transmission has been completed. If early transmission is being used (see the MACTHR register), this bit does not need to be set. # 16.6 MII Management Register Descriptions The *IEEE 802.3 standard* specifies a register set for controlling and gathering status from the PHY layer. The registers are collectively known as the MII Management registers. All addresses given are absolute. Addresses not listed are reserved; these addresses should not be written to and any data read should be ignored. Also see "Ethernet MAC Register Descriptions" on page 443. # Register 15: Ethernet PHY Management Register 0 – Control (MR0), address 0x00 This register enables software to configure the operation of the PHY layer. The default settings of these registers are designed to initialize the Ethernet Controller to a normal operational mode without configuration. #### Ethernet PHY Management Register 0 – Control (MR0) Base 0x4004.8000 Address 0x00 Type R/W, reset 0x3100 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|----------|----------|----------|----------|----------|----------|----------|------------|-----------------------------|-----------|----------|----------------------------------|----------|------------|-------------| | | RESET | LOOPBK | SPEEDSL | ANEGEN | PWRDN | ISO | RANEG | DUPLEX | COLT | | | | reserved | | • | | | Type<br>Reset | R/W<br>0 | R/W<br>0 | R/W<br>1 | R/W<br>1 | R/W<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>1 | R/W<br>0 | E | Bit/Field | | Nam | ne | Тур | ре | Reset | Desc | cription | | | | | | | | | | 15 | | RESI | ET | R/ | W | 0 | Rese | et Regis | ters | | | | | | | | | | | | | | | | and | reinitiali | | nal state | machin | er register<br>es. Once<br>ware. | | | | | | 14 | | LOOF | PBK | R/ | W | 0 | Loop | oback M | ode | | | | | | | | | | | | | | | | igno | | | | | ck mode o<br>the data t | | | | | | 13 | | SPEE | DSL | R/ | W | 1 | Spe | ed Seled | ct | | | | | | | | | | | | | | | | Valu | ue Desc | ription | | | | | | | | | | | | | | | | 1 | Enat | oles the 1 | 00 Mb/s | mode c | of operation | n (100 | BASE-TX | <b>(</b> ). | | | | | | | | | | 0 | Enat | oles the 1 | 0 Mb/s r | node of | operation | (10BA | SE-T). | | | | 12 | | ANEG | SEN | R/ | W | 1 | Auto | -Negotia | ation Ena | able | | | | | | | | | | | | | | | Whe | en set, th | nis bit ena | ables the | auto-ne | egotiation | proces | SS. | | | | 11 | | PWR | DN | R/ | W | 0 | Pow | er Dowr | 1 | | | | | | | | | | | | | | | | | | nis bit pla<br>a on the | | | er into a l<br>nored. | ow-pov | ver consu | ıming | | | 10 | | ISC | ) | R/ | W | 0 | Isola | ate | | | | | | | | | | | | | | | | | | - | | | | it and rec | | ta paths | and | | | 9 | | RANI | EG | R/ | W | 0 | Rest | tart Auto | -Negotia | tion | | | | | | | | | | | | | | | | | is bit rest<br>, this bit i | | | gotiation p<br>dware. | rocess | . Once the | e restart | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | DUPLEX | R/W | 1 | Set Duplex Mode | | | | | | Value Description | | | | | | Enables the Full-Duplex mode of operation. This bit can be<br>set by software in a manual configuration process or by the<br>auto-negotiation process. | | | | | | 0 Enables the Half-Duplex mode of operation. | | 7 | COLT | R/W | 0 | Collision Test | | | | | | When set, this bit enables the Collision Test mode of operation. The ${\tt COLT}$ bit is set after the initiation of a transmission and is cleared once the transmission is halted. | | 6:0 | reserved | R/W | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | These bits should always be written as zero. | ## Register 16: Ethernet PHY Management Register 1 – Status (MR1), address 0x01 This register enables software to determine the capabilities of the PHY layer and perform its initialization and operation appropriately. Ethernet PHY Management Register 1 – Status (MR1) Base 0x4004.8000 Address 0x01 Type RO, reset 0x7849 | 71- | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |---------------|---------------|----------|---------|------------|---------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------|----------|------------------------|-----------|-----------|---------|--|--| | | reserved | 100X_F | 100X_H | 10T_F | 10T_H | | reser | ved | | MFPS | ANEGC | RFAULT | ANEGA | LINK | JAB | EXTD | | | | Type<br>Reset | RO<br>0 | RO<br>1 | RO<br>1 | RO<br>1 | RO<br>1 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>1 | RO<br>0 | RC<br>0 | RO<br>1 | RO<br>0 | RC<br>0 | RO<br>1 | | | | E | Bit/Field | | Nam | ne | Тур | ре | Reset | Des | cription | | | | | | | | | | | | 15 | reserved | | | R | ) | 0 | com | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | | | | | 14 | | | 100X_F | | RO | | 1 | 100 | 100BASE-TX Full-Duplex Mode | | | | | | | | | | | | | | | | | | | When set, this bit indicates that the Ethernet Controller is capable of supporting 100BASE-TX Full-Duplex mode. | | | | | | | | | | | | 13 | | | 100X | _H | RO | | 1 | 100 | 100BASE-TX Half-Duplex Mode | | | | | | | | | | | | | | | | | | | | When set, this bit indicates that the Ethernet Controller is capable of supporting 100BASE-TX Half-Duplex mode. | | | | | | | | | | | | 12 | | 10T_ | _F | R | ) | 1 | 10B | ASE-T F | ull-Duple | ex Mode | | | | | | | | | | | | | | | | | | When set, this bit indicates that the Ethernet Controller is capable of 10BASE-T Full-Duplex mode. | | | | | | | | | | | | 11 | | 10T_ | <u>.</u> H | RO 1 | | | 10B | 10BASE-T Half-Duplex Mode | | | | | | | | | | | | | | | | | | | | | | licates th<br>T Half-D | | thernet C<br>ode. | Controlle | r is capa | ble of | | | | | 10:7 reserved | | /ed | RO 0 | | 0 | com | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | | | | | | | | | | | | 6 | | MFP | S | R | ) | 1 | Man | agemen | t Frames | s with Pr | eamble : | Suppress | sed | | | | | | | | | | | | | | | | | | | anagement the prea | | | • | | | | | 5 | | ANEC | GC . | R | ) | 0 | Auto | -Negotia | ation Co | mplete | | | | | | | | | | | | | | | | | When set, this bit indicates that the auto-negotiation process completed and that the extended registers defined by the auto-negotiation protocol are valid. | | | | | | | as been | | | | | | 4 | | RFAU | JLT | R | 0 | 0 | Rem | note Fau | It | | | | | | | | | | | | | | | | | | dete | - | is bit rer | | | ote fault<br>s read, e | | | | | | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | ANEGA | RO | 1 | Auto-Negotiation | | | | | | When set, this bit indicates that the Ethernet Controller has the ability to perform auto-negotiation. | | 2 | LINK | RO | 0 | Link Made | | | | | | When set, this bit indicates that a valid link has been established by the Ethernet Controller. | | 1 | JAB | RC | 0 | Jabber Condition | | | | | | When set, this bit indicates that a jabber condition has been detected by the Ethernet Controller. This bit remains set until it is read, even if the jabber condition no longer exists. | | 0 | EXTD | RO | 1 | Extended Capabilities | | | | | | When set, this bit indicates that the Ethernet Controller provides an extended set of capabilities that can be accessed through the extended register set. | # Register 17: Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2), address 0x02 This register, along with **MR3**, provides a 32-bit value indicating the manufacturer, model, and revision information. Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2) Base 0x4004.8000 Address 0x02 Type RO, reset 0x000E This field, along with the ${\tt OUI[5:0]}$ field in MR3, makes up the Organizationally Unique Identifier indicating the PHY manufacturer. # Register 18: Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3), address 0x03 This register, along with **MR2**, provides a 32-bit value indicating the manufacturer, model, and revision information. Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3) Base 0x4004.8000 Address 0x03 Type RO, reset 0x7237 | Bit/Field | Name | Type | Reset | Description | |-----------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | OUI[5:0] | RO | 0x1C | Organizationally Unique Identifier[5:0] | | | | | | This field, along with the OUI[21:6] field in <b>MR2</b> , makes up the Organizationally Unique Identifier indicating the PHY manufacturer. | | 9:4 | MN | RO | 0x23 | Model Number | | | | | | The ${\tt MN}$ field represents the Model Number of the PHY. | | 3:0 | RN | RO | 0x7 | Revision Number | The ${\tt RN}$ field represents the Revision Number of the PHY implementation. # Register 19: Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4), address 0x04 This register provides the advertised abilities of the Ethernet Controller used during auto-negotiation. Bits 8:5 represent the Technology Ability Field bits. This field can be overwritten by software to auto-negotiate to an alternate common technology. Writing to this register has no effect until auto-negotiation is re-initiated by setting the RANEG bit in the **MR0** register. Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4) Base 0x4004.8000 Address 0x04 Type R/W, reset 0x01E1 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---------|----------|------------|---------|----------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------|------------------|-----------|---------|---------|---------|--| | | NP | reserved | RF | | reserved | | _ | A3 A2 | | A1 | A0 | | | S | 1 | ' | | | Type<br>Reset | RO<br>0 | RO<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | R/W<br>1 | R/W<br>1 | R/W<br>1 | R/W<br>1 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>0 | RO<br>1 | | | Bit/Field | | | Name | | Ту | ре | Reset | Des | Description | | | | | | | | | | 15 NP | | | <b>o</b> | R | 0 | 0 | Nex | t Page | | | | | | | | | | | | | | | | | | Pag | When set, this bit indicates the Ethernet Controller is capable<br>Page exchanges to provide more detailed information on the PH<br>capabilities. | | | | | | | | | | | 14 | | | reserved | | | 0 | 0 | com | Software should not rely on the value of a reserved bit. To provious compatibility with future products, the value of a reserved bit ship preserved across a read-modify-write operation. | | | | | | | | | | 13 RF | | = | R/ | W | 0 | Ren | note Fau | lt | | | | | | | | | | | | | | | | | When set, this bit indicates to the link partner that a Remote Fault condition has been encountered. | | | | | | | ault | | | | | | 12:9 r | | reserved | | R | 0 | 0x0 | com | Software should not rely on the value of a reserved bit. To p compatibility with future products, the value of a reserved bit preserved across a read-modify-write operation. | | | | | | | | | | | | 8 | | A3 | 3 | R/ | W | 1 | Tecl | nnology | Ability Field[3] | | | | | | | | | | | | | | | 100<br>that | When set, this bit indicates that the Ethernet Controller supproblem 100Base-TX full-duplex signaling protocol. If software wants that this mode is not used, this bit can be cleared and auto-re-initiated with the RANEG bit in the <b>MR0</b> register. | | | | | | wants to | ensure | | | | | 7 A2 | | R/ | W | 1 | Tecl | Technology Ability Field[2] | | | | | | | | | | | | | | | | | | | 100<br>that | Base-TX<br>this mod | this bit indicates that the Ethernet Controller supports the X half-duplex signaling protocol. If software wants to ensure ode is not used, this bit can be cleared and auto-negotiation with the RANEG bit in the <b>MR0</b> register. | | | | | | | | | | | | 6 | | <b>A</b> 1 | I | R/ | W | 1 | Tecl | nnology | Ability Fi | eld[1] | | | | | | | | | | | | | | 10B<br>that | ASE-T for | ull-duple<br>de is not | x signali<br>used, th | nat the E<br>ng protod<br>is bit car<br>t in the <b>N</b> | col. If so<br>to be clea | ftware wared and | ants to e | nsure | | | | | Bit/Field | Name | Type | Reset | Description | |-----------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | Α0 | R/W | 1 | Technology Ability Field[0] | | | | | | When set, this bit indicates that the Ethernet Controller supports the 10BASE-T half-duplex signaling protocol. If software wants to ensure that this mode is not used, this bit can be cleared and auto-negotiation re-initiated with the RANEG bit in the <b>MR0</b> register | | 4:0 | S | RO | 0x1 | Selector Field | | | | | | The s field encodes 32 possible messages for communicating between Ethernet Controllers. This field is hard-coded to 0x01, indicating that the Stellaris $^{\otimes}$ Ethernet Controller is $\it IEEE~802.3$ compliant. | #### Register 20: Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5), address 0x05 This register provides the advertised abilities of the link partner's Ethernet Controller that are received and stored during auto-negotiation. Ethernet PHY Management Register 5 - Auto-Negotiation Link Partner Base Page Ability (MR5) Base 0x4004.8000 Address 0x05 Type RO, reset 0x0000 ### Register 21: Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6), address 0x06 This register enables software to determine the auto-negotiation and next page capabilities of the Ethernet Controller and the link partner after auto-negotiation. Ethernet PHY Management Register 6 - Auto-Negotiation Expansion (MR6) Base 0x4004.8000 Address 0x06 Type RO, reset 0x0000 ## Register 22: Ethernet PHY Management Register 16 – Vendor-Specific (MR16), address 0x10 This register enables software to configure the operation of vendor-specific modes of the Ethernet Controller. Ethernet PHY Management Register 16 – Vendor-Specific (MR16) Base 0x4004.8000 Address 0x10 Type R/W, reset 0x0140 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------|-----------|----------|----------|----------|----------|---------|---------|----------------------|------------|------------|----------------------------------------|------------|------------|------------|------------| | | RPTR | INPOL | reserved | TXHIM | SQEI | NL10 | ' | reser | /ed | | APOL | RVSPOL | rese | rved | PCSBP | RXCC | | Type<br>Reset | R/W<br>0 | R/W0<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | R/W<br>0 | RO<br>0 | RO<br>1 | RO<br>0 | RO<br>1 | R/W<br>0 | R/W<br>0 | RO<br>0 | RO<br>0 | R/W<br>0 | R/W<br>0 | | | | | | | | | | | | | | | | | | | | E | Bit/Field | | Nam | ne | Ty | ре | Reset | Desc | ription | | | | | | | | | | 15 | | RPT | R | R/ | W | 0 | Repe | ater Mo | ode | | | | | | | | | | | | | | | | full-d | | not allow | | repeater<br>I the Carr | | | | | | | 14 | | INPO | DL | R/V | N0 | 0 | Interr | upt Pol | arity | | | | | | | | | | | | | | | | Value | e Desc | ription | | | | | | | | | | | | | | | | 1 | Sets | the pola | rity of th | e PHY int | terrupt to | be act | ive High. | | | | | | | | | | | 0 | Sets | the pola | rity of th | e PHY int | terrupt to | active | Low. | | | | | | | | | | | lmp | ortan | Low ii | nterrupt | Media Ac<br>s from the<br>0 to ensu | PHY, th | nis bit m | ust alway | | | | 13 | | reser | /ed | R | 0 | 0 | comp | atibility | with futu | ıre prod | the value ucts, the value | value of | a reser | | | | | 12 | | TXHI | IM | R/ | W | 0 | Trans | smit Hig | jh Imped | ance M | ode | | | | | | | | | | | | | | mode | e, the TX | KOP and T | rxon tra | e transmitt<br>nsmitter p<br>ins remai | ins are p | out into a | a high imp | | | | 11 | | SQE | ΞI | R/ | W | 0 | SQE | Inhibit <sup>-</sup> | Testing | | | | | | | | | | | | | | | | Wher | n set, th | is bit pro | hibits 1 | 0BASE-T | SQE te | sting. | | | | | | | | | | | | | | | _ | s performe<br>ne transm | , , | | • | on pulse | | | 10 | | NL1 | 0 | R/ | W | 0 | Natu | ral Loop | back Mo | ode | | | | | | | | | | | | | | | this n | node, thed back | ne transn | nission ( | e 10BASE<br>data recei<br>e data pati | ved by t | he Ethe | rnet Con | troller is | | | 9:6 | | reserv | /ed | R | 0 | 0x5 | comp | atibility | with futu | ire prod | the value ucts, the dify-write | value of | a reser | | | | Bit/Field | Name | Туре | Reset | Description | |-----------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | APOL | R/W | 0 | Auto-Polarity Disable | | | | | | When set, this bit disables the Ethernet Controller's auto-polarity function. | | | | | | If this bit is clear, the Ethernet Controller automatically inverts the received signal due to a wrong polarity connection during auto-negotiation when in 10BASE-T mode. | | 4 | RVSPOL | R/W | 0 | Receive Data Polarity | | | | | | This bit indicates whether the receive data pulses are being inverted. | | | | | | If the APOL bit is 0, then the RVSPOL bit is read-only and indicates whether the auto-polarity circuitry is reversing the polarity. In this case, if RVSPOL is set, it indicates that the receive data is inverted; if RVSPOL is clear, it indicates that the receive data is not inverted. | | | | | | If the APOL bit is 1, then the RVSPOL bit is writable and software can force the receive data to be inverted. Setting RVSPOL to 1 forces the receive data to be inverted; clearing RVSPOL does not invert the receive data. | | 3:2 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 1 | PCSBP | R/W | 0 | PCS Bypass | | | | | | When set, this bit enables the bypass of the PCS and scrambling/descrambling functions in 100BASE-TX mode. This mode is only valid when auto-negotiation is disabled and 100BASE-TX mode is enabled. | | 0 | RXCC | R/W | 0 | Receive Clock Control | | | | | | When set, this bit enables the Receive Clock Control power saving mode if the Ethernet Controller is configured in 100BASE-TX mode. This mode shuts down the receive clock when no data is being received to save power. This mode should not be used when PCSBP is enabled and is automatically disabled when the LOOPBK bit in the <b>MR0</b> register is set. | ## Register 23: Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17), address 0x11 This register provides the means for controlling and observing the events which trigger a PHY layer interrupt in the **MACRIS** register. This register can also be used in a polling mode via the Media Independent Interface as a means to observe key events within the PHY layer via one register address. Bits 0 through 7 are status bits which are each set based on an event. These bits are cleared after the register is read. Bits 8 through 15 of this register, when set, enable the corresponding bit in the lower byte to signal a PHY layer interrupt in the **MACRIS** register. Ethernet PHY Management Register 17 – Interrupt Control/Status (MR17) Base 0x4004.8000 Address 0x11 Type R/W, reset 0x0000 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|-----------|---------|--------|--------|----------|----------|-----------|-------------|------------|----------|---------|---------|-----------|-----------|------------|--------------|--| | | JABBER_IE | RXER_IE | PRX_IE | PDF_IE | LPACK_IE | LSCHG_IE | RFAULT_IE | ANEGCOMP_IE | JABBER_INT | RXER_INT | PRX_INT | PDF_INT | LPACK_INT | LSCHG_INT | RFAULT_INT | ANEGCOMP_INT | | | Type | R/W RC | | Reset | Λ | 0 | 0 | 0 | Λ | 0 | Ω | Λ | Ω | Ω | Ω | 0 | Ω | 0 | Ω | Λ | | | Bit/Field | Name | Туре | Reset | Description | |-----------|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | JABBER_IE | R/W | 0 | Jabber Interrupt Enable | | | | | | When set, this bit enables system interrupts when a Jabber condition is detected by the Ethernet Controller. | | 14 | RXER_IE | R/W | 0 | Receive Error Interrupt Enable | | | | | | When set, this bit enables system interrupts when a receive error is detected by the Ethernet Controller. | | 13 | PRX_IE | R/W | 0 | Page Received Interrupt Enable | | | | | | When set, this bit enables system interrupts when a new page is received by the Ethernet Controller. | | 12 | PDF_IE | R/W | 0 | Parallel Detection Fault Interrupt Enable | | | | | | When set, this bit enables system interrupts when a Parallel Detection Fault is detected by the Ethernet Controller. | | 11 | LPACK_IE | R/W | 0 | LP Acknowledge Interrupt Enable | | | | | | When set, this bit enables system interrupts when FLP bursts are received with the ACK bit in the <b>MR5</b> register during auto-negotiation. | | 10 | LSCHG_IE | R/W | 0 | Link Status Change Interrupt Enable | | | | | | When set, this bit enables system interrupts when the link status changes from $\ensuremath{OK}$ to FAIL. | | 9 | RFAULT_IE | R/W | 0 | Remote Fault Interrupt Enable | | | | | | When set, this bit enables system interrupts when a remote fault condition is signaled by the link partner. | | 8 | ANEGCOMP_IE | R/W | 0 | Auto-Negotiation Complete Interrupt Enable | | | | | | When set, this bit enables system interrupts when the auto-negotiation sequence has completed successfully. | | Bit/Field | Name | Туре | Reset | Description | |-----------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | JABBER_INT | RC | 0 | Jabber Event Interrupt | | | | | | When set, this bit indicates that a Jabber event has been detected by the 10BASE-T circuitry. | | 6 | RXER_INT | RC | 0 | Receive Error Interrupt | | | | | | When set, this bit indicates that a receive error has been detected by the Ethernet Controller. | | 5 | PRX_INT | RC | 0 | Page Receive Interrupt | | | | | | When set, this bit indicates that a new page has been received from the link partner during auto-negotiation. | | 4 | PDF_INT | RC | 0 | Parallel Detection Fault Interrupt | | | | | | When set, this bit indicates that a parallel detection fault has been detected by the Ethernet Controller during the auto-negotiation process. | | 3 | LPACK_INT | RC | 0 | LP Acknowledge Interrupt | | | | | | When set, this bit indicates that an FLP burst has been received with the ${\tt ACK}$ bit set in the <b>MR5</b> register during auto-negotiation. | | 2 | LSCHG_INT | RC | 0 | Link Status Change Interrupt | | | | | | When set, this bit indicates that the link status has changed from $\ensuremath{OK}$ to $\ensuremath{FAIL}.$ | | 1 | RFAULT_INT | RC | 0 | Remote Fault Interrupt | | | | | | When set, this bit indicates that a remote fault condition has been signaled by the link partner. | | 0 | ANEGCOMP_INT | RC | 0 | Auto-Negotiation Complete Interrupt | | | | | | When set, this bit indicates that the auto-negotiation sequence has completed successfully. | ## Register 24: Ethernet PHY Management Register 18 – Diagnostic (MR18), address 0x12 This register enables software to diagnose the results of the previous auto-negotiation. Ethernet PHY Management Register 18 – Diagnostic (MR18) Base 0x4004.8000 Address 0x12 Type RO, reset 0x0000 | eset 0 | 0 0 | 0 0 | U | | |-----------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit/Field | Name | Type | Reset | Description | | 15:13 | reserved | RO | 0x0 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 12 | ANEGF | RC | 0 | Auto-Negotiation Failure | | | | | | When set, this bit indicates that no common technology was found during auto-negotiation and auto-negotiation has failed. This bit remains set until read. | | 11 | DPLX | RO | 0 | Duplex Mode | | | | | | When set, this bit indicates that Full-Duplex was the highest common denominator found during the auto-negotiation process. Otherwise, Half-Duplex was the highest common denominator found. | | 10 | RATE | RO | 0 | Rate | | | | | | When set, this bit indicates that 100BASE-TX was the highest common denominator found during the auto-negotiation process. Otherwise, 10BASE-T was the highest common denominator found. | | 9 | RXSD | RO | 0 | Receive Detection | | | | | | When set, this bit indicates that receive signal detection has occurred (in 100BASE-TX mode) or that Manchester-encoded data has been detected (in 10BASE-T mode). | | 8 | RX_LOCK | RO | 0 | Receive PLL Lock | | | | | | When set, this bit indicates that the Receive PLL has locked onto the receive signal for the selected speed of operation (10BASE-T or 100BASE-TX). | | 7:0 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | Software should not rely on the value of a reserved bit. To provide preserved across a read-modify-write operation. compatibility with future products, the value of a reserved bit should be # Register 25: Ethernet PHY Management Register 19 – Transceiver Control (MR19), address 0x13 This register enables software to set the gain of the transmit output to compensate for transformer loss. Ethernet PHY Management Register 19 - Transceiver Control (MR19) RO reserved 0x000 Base 0x4004.8000 Address 0x13 Type R/W, reset 0x4000 13:0 # Register 26: Ethernet PHY Management Register 23 – LED Configuration (MR23), address 0x17 This register enables software to select the source that causes the LED1 and LED0 signals to toggle. Ethernet PHY Management Register 23 – LED Configuration (MR23) Base 0x4004.8000 Address 0x17 Type R/W, reset 0x0010 | Bit/Field | Name | Туре | Reset | Description | |-----------|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | reserved | RO | 0x00 | Software should not rely on the value of a reserved bit. To provide compatibility with future products, the value of a reserved bit should be preserved across a read-modify-write operation. | | 7:4 | LED1[3:0] | R/W | 0x1 | LED1 Source | The ${\tt LED1}$ field selects the source that toggles the ${\tt LED1}$ signal. Value Description 0x0 Link OK 0x1 RX or TX Activity (Default LED1) 0x2 Reserved 0x3 Reserved 0x4 Reserved 0x5 100BASE-TX mode 0x6 10BASE-T mode 0x7 Full-Duplex 0x8 Link OK & Blink=RX or TX Activity 3:0 LED0[3:0] R/W 0x0 LED0 Source The LED0 field selects the source that toggles the LED0 signal. Value Description 0x0 Link OK (Default LED0) 0x1 RX or TX Activity 0x2 Reserved 0x3 Reserved 0x4 Reserved 0x5 100BASE-TX mode 0x6 10BASE-T mode 0x7 Full-Duplex 0x8 Link OK & Blink=RX or TX Activity #### Register 27: Ethernet PHY Management Register 24 – MDI/MDIX Control (MR24), address 0x18 This register enables software to control the behavior of the MDI/MDIX mux and its switching capabilities. Ethernet PHY Management Register 24 - MDI/MDIX Control (MR24) Base 0x4004.8000 Address 0x18 Type R/W, reset 0x00C0 A 0 sets the seed to 0x5. #### 17 Pin Diagram The LM3S8630 microcontroller pin diagrams are shown below. Figure 17-1. 100-Pin LQFP Package Pin Diagram Figure 17-2. 108-Ball BGA Package Pin Diagram (Top View) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | |---|---------------|---------------|-------------|----------------|---------------|-------------|-------|-------------|---------------------|-------------------|----------------|------------------------------------|---| | Α | NC ( | NC | NC NC | NC | GNDA | PB4 | РВ6 | PB7<br>TRST | PC0<br>TCK<br>SWCLK | PC3<br>TDO<br>SWO | PEO | NC | Α | | В | NC ( | NC NC | NC | NC | GNDA | GND | PB5 | PC2<br>TDI | PC1<br>TMS<br>SWDIO | CMOD1 | NC | PE1 | В | | С | NC | NC NC | VDD25 | GND | GND | VDDA | VDDA | GNDPHY | GNDPHY | VCCPHY | PB2<br>I2C0SCL | PB3<br>I2COSDA | С | | D | NC ( | NC NC | VDD25 | | | | | | | VCCPHY | VCCPHY | PB1 | D | | Ε | NC ( | NC NC | LDO | | | | | | | VDD33 | CMOD0 | PB0<br>CCP0 | E | | F | NC ( | NC | VDD25 | | | | | | | GND | GND | GND | F | | G | PD0<br>CANORX | PD1<br>CANOTX | VDD25 | | | LM3 | S8630 | | | VDD33 | VDD33 | VDD33 | G | | Н | PD3<br>U1Tx | PD2<br>U1Rx | GND | | | | | | | VDD33 | RST | PF1 | Н | | J | XTALNPHY ( | KTALPPHY | GND | | | | | | | GND | PF2<br>LED1 | PF3<br>LED0 | J | | K | PG0 | PG1 | ERBIAS | GNDPHY | GND | GND | VDD33 | VDD33 | VDD33 | GND | (xosco | XOSC1 | K | | L | NC ( | NC NC | PA0<br>UORX | PA3<br>SSIOFss | PA4<br>SSIORX | PA6<br>CCP1 | RXIN | TXON | MDIO | GND | OSC0 | VBAT | L | | М | NC | NC | PA1<br>UOTx | PA2<br>SSIOC1k | PA5<br>SSIOTx | NC | RXIP | TXOP | PF0 | WAKE | OSC1 | $\overline{\overline{\text{HIB}}}$ | M | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | #### 18 Signal Tables The following tables list the signals available for each pin. Functionality is enabled by software with the **GPIOAFSEL** register. **Important:** All multiplexed pins are GPIOs by default, with the exception of the five JTAG pins (PB7 and PC[3:0]) which default to the JTAG functionality. Table 18-1 on page 482 shows the pin-to-signal-name mapping, including functional characteristics of the signals. Table 18-2 on page 486 lists the signals in alphabetical order by signal name. Table 18-3 on page 489 groups the signals by functionality, except for GPIOs. Table 18-4 on page 492 lists the GPIO pins and their alternate functionality. #### 18.1 100-Pin LQFP Package Pin Tables Table 18-1. Signals by Pin Number | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 3 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | 4 | GNDA | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | 5 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 6 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 7 | LDO | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu\text{F}$ or greater. When the on-chip LDO is used to provide power to the logic, the $_{\rm LDO}$ pin must also be connected to the $_{\rm VDD25}$ pins at the board level in addition to the decoupling capacitor(s). | | 8 | VDD | - | Power | Positive supply for I/O and some logic. | | 9 | GND | - | Power | Ground reference for logic and I/O pins. | | 10 | PD0 | I/O | TTL | GPIO port D bit 0. | | | CAN0Rx | I | TTL | CAN module 0 receive. | | 11 | PD1 | I/O | TTL | GPIO port D bit 1. | | | CAN0Tx | 0 | TTL | CAN module 0 transmit. | | 12 | PD2 | I/O | TTL | GPIO port D bit 2. | | | UlRx | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | 13 | PD3 | I/O | TTL | GPIO port D bit 3. | | | UlTx | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal has IrDA modulation. | | 14 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 15 | GND | - | Power | Ground reference for logic and I/O pins. | Table 18-1. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | XTALPPHY | I | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | | 17 | XTALNPHY | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | 18 | PG1 | I/O | TTL | GPIO port G bit 1. | | 19 | PG0 | I/O | TTL | GPIO port G bit 0. | | 20 | VDD | - | Power | Positive supply for I/O and some logic. | | 21 | GND | - | Power | Ground reference for logic and I/O pins. | | 22 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 23 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 24 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 25 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 26 | PA0 | I/O | TTL | GPIO port A bit 0. | | | U0Rx | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | 27 | PA1 | I/O | TTL | GPIO port A bit 1. | | | U0Tx | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | 28 | PA2 | I/O | TTL | GPIO port A bit 2. | | | SSIOClk | I/O | TTL | SSI module 0 clock. | | 29 | PA3 | I/O | TTL | GPIO port A bit 3. | | | SSI0Fss | I/O | TTL | SSI module 0 frame. | | 30 | PA4 | I/O | TTL | GPIO port A bit 4. | | | SSI0Rx | I | TTL | SSI module 0 receive. | | 31 | PA5 | I/O | TTL | GPIO port A bit 5. | | | SSIOTx | 0 | TTL | SSI module 0 transmit. | | 32 | VDD | - | Power | Positive supply for I/O and some logic. | | 33 | GND | - | Power | Ground reference for logic and I/O pins. | | 34 | PA6 | I/O | TTL | GPIO port A bit 6. | | | CCP1 | I/O | TTL | Capture/Compare/PWM 1. | | 35 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 36 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | 37 | RXIN | I | Analog | RXIN of the Ethernet PHY. | | 38 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 39 | GND | - | Power | Ground reference for logic and I/O pins. | | 40 | RXIP | I | Analog | RXIP of the Ethernet PHY. | | 41 | ERBIAS | I | Analog | 12.4-kΩ resistor (1% precision) used internally for Ethernet PHY. | | 42 | GNDPHY | - | Power | GND of the Ethernet PHY. | | 43 | TXOP | 0 | Analog | TXOP of the Ethernet PHY. | | 44 | VDD | - | Power | Positive supply for I/O and some logic. | | 45 | GND | - | Power | Ground reference for logic and I/O pins. | Table 18-1. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46 | TXON | 0 | Analog | TXON of the Ethernet PHY. | | 47 | PF0 | I/O | TTL | GPIO port F bit 0. | | 48 | OSC0 | ı | Analog | Main oscillator crystal input or an external clock reference input. | | 49 | OSC1 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | 50 | WAKE | I | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | 51 | HIB | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | 52 | xosc0 | I | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | 53 | XOSC1 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | 54 | GND | - | Power | Ground reference for logic and I/O pins. | | 55 | VBAT | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves as the battery backup/Hibernation module power-source supply. | | 56 | VDD | - | Power | Positive supply for I/O and some logic. | | 57 | GND | - | Power | Ground reference for logic and I/O pins. | | 58 | MDIO | I/O | TTL | MDIO of the Ethernet PHY. | | 59 | PF3 | I/O | TTL | GPIO port F bit 3. | | | LED0 | 0 | TTL | Ethernet LED 0. | | 60 | PF2 | I/O | TTL | GPIO port F bit 2. | | | LED1 | 0 | TTL | Ethernet LED 1. | | 61 | PF1 | I/O | TTL | GPIO port F bit 1. | | 62 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 63 | GND | - | Power | Ground reference for logic and I/O pins. | | 64 | RST | 1 | TTL | System reset input. | | 65 | CMOD0 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | 66 | PB0 | I/O | TTL | GPIO port B bit 0. | | | CCP0 | I/O | TTL | Capture/Compare/PWM 0. | | 67 | PB1 | I/O | TTL | GPIO port B bit 1. | | 68 | VDD | - | Power | Positive supply for I/O and some logic. | | 69 | GND | - | Power | Ground reference for logic and I/O pins. | | 70 | PB2 | I/O | TTL | GPIO port B bit 2. | | | I2C0SCL | I/O | OD | I <sup>2</sup> C module 0 clock. | | 71 | PB3 | I/O | TTL | GPIO port B bit 3. | | | I2C0SDA | I/O | OD | I <sup>2</sup> C module 0 data. | | 72 | PE0 | I/O | TTL | GPIO port E bit 0. | | 73 | PE1 | I/O | TTL | GPIO port E bit 1. | | 74 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | Table 18-1. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 75 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 76 | CMOD1 | I | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | 77 | PC3 | I/O | TTL | GPIO port C bit 3. | | | SWO | 0 | TTL | JTAG TDO and SWO. | | | TDO | 0 | TTL | JTAG TDO and SWO. | | 78 | PC2 | I/O | TTL | GPIO port C bit 2. | | | TDI | I | TTL | JTAG TDI. | | 79 | PC1 | I/O | TTL | GPIO port C bit 1. | | | SWDIO | I/O | TTL | JTAG TMS and SWDIO. | | | TMS | I/O | TTL | JTAG TMS and SWDIO. | | 80 | PC0 | I/O | TTL | GPIO port C bit 0. | | | SWCLK | I | TTL | JTAG/SWD CLK. | | | TCK | I | TTL | JTAG/SWD CLK. | | 81 | VDD | - | Power | Positive supply for I/O and some logic. | | 82 | GND | - | Power | Ground reference for logic and I/O pins. | | 83 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | 84 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | 85 | GNDPHY | - | Power | GND of the Ethernet PHY. | | 86 | GNDPHY | - | Power | GND of the Ethernet PHY. | | 87 | GND | - | Power | Ground reference for logic and I/O pins. | | 88 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | 89 | PB7 | I/O | TTL | GPIO port B bit 7. | | | TRST | 1 | TTL | JTAG TRST. | | 90 | PB6 | I/O | TTL | GPIO port B bit 6. | | 91 | PB5 | I/O | TTL | GPIO port B bit 5. | | 92 | PB4 | I/O | TTL | GPIO port B bit 4. | | 93 | VDD | - | Power | Positive supply for I/O and some logic. | | 94 | GND | - | Power | Ground reference for logic and I/O pins. | | 95 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 96 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 97 | GNDA | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained c VDD from affecting the analog functions. | | 98 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | 99 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | 100 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | a. The TTL designation indicates the pin has TTL-compatible voltage levels. Table 18-2. Signals by Signal Name | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|---------------------------------------------------------------------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CAN0Rx | 10 | I | TTL | CAN module 0 receive. | | CAN0Tx | 11 | 0 | TTL | CAN module 0 transmit. | | CCP0 | 66 | I/O | TTL | Capture/Compare/PWM 0. | | CCP1 | 34 | I/O | TTL | Capture/Compare/PWM 1. | | CMOD0 | 65 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | CMOD1 | 76 | 1 | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | ERBIAS | 41 | I | Analog | 12.4-k $\Omega$ resistor (1% precision) used internally for Ethernet PHY. | | GND | 9<br>15<br>21<br>33<br>39<br>45<br>54<br>57<br>63<br>69<br>82<br>87 | - | Power | Ground reference for logic and I/O pins. | | GNDA | 4<br>97 | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | GNDPHY | 42<br>85<br>86 | - | Power | GND of the Ethernet PHY. | | HIB | 51 | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | I2C0SCL | 70 | I/O | OD | I <sup>2</sup> C module 0 clock. | | I2C0SDA | 71 | I/O | OD | I <sup>2</sup> C module 0 data. | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. When the on-chip LDO is used to provide power to the logic, the LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | LED0 | 59 | 0 | TTL | Ethernet LED 0. | | LED1 | 60 | 0 | TTL | Ethernet LED 1. | | MDIO | 58 | I/O | TTL | MDIO of the Ethernet PHY. | Table 18-2. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|------------|----------|--------------------------|-------------------------------------------------------------------------------------------| | NC | 1 | - | - | No connect. Leave the pin electrically unconnected/isolated. | | | 2 | | | | | | 5<br>6 | | | | | | 22 | | | | | | 23 | | | | | | 24<br>25 | | | | | | 35 | | | | | | 74 | | | | | | 75 | | | | | | 95<br>96 | | | | | | 99 | | | | | | 100 | | | | | osc0 | 48 | I | Analog | Main oscillator crystal input or an external clock reference input. | | osc1 | 49 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | PA0 | 26 | I/O | TTL | GPIO port A bit 0. | | PA1 | 27 | I/O | TTL | GPIO port A bit 1. | | PA2 | 28 | I/O | TTL | GPIO port A bit 2. | | PA3 | 29 | I/O | TTL | GPIO port A bit 3. | | PA4 | 30 | I/O | TTL | GPIO port A bit 4. | | PA5 | 31 | I/O | TTL | GPIO port A bit 5. | | PA6 | 34 | I/O | TTL | GPIO port A bit 6. | | PB0 | 66 | I/O | TTL | GPIO port B bit 0. | | PB1 | 67 | I/O | TTL | GPIO port B bit 1. | | PB2 | 70 | I/O | TTL | GPIO port B bit 2. | | PB3 | 71 | I/O | TTL | GPIO port B bit 3. | | PB4 | 92 | I/O | TTL | GPIO port B bit 4. | | PB5 | 91 | I/O | TTL | GPIO port B bit 5. | | PB6 | 90 | I/O | TTL | GPIO port B bit 6. | | PB7 | 89 | I/O | TTL | GPIO port B bit 7. | | PC0 | 80 | I/O | TTL | GPIO port C bit 0. | | PC1 | 79 | I/O | TTL | GPIO port C bit 1. | | PC2 | 78 | I/O | TTL | GPIO port C bit 2. | | PC3 | 77 | I/O | TTL | GPIO port C bit 3. | | PD0 | 10 | I/O | TTL | GPIO port D bit 0. | | PD1 | 11 | I/O | TTL | GPIO port D bit 1. | | PD2 | 12 | I/O | TTL | GPIO port D bit 2. | | PD3 | 13 | I/O | TTL | GPIO port D bit 3. | | PE0 | 72 | I/O | TTL | GPIO port E bit 0. | | PE1 | 73 | I/O | TTL | GPIO port E bit 1. | | PF0 | 47 | I/O | TTL | GPIO port F bit 0. | | PF1 | 61 | I/O | TTL | GPIO port F bit 1. | Table 18-2. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|---------------------------------------------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PF2 | 60 | I/O | TTL | GPIO port F bit 2. | | PF3 | 59 | I/O | TTL | GPIO port F bit 3. | | PG0 | 19 | I/O | TTL | GPIO port G bit 0. | | PG1 | 18 | I/O | TTL | GPIO port G bit 1. | | RST | 64 | ļ | TTL | System reset input. | | RXIN | 37 | I | Analog | RXIN of the Ethernet PHY. | | RXIP | 40 | I | Analog | RXIP of the Ethernet PHY. | | SSIOClk | 28 | I/O | TTL | SSI module 0 clock. | | SSI0Fss | 29 | I/O | TTL | SSI module 0 frame. | | SSI0Rx | 30 | I | TTL | SSI module 0 receive. | | SSIOTx | 31 | 0 | TTL | SSI module 0 transmit. | | SWCLK | 80 | I | TTL | JTAG/SWD CLK. | | SWDIO | 79 | I/O | TTL | JTAG TMS and SWDIO. | | SWO | 77 | 0 | TTL | JTAG TDO and SWO. | | TCK | 80 | I | TTL | JTAG/SWD CLK. | | TDI | 78 | I | TTL | JTAG TDI. | | TDO | 77 | 0 | TTL | JTAG TDO and SWO. | | TMS | 79 | I/O | TTL | JTAG TMS and SWDIO. | | TRST | 89 | I | TTL | JTAG TRST. | | TXON | 46 | 0 | Analog | TXON of the Ethernet PHY. | | TXOP | 43 | 0 | Analog | TXOP of the Ethernet PHY. | | UORx | 26 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | UOTx | 27 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | UlRx | 12 | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | UlTx | 13 | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal has IrDA modulation. | | VBAT | 55 | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves as the battery backup/Hibernation module power-source supply. | | VCCPHY | 36<br>83<br>84 | - | Power | VCC of the Ethernet PHY. | | VDD | 8<br>20<br>32<br>44<br>56<br>68<br>81<br>93 | - | Power | Positive supply for I/O and some logic. | | VDD25 | 14<br>38<br>62<br>88 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | Table 18-2. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|------------|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDDA | 3<br>98 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | WAKE | 50 | 1 | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | xosc0 | 52 | I | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | XOSC1 | 53 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | XTALNPHY | 17 | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | XTALPPHY | 16 | ı | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | a. The TTL designation indicates the pin has TTL-compatible voltage levels. Table 18-3. Signals by Function, Except for GPIO | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |-----------------|----------|----------------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Controller Area | CAN0Rx | 10 | I | TTL | CAN module 0 receive. | | Network | CAN0Tx | 11 | 0 | TTL | CAN module 0 transmit. | | Ethernet | ERBIAS | 41 | I | Analog | 12.4-k $\Omega$ resistor (1% precision) used internally for Ethernet PHY. | | | GNDPHY | 42<br>85<br>86 | - | Power | GND of the Ethernet PHY. | | | LED0 | 59 | 0 | TTL | Ethernet LED 0. | | | LED1 | 60 | 0 | TTL | Ethernet LED 1. | | | MDIO | 58 | I/O | TTL | MDIO of the Ethernet PHY. | | | RXIN | 37 | I | Analog | RXIN of the Ethernet PHY. | | | RXIP | 40 | I | Analog | RXIP of the Ethernet PHY. | | | TXON | 46 | 0 | Analog | TXON of the Ethernet PHY. | | | TXOP | 43 | 0 | Analog | TXOP of the Ethernet PHY. | | | VCCPHY | 36<br>83<br>84 | - | Power | VCC of the Ethernet PHY. | | | XTALNPHY | 17 | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | | XTALPPHY | 16 | I | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | | General-Purpose | CCP0 | 66 | I/O | TTL | Capture/Compare/PWM 0. | | Timers | CCP1 | 34 | I/O | TTL | Capture/Compare/PWM 1. | Table 18-3. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |--------------|----------|------------|----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Hibernate | нів | 51 | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | | VBAT | 55 | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves as the battery backup/Hibernation module power-source supply. | | | WAKE | 50 | I | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | | xosc0 | 52 | I | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | | xosc1 | 53 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | I2C | I2C0SCL | 70 | I/O | OD | I <sup>2</sup> C module 0 clock. | | | I2C0SDA | 71 | I/O | OD | I <sup>2</sup> C module 0 data. | | JTAG/SWD/SWO | SWCLK | 80 | I | TTL | JTAG/SWD CLK. | | | SWDIO | 79 | I/O | TTL | JTAG TMS and SWDIO. | | | SWO | 77 | 0 | TTL | JTAG TDO and SWO. | | | TCK | 80 | I | TTL | JTAG/SWD CLK. | | | TDI | 78 | I | TTL | JTAG TDI. | | | TDO | 77 | 0 | TTL | JTAG TDO and SWO. | | | TMS | 79 | I/O | TTL | JTAG TMS and SWDIO. | | | TRST | 89 | I | TTL | JTAG TRST. | Table 18-3. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|----------|---------------------------------------------------------------------------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | GND | 9<br>15<br>21<br>33<br>39<br>45<br>54<br>57<br>63<br>69<br>82<br>87<br>94 | - | Power | Ground reference for logic and I/O pins. | | | GNDA | 4<br>97 | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | LDO | 7 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. When the on-chip LDO is used to provide power to the logic, the LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | | VDD | 8<br>20<br>32<br>44<br>56<br>68<br>81<br>93 | - | Power | Positive supply for I/O and some logic. | | | VDD25 | 14<br>38<br>62<br>88 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDDA | 3<br>98 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | SSI | SSI0Clk | 28 | I/O | TTL | SSI module 0 clock. | | | SSI0Fss | 29 | I/O | TTL | SSI module 0 frame. | | | SSI0Rx | 30 | I | TTL | SSI module 0 receive. | | | SSI0Tx | 31 | 0 | TTL | SSI module 0 transmit. | Table 18-3. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |-------------------------|----------|------------|----------|--------------------------|-------------------------------------------------------------------------------------------| | System Control & Clocks | CMOD0 | 65 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | | CMOD1 | 76 | I | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | | osc0 | 48 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | osc1 | 49 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | | RST | 64 | I | TTL | System reset input. | | UART | UORx | 26 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | 27 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | | U1Rx | 12 | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | | U1Tx | 13 | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal has IrDA modulation. | a. The TTL designation indicates the pin has TTL-compatible voltage levels. **Table 18-4. GPIO Pins and Alternate Functions** | 10 | Pin Number | Multiplexed Function | Multiplexed Function | |-----|------------|----------------------|----------------------| | PA0 | 26 | UORx | | | PA1 | 27 | UOTx | | | PA2 | 28 | SSIOClk | | | PA3 | 29 | SSI0Fss | | | PA4 | 30 | SSIORx | | | PA5 | 31 | SSIOTx | | | PA6 | 34 | CCP1 | | | PB0 | 66 | CCP0 | | | PB1 | 67 | | | | PB2 | 70 | I2C0SCL | | | PB3 | 71 | I2C0SDA | | | PB4 | 92 | | | | PB5 | 91 | | | | PB6 | 90 | | | | PB7 | 89 | TRST | | | PC0 | 80 | TCK | SWCLK | | PC1 | 79 | TMS | SWDIO | | PC2 | 78 | TDI | | | PC3 | 77 | TDO | SWO | | PD0 | 10 | CAN0Rx | | | PD1 | 11 | CANOTX | | | PD2 | 12 | UlRx | | | PD3 | 13 | UlTx | | Table 18-4. GPIO Pins and Alternate Functions (continued) | 10 | Pin Number | Multiplexed Function | Multiplexed Function | |-----|------------|----------------------|----------------------| | PE0 | 72 | | | | PE1 | 73 | | | | PF0 | 47 | | | | PF1 | 61 | | | | PF2 | 60 | LED1 | | | PF3 | 59 | LED0 | | | PG0 | 19 | | | | PG1 | 18 | | | #### 18.2 108-Pin BGA Package Pin Tables Table 18-5. Signals by Pin Number | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A3 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A4 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | A5 | GNDA | - | Power | The ground reference for the analog circuits ( etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | A6 | PB4 | I/O | TTL | GPIO port B bit 4. | | A7 | PB6 | I/O | TTL | GPIO port B bit 6. | | A8 | PB7 | I/O | TTL | GPIO port B bit 7. | | | TRST | I | TTL | JTAG TRST. | | A9 | PC0 | I/O | TTL | GPIO port C bit 0. | | | SWCLK | I | TTL | JTAG/SWD CLK. | | | TCK | I | TTL | JTAG/SWD CLK. | | A10 | PC3 | I/O | TTL | GPIO port C bit 3. | | | SWO | 0 | TTL | JTAG TDO and SWO. | | | TDO | 0 | TTL | JTAG TDO and SWO. | | A11 | PE0 | I/O | TTL | GPIO port E bit 0. | | A12 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | В3 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B4 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B5 | GNDA | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | B6 | GND | - | Power | Ground reference for logic and I/O pins. | | B7 | PB5 | I/O | TTL | GPIO port B bit 5. | | B8 | PC2 | I/O | TTL | GPIO port C bit 2. | | | TDI | I | TTL | JTAG TDI. | Table 18-5. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B9 | PC1 | I/O | TTL | GPIO port C bit 1. | | | SWDIO | I/O | TTL | JTAG TMS and SWDIO. | | | TMS | I/O | TTL | JTAG TMS and SWDIO. | | B10 | CMOD1 | I | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | B11 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | B12 | PE1 | I/O | TTL | GPIO port E bit 1. | | C1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | C2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | C3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | C4 | GND | - | Power | Ground reference for logic and I/O pins. | | C5 | GND | - | Power | Ground reference for logic and I/O pins. | | C6 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | C7 | VDDA | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | C8 | GNDPHY | - | Power | GND of the Ethernet PHY. | | C9 | GNDPHY | - | Power | GND of the Ethernet PHY. | | C10 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | C11 | PB2 | I/O | TTL | GPIO port B bit 2. | | | I2C0SCL | I/O | OD | I <sup>2</sup> C module 0 clock. | | C12 | PB3 | I/O | TTL | GPIO port B bit 3. | | | I2C0SDA | I/O | OD | I <sup>2</sup> C module 0 data. | | D1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | D2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | D3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | D10 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | D11 | VCCPHY | - | Power | VCC of the Ethernet PHY. | | D12 | PB1 | I/O | TTL | GPIO port B bit 1. | | E1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | E2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | E3 | LDO | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu\text{F}$ or greater. When the on-chip LDO is used to provide power to the logic, the $_{\rm LDO}$ pin must also be connected to the $_{\rm VDD25}$ pins at the board level in addition to the decoupling capacitor(s). | | E10 | VDD33 | - | Power | Positive supply for I/O and some logic. | Table 18-5. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | E11 | CMOD0 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | E12 | PB0 | I/O | TTL | GPIO port B bit 0. | | | CCP0 | I/O | TTL | Capture/Compare/PWM 0. | | F1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | F2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | F3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | F10 | GND | - | Power | Ground reference for logic and I/O pins. | | F11 | GND | - | Power | Ground reference for logic and I/O pins. | | F12 | GND | - | Power | Ground reference for logic and I/O pins. | | G1 | PD0 | I/O | TTL | GPIO port D bit 0. | | | CAN0Rx | I | TTL | CAN module 0 receive. | | G2 | PD1 | I/O | TTL | GPIO port D bit 1. | | | CAN0Tx | 0 | TTL | CAN module 0 transmit. | | G3 | VDD25 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | G10 | VDD33 | - | Power | Positive supply for I/O and some logic. | | G11 | VDD33 | - | Power | Positive supply for I/O and some logic. | | G12 | VDD33 | - | Power | Positive supply for I/O and some logic. | | H1 | PD3 | I/O | TTL | GPIO port D bit 3. | | | UlTx | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal has IrDA modulation. | | H2 | PD2 | I/O | TTL | GPIO port D bit 2. | | | UlRx | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | H3 | GND | - | Power | Ground reference for logic and I/O pins. | | H10 | VDD33 | - | Power | Positive supply for I/O and some logic. | | H11 | RST | I | TTL | System reset input. | | H12 | PF1 | I/O | TTL | GPIO port F bit 1. | | J1 | XTALNPHY | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | J2 | XTALPPHY | 1 | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | | J3 | GND | - | Power | Ground reference for logic and I/O pins. | | J10 | GND | - | Power | Ground reference for logic and I/O pins. | | J11 | PF2 | I/O | TTL | GPIO port F bit 2. | | | LED1 | 0 | TTL | Ethernet LED 1. | | J12 | PF3 | I/O | TTL | GPIO port F bit 3. | | | LED0 | 0 | TTL | Ethernet LED 0. | | K1 | PG0 | I/O | TTL | GPIO port G bit 0. | | K2 | PG1 | I/O | TTL | GPIO port G bit 1. | | K3 | ERBIAS | ı | Analog | 12.4-kΩ resistor (1% precision) used internally for Ethernet PHY. | Table 18-5. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | |------------|----------|----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | K4 | GNDPHY | - | Power | GND of the Ethernet PHY. | | K5 | GND | - | Power | Ground reference for logic and I/O pins. | | K6 | GND | - | Power | Ground reference for logic and I/O pins. | | K7 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K8 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K9 | VDD33 | - | Power | Positive supply for I/O and some logic. | | K10 | GND | - | Power | Ground reference for logic and I/O pins. | | K11 | XOSC0 | I | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | K12 | XOSC1 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | L1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | L2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | L3 | PA0 | I/O | TTL | GPIO port A bit 0. | | | U0Rx | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | L4 | PA3 | I/O | TTL | GPIO port A bit 3. | | | SSI0Fss | I/O | TTL | SSI module 0 frame. | | L5 | PA4 | I/O | TTL | GPIO port A bit 4. | | | SSI0Rx | I | TTL | SSI module 0 receive. | | L6 | PA6 | I/O | TTL | GPIO port A bit 6. | | | CCP1 | I/O | TTL | Capture/Compare/PWM 1. | | L7 | RXIN | l l | Analog | RXIN of the Ethernet PHY. | | L8 | TXON | 0 | Analog | TXON of the Ethernet PHY. | | L9 | MDIO | I/O | TTL | MDIO of the Ethernet PHY. | | L10 | GND | - | Power | Ground reference for logic and I/O pins. | | L11 | OSC0 | I | Analog | Main oscillator crystal input or an external clock reference input. | | L12 | VBAT | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves as the battery backup/Hibernation module power-source supply. | | M1 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | M2 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | M3 | PA1 | I/O | TTL | GPIO port A bit 1. | | | U0Tx | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | M4 | PA2 | I/O | TTL | GPIO port A bit 2. | | | SSI0Clk | I/O | TTL | SSI module 0 clock. | | M5 | PA5 | I/O | TTL | GPIO port A bit 5. | | | SSIOTx | 0 | TTL | SSI module 0 transmit. | | M6 | NC | - | - | No connect. Leave the pin electrically unconnected/isolated. | | M7 | RXIP | I | Analog | RXIP of the Ethernet PHY. | | M8 | TXOP | 0 | Analog | TXOP of the Ethernet PHY. | Table 18-5. Signals by Pin Number (continued) | Pin Number | Pin Name | Pin Type | Buffer Type <sup>a</sup> | Description | | |------------|----------|----------|--------------------------|-----------------------------------------------------------------------------------------------|--| | M9 | PF0 | I/O | TTL | GPIO port F bit 0. | | | M10 | WAKE | I | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | | M11 | OSC1 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | | M12 | HIB | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | a. The TTL designation indicates the pin has TTL-compatible voltage levels. #### Table 18-6. Signals by Signal Name | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|---------------------------------------------------------------------------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CAN0Rx | G1 | I | TTL | CAN module 0 receive. | | CAN0Tx | G2 | 0 | TTL | CAN module 0 transmit. | | CCP0 | E12 | I/O | TTL | Capture/Compare/PWM 0. | | CCP1 | L6 | I/O | TTL | Capture/Compare/PWM 1. | | CMOD0 | E11 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | CMOD1 | B10 | I | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | ERBIAS | K3 | I | Analog | 12.4-k $\Omega$ resistor (1% precision) used internally for Ethernet PHY. | | GND | B6<br>C4<br>C5<br>F10<br>F11<br>F12<br>H3<br>J3<br>J10<br>K5<br>K6<br>K10 | - | Power | Ground reference for logic and I/O pins. | | GNDA | A5<br>B5 | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | GNDPHY | C8<br>C9<br>K4 | - | Power | GND of the Ethernet PHY. | | HIB | M12 | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | I2C0SCL | C11 | I/O | OD | I <sup>2</sup> C module 0 clock. | | I2C0SDA | C12 | I/O | OD | I <sup>2</sup> C module 0 data. | | LDO | E3 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. When the on-chip LDO is used to provide power to the logic, the LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | Table 18-6. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | | |----------|------------------------------------------------------------------------|----------|--------------------------|-------------------------------------------------------------------------------------------|--| | LED0 | J12 | 0 | TTL | Ethernet LED 0. | | | LED1 | J11 | 0 | TTL | Ethernet LED 1. | | | MDIO | L9 | I/O | TTL | MDIO of the Ethernet PHY. | | | NC | A1 A2 A3 A4 A12 B1 B2 B3 B4 B11 C1 C2 D1 D2 E1 E2 F1 F2 L1 L2 M1 M2 M6 | - | - | No connect. Leave the pin electrically unconnected/isola | | | osc0 | L11 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | OSC1 | M11 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | | PA0 | L3 | I/O | TTL | GPIO port A bit 0. | | | PA1 | M3 | I/O | TTL | GPIO port A bit 1. | | | PA2 | M4 | I/O | TTL | GPIO port A bit 2. | | | PA3 | L4 | I/O | TTL | GPIO port A bit 3. | | | PA4 | L5 | I/O | TTL | GPIO port A bit 4. | | | PA5 | M5 | I/O | TTL | GPIO port A bit 5. | | | PA6 | L6 | I/O | TTL | GPIO port A bit 6. | | | PB0 | E12 | I/O | TTL | GPIO port B bit 0. | | | PB1 | D12 | I/O | TTL | GPIO port B bit 1. | | | PB2 | C11 | I/O | TTL | GPIO port B bit 2. | | | PB3 | C12 | I/O | TTL | GPIO port B bit 3. | | | PB4 | A6 | I/O | TTL | GPIO port B bit 4. | | | PB5 | B7 | I/O | TTL | GPIO port B bit 5. | | | PB6 | A7 | I/O | TTL | GPIO port B bit 6. | | | PB7 | A8 | I/O | TTL | GPIO port B bit 7. | | | PC0 | A9 | I/O | TTL | GPIO port C bit 0. | | | PC1 | B9 | I/O | TTL | GPIO port C bit 1. | | | PC2 | B8 | I/O | TTL | GPIO port C bit 2. | | | PC3 | A10 | I/O | TTL | GPIO port C bit 3. | | Table 18-6. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | | |----------|-------------------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PD0 | G1 | I/O | TTL | GPIO port D bit 0. | | | PD1 | G2 | I/O | TTL | GPIO port D bit 1. | | | PD2 | H2 | I/O | TTL | GPIO port D bit 2. | | | PD3 | H1 | I/O | TTL | GPIO port D bit 3. | | | PE0 | A11 | I/O | TTL | GPIO port E bit 0. | | | PE1 | B12 | I/O | TTL | GPIO port E bit 1. | | | PF0 | M9 | I/O | TTL | GPIO port F bit 0. | | | PF1 | H12 | I/O | TTL | GPIO port F bit 1. | | | PF2 | J11 | I/O | TTL | GPIO port F bit 2. | | | PF3 | J12 | I/O | TTL | GPIO port F bit 3. | | | PG0 | K1 | I/O | TTL | GPIO port G bit 0. | | | PG1 | K2 | I/O | TTL | GPIO port G bit 1. | | | RST | H11 | I | TTL | System reset input. | | | RXIN | L7 | I | Analog | RXIN of the Ethernet PHY. | | | RXIP | M7 | I | Analog | RXIP of the Ethernet PHY. | | | SSI0Clk | M4 | I/O | TTL | SSI module 0 clock. | | | SSI0Fss | L4 | I/O | TTL | SSI module 0 frame. | | | SSI0Rx | L5 | I | TTL | SSI module 0 receive. | | | SSI0Tx | M5 | 0 | TTL | SSI module 0 transmit. | | | SWCLK | A9 | I | TTL | JTAG/SWD CLK. | | | SWDIO | В9 | I/O | TTL | JTAG TMS and SWDIO. | | | SWO | A10 | 0 | TTL | JTAG TDO and SWO. | | | TCK | A9 | I | TTL | JTAG/SWD CLK. | | | TDI | B8 | I | TTL | JTAG TDI. | | | TDO | A10 | 0 | TTL | JTAG TDO and SWO. | | | TMS | В9 | I/O | TTL | JTAG TMS and SWDIO. | | | TRST | A8 | I | TTL | JTAG TRST. | | | TXON | L8 | 0 | Analog | TXON of the Ethernet PHY. | | | TXOP | M8 | 0 | Analog | TXOP of the Ethernet PHY. | | | U0Rx | L3 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | M3 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | | U1Rx | H2 | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | | UlTx | H1 | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal h IrDA modulation. | | | VBAT | L12 | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves the battery backup/Hibernation module power-source supp | | | VCCPHY | C10<br>D10<br>D11 | - | Power | VCC of the Ethernet PHY. | | Table 18-6. Signals by Signal Name (continued) | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |----------|---------------------------------------------------|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD25 | C3<br>D3<br>F3<br>G3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | VDD33 | E10<br>G10<br>G11<br>G12<br>H10<br>K7<br>K8<br>K9 | - | Power | Positive supply for I/O and some logic. | | VDDA | C6<br>C7 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | | WAKE | M10 | I | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | XOSC0 | K11 | ı | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | XOSC1 | K12 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | XTALNPHY | J1 | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | XTALPPHY | J2 | I | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | a. The TTL designation indicates the pin has TTL-compatible voltage levels. Table 18-7. Signals by Function, Except for GPIO | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |-----------------|----------|------------|----------|--------------------------|------------------------| | Controller Area | CANORx | G1 | 1 | TTL | CAN module 0 receive. | | Network | CAN0Tx | G2 | 0 | TTL | CAN module 0 transmit. | Table 18-7. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |-----------------|----------|-------------------|----------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ethernet | ERBIAS | K3 | I | Analog | 12.4- $k\Omega$ resistor (1% precision) used internally for Ethernet PHY. | | | GNDPHY | C8<br>C9<br>K4 | - | Power | GND of the Ethernet PHY. | | | LED0 | J12 | 0 | TTL | Ethernet LED 0. | | | LED1 | J11 | 0 | TTL | Ethernet LED 1. | | | MDIO | L9 | I/O | TTL | MDIO of the Ethernet PHY. | | | RXIN | L7 | I | Analog | RXIN of the Ethernet PHY. | | | RXIP | M7 | I | Analog | RXIP of the Ethernet PHY. | | | TXON | L8 | 0 | Analog | TXON of the Ethernet PHY. | | | TXOP | M8 | 0 | Analog | TXOP of the Ethernet PHY. | | | VCCPHY | C10<br>D10<br>D11 | - | Power | VCC of the Ethernet PHY. | | | XTALNPHY | J1 | 0 | TTL | Ethernet PHY XTALN 25-MHz oscillator crystal output. Leave unconnected when using a single-ended 25-MHz clock input connected to the XTALPPHY pin. | | | XTALPPHY | J2 | I | TTL | Ethernet PHY XTALP 25-MHz oscillator crystal input or external clock reference input. | | General-Purpose | CCP0 | E12 | I/O | TTL | Capture/Compare/PWM 0. | | Timers | CCP1 | L6 | I/O | TTL | Capture/Compare/PWM 1. | | Hibernate | нів | M12 | 0 | OD | An open-drain output with internal pull-up that indicates the processor is in Hibernate mode. | | | VBAT | L12 | - | Power | Power source for the Hibernation module. It is normally connected to the positive terminal of a battery and serves as the battery backup/Hibernation module power-source supply. | | | WAKE | M10 | I | TTL | An external input that brings the processor out of Hibernate mode when asserted. | | | xosc0 | K11 | I | Analog | Hibernation module oscillator crystal input or an external clock reference input. Note that this is either a 4.194304-MHz crystal or a 32.768-kHz oscillator for the Hibernation module RTC. See the CLKSEL bit in the <b>HIBCTL</b> register. | | | xosc1 | K12 | 0 | Analog | Hibernation module oscillator crystal output. Leave unconnected when using a single-ended clock source. | | I2C | I2C0SCL | C11 | I/O | OD | I <sup>2</sup> C module 0 clock. | | | I2C0SDA | C12 | I/O | OD | I <sup>2</sup> C module 0 data. | Table 18-7. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |--------------|----------|----------------------------------------------------------------------------------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | JTAG/SWD/SWO | SWCLK | A9 | ı | TTL | JTAG/SWD CLK. | | | SWDIO | В9 | I/O | TTL | JTAG TMS and SWDIO. | | | SWO | A10 | 0 | TTL | JTAG TDO and SWO. | | | TCK | A9 | Ι | TTL | JTAG/SWD CLK. | | | TDI | B8 | I | TTL | JTAG TDI. | | | TDO | A10 | 0 | TTL | JTAG TDO and SWO. | | | TMS | В9 | I/O | TTL | JTAG TMS and SWDIO. | | | TRST | A8 | I | TTL | JTAG TRST. | | Power | GND | B6<br>C4<br>C5<br>F10<br>F11<br>F12<br>H3<br>J3<br>J10<br>K5<br>K6<br>K10<br>L10 | - | Power | Ground reference for logic and I/O pins. | | | GNDA | A5<br>B5 | - | Power | The ground reference for the analog circuits (etc.). These are separated from GND to minimize the electrical noise contained on VDD from affecting the analog functions. | | | LDO | E3 | - | Power | Low drop-out regulator output voltage. This pin requires an external capacitor between the pin and GND of 1 $\mu$ F or greater. When the on-chip LDO is used to provide power to the logic, the LDO pin must also be connected to the VDD25 pins at the board level in addition to the decoupling capacitor(s). | | | VDD25 | C3<br>D3<br>F3<br>G3 | - | Power | Positive supply for most of the logic function, including the processor core and most peripherals. | | | VDD33 | E10<br>G10<br>G11<br>G12<br>H10<br>K7<br>K8 | - | Power | Positive supply for I/O and some logic. | | | VDDA | C6<br>C7 | - | Power | The positive supply (3.3 V) for the analog circuits (ADC, Analog Comparators, etc.). These are separated from VDD to minimize the electrical noise contained on VDD from affecting the analog functions. VDDA pins must be connected to 3.3 V, regardless of system implementation. | Table 18-7. Signals by Function, Except for GPIO (continued) | Function | Pin Name | Pin Number | Pin Type | Buffer Type <sup>a</sup> | Description | |-------------------------|----------|------------|----------|--------------------------|-------------------------------------------------------------------------------------------| | SSI | SSI0Clk | M4 | I/O | TTL | SSI module 0 clock. | | | SSI0Fss | L4 | I/O | TTL | SSI module 0 frame. | | | SSI0Rx | L5 | I | TTL | SSI module 0 receive. | | | SSIOTX | M5 | 0 | TTL | SSI module 0 transmit. | | System Control & Clocks | CMOD0 | E11 | I | TTL | CPU Mode bit 0. Input must be set to logic 0 (grounded); other encodings reserved. | | | CMOD1 | B10 | I | TTL | CPU Mode bit 1. Input must be set to logic 0 (grounded); other encodings reserved. | | | osc0 | L11 | I | Analog | Main oscillator crystal input or an external clock reference input. | | | osc1 | M11 | 0 | Analog | Main oscillator crystal output. Leave unconnected when using a single-ended clock source. | | | RST | H11 | I | TTL | System reset input. | | UART | U0Rx | L3 | I | TTL | UART module 0 receive. When in IrDA mode, this signal has IrDA modulation. | | | UOTx | M3 | 0 | TTL | UART module 0 transmit. When in IrDA mode, this signal has IrDA modulation. | | | UlRx | H2 | I | TTL | UART module 1 receive. When in IrDA mode, this signal has IrDA modulation. | | | UlTx | H1 | 0 | TTL | UART module 1 transmit. When in IrDA mode, this signal has IrDA modulation. | a. The TTL designation indicates the pin has TTL-compatible voltage levels. **Table 18-8. GPIO Pins and Alternate Functions** | 10 | Pin Number | Multiplexed Function | Multiplexed Function | |-----|------------|----------------------|----------------------| | PA0 | L3 | U0Rx | | | PA1 | M3 | UOTx | | | PA2 | M4 | SSI0Clk | | | PA3 | L4 | SSI0Fss | | | PA4 | L5 | SSI0Rx | | | PA5 | M5 | SSI0Tx | | | PA6 | L6 | CCP1 | | | PB0 | E12 | CCP0 | | | PB1 | D12 | | | | PB2 | C11 | I2C0SCL | | | PB3 | C12 | I2C0SDA | | | PB4 | A6 | | | | PB5 | B7 | | | | PB6 | A7 | | | | PB7 | A8 | TRST | | | PC0 | A9 | TCK | SWCLK | | PC1 | В9 | TMS | SWDIO | | PC2 | B8 | TDI | | | PC3 | A10 | TDO | SWO | Table 18-8. GPIO Pins and Alternate Functions (continued) | 10 | Pin Number | Multiplexed Function | Multiplexed Function | |-----|------------|----------------------|----------------------| | PD0 | G1 | CAN0Rx | | | PD1 | G2 | CAN0Tx | | | PD2 | H2 | U1Rx | | | PD3 | H1 | UlTx | | | PE0 | A11 | | | | PE1 | B12 | | | | PF0 | M9 | | | | PF1 | H12 | | | | PF2 | J11 | LED1 | | | PF3 | J12 | LED0 | | | PG0 | K1 | | | | PG1 | K2 | | | #### 18.3 Connections for Unused Signals Table 18-9 on page 504 show how to handle signals for functions that are not used in a particular system implementation for devices that are in a 100-pin LQFP package. Two options are shown in the table: an acceptable practice and a preferred practice for reduced power consumption and improved EMC characteristics. If a module is not used in a system, and its inputs are grounded, it is important that the clock to the module is never enabled by setting the corresponding bit in the **RCGCx** register. Table 18-9. Connections for Unused Signals (100-pin LQFP) | Function | Signal Name | Pin Number | Acceptable Practice | Preferred Practice | |-------------------|------------------|------------|----------------------------------------------|----------------------------------------------------------------| | Ethernet | ERBIAS | 41 | Connect to GND through 12.4-kΩ resistor. | Connect to GND through 12.4-k $\Omega$ resistor. | | | MDIO | 58 | NC | NC | | | RXIN | 37 | NC | GND | | | RXIP | 40 | NC | GND | | | TXON | 46 | NC | GND | | | TXOP | 43 | NC | GND | | | XTALNPHY | 17 | NC | NC | | | XTALPPHY | 16 | NC | GND | | GPIO | All unused GPIOs | - | NC | GND | | Hibernate | HIB | 51 | NC | NC | | | VBAT | 55 | NC | GND | | | WAKE | 50 | NC | GND | | | XOSC0 | 52 | NC | GND | | | XOSC1 | 53 | NC | NC | | No Connects | NC | - | NC | NC | | System<br>Control | OSC0 | 48 | NC | GND | | | OSC1 | 49 | NC | NC | | | RST | 48 | Pull up as shown in Figure<br>6-1 on page 64 | Connect through a capacitor to GND as close to pin as possible | Table 18-10 on page 505 show how to handle signals for functions that are not used in a particular system implementation for devices that are in a 108-pin BGA package. Two options are shown in the table: an acceptable practice and a preferred practice for reduced power consumption and improved EMC characteristics. If a module is not used in a system, and its inputs are grounded, it is important that the clock to the module is never enabled by setting the corresponding bit in the **RCGCx** register. Table 18-10. Connections for Unused Signals, 108-pin BGA | Function | Signal Name | Pin Number | Acceptable Practice | Preferred Practice | |-------------|------------------|------------|----------------------------------------------|----------------------------------------------------------------| | Ethernet | ERBIAS | K3 | Connect to GND through 12.4-kΩ resistor. | Connect to GND through 12.4-kΩ resistor. | | | MDIO | L9 | NC | NC | | | RXIN | L7 | NC | GND | | | RXIP | M7 | NC | GND | | | TXON | L8 | NC | GND | | | TXOP | M8 | NC | GND | | | XTALNPHY | J1 | NC | NC | | | XTALPPHY | J2 | NC | GND | | GPIO | All unused GPIOs | - | NC | GND | | Hibernate | HIB | M12 | NC | NC | | | VBAT | L12 | NC | GND | | | WAKE | M10 | NC | GND | | | XOSC0 | K11 | NC | GND | | | XOSC1 | K12 | NC | NC | | No Connects | NC | - | NC | NC | | System | OSC0 | L11 | NC | GND | | Control | OSC1 | M11 | NC | NC | | | RST | H11 | Pull up as shown in Figure<br>6-1 on page 64 | Connect through a capacitor to GND as close to pin as possible | # 19 Operating Characteristics **Table 19-1. Temperature Characteristics** | Characteristic | Symbol | Value | Unit | |----------------------------------------|----------------|-------------|------| | Industrial operating temperature range | T <sub>A</sub> | -40 to +85 | °C | | Extended operating temperature range | T <sub>A</sub> | -40 to +105 | °C | | Unpowered storage temperature range | T <sub>S</sub> | -65 to +150 | °C | #### **Table 19-2. Thermal Characteristics** | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------|----------------|-------------------------------------|------| | Thermal resistance (junction to ambient) <sup>a</sup> | $\Theta_{JA}$ | 32 | °C/W | | Average junction temperature <sup>b</sup> | T <sub>J</sub> | $T_A + (P_{AVG} \cdot \Theta_{JA})$ | °C | a. Junction to ambient thermal resistance $\theta_{\text{JA}}$ numbers are determined by a package simulator. Table 19-3. ESD Absolute Maximum Ratings<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------|-----|-----|-----|------| | V <sub>ESDHBM</sub> | - | - | 2.0 | kV | | V <sub>ESDCDM</sub> | - | - | 1.0 | kV | | V <sub>ESDMM</sub> | - | - | 100 | V | a. All Stellaris parts are ESD tested following the JEDEC standard. b. Power dissipation is a function of temperature. # 20 Electrical Characteristics #### 20.1 DC Characteristics #### 20.1.1 Maximum Ratings The maximum ratings are the limits to which the device can be subjected without permanently damaging the device. **Note:** The device is not guaranteed to operate properly at the maximum ratings. Table 20-1. Maximum Ratings | Characteristic | Symbol | Vá | alue | Unit | | |---------------------------------------------------|--------------------|------|------|------|--| | a | | Min | Max | | | | I/O supply voltage (V <sub>DD</sub> ) | V <sub>DD</sub> | 0 | 4 | V | | | Core supply voltage (V <sub>DD25</sub> ) | V <sub>DD25</sub> | 0 | 3 | V | | | Analog supply voltage (V <sub>DDA</sub> ) | V <sub>DDA</sub> | 0 | 4 | V | | | Battery supply voltage (V <sub>BAT</sub> ) | V <sub>BAT</sub> | 0 | 4 | V | | | Ethernet PHY supply voltage (V <sub>CCPHY</sub> ) | V <sub>CCPHY</sub> | 0 | 4 | V | | | Input voltage | V <sub>IN</sub> | -0.3 | 5.5 | V | | | Maximum current per output pins | I | - | 25 | mA | | a. Voltages are measured with respect to GND. **Important:** This device contains circuitry to protect the inputs against damage due to high-static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $\[ GND \]$ or $\[ V_{DD} \]$ ). ## 20.1.2 Recommended DC Operating Conditions For special high-current applications, the GPIO output buffers may be used with the following restrictions. With the GPIO pins configured as 8-mA output drivers, a total of four GPIO outputs may be used to sink current loads up to 18 mA each. At 18-mA sink current loading, the $V_{OL}$ value is specified as 1.2 V. The high-current GPIO package pins must be selected such that there are only a maximum of two per side of the physical package or BGA pin group with the total number of high-current GPIO outputs not exceeding four for the entire package. Table 20-2. Recommended DC Operating Conditions | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------|-----------------------------|------|-----|------|------| | V <sub>DD</sub> | I/O supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>DD25</sub> | Core supply voltage | 2.25 | 2.5 | 2.75 | V | | $V_{DDA}$ | Analog supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>BAT</sub> | Battery supply voltage | 2.3 | 3.0 | 3.6 | V | | V <sub>CCPHY</sub> | Ethernet PHY supply voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | - | 5.0 | V | | V <sub>IL</sub> | Low-level input voltage | -0.3 | - | 1.3 | V | **Table 20-2. Recommended DC Operating Conditions (continued)** | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------------------|---------------------------------------------------|-----|-----|-----|------| | V <sub>OH</sub> | High-level output voltage | 2.4 | - | - | V | | V <sub>OL</sub> <sup>a</sup> | Low-level output voltage | - | - | 0.4 | V | | I <sub>OH</sub> | High-level source current, V <sub>OH</sub> =2.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | | I <sub>OL</sub> | Low-level sink current, V <sub>OL</sub> =0.4 V | | | | | | | 2-mA Drive | 2.0 | - | - | mA | | | 4-mA Drive | 4.0 | - | - | mA | | | 8-mA Drive | 8.0 | - | - | mA | a. $V_{OL}$ and $V_{OH}$ shift to 1.2 V when using high-current GPIOs. ## 20.1.3 On-Chip Low Drop-Out (LDO) Regulator Characteristics **Table 20-3. LDO Regulator Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------|----------------------------------------------------------|------|-----|------|------| | V <sub>LDOOUT</sub> | Programmable internal (logic) power supply output value | 2.25 | 2.5 | 2.75 | V | | | Output voltage accuracy | - | 2% | - | % | | t <sub>PON</sub> | Power-on time | - | - | 100 | μs | | t <sub>ON</sub> | Time on | - | - | 200 | μs | | t <sub>OFF</sub> | Time off | - | - | 100 | μs | | V <sub>STEP</sub> | Step programming incremental voltage | - | 50 | - | mV | | C <sub>LDO</sub> | External filter capacitor size for internal power supply | 1.0 | - | 3.0 | μF | #### 20.1.4 GPIO Module Characteristics **Table 20-4. GPIO Module DC Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------|----------------------------------|-----|-----|-----|------| | R <sub>GPIOPU</sub> | GPIO internal pull-up resistor | 50 | - | 110 | kΩ | | R <sub>GPIOPD</sub> | GPIO internal pull-down resistor | 55 | - | 180 | kΩ | #### 20.1.5 Power Specifications The power measurements specified in the tables that follow are run on the core processor using SRAM with the following specifications (except as noted): - V<sub>DD</sub> = 3.3 V - V<sub>DD25</sub> = 2.50 V - V<sub>BAT</sub> = 3.0 V - V<sub>DDA</sub> = 3.3 V - V<sub>DDPHY</sub> = 3.3 V - Temperature = 25°C - Clock Source (MOSC) =3.579545 MHz Crystal Oscillator - Main oscillator (MOSC) = enabled - Internal oscillator (IOSC) = disabled #### **Table 20-5. Detailed Power Specifications** | Parameter | Parameter<br>Name | Conditions | | V <sub>DD</sub> , V <sub>DDA</sub> , | 2.5 | V V <sub>DD25</sub> | 3.0 V V <sub>BAT</sub> | | Unit | |---------------------------|-------------------|------------------------------------|-----|--------------------------------------|------|---------------------|------------------------|----------------------|------| | | | | Nom | Max | Nom | Max | Nom | Max | | | I <sub>DD_RUN</sub> | Run mode 1 | V <sub>DD25</sub> = 2.50 V | 48 | pending <sup>a</sup> | 108 | pendinga | 0 | pendinga | mA | | | (Flash loop) | Code= while(1){} executed in Flash | | | | | | | | | | | Peripherals = All ON | | | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | | | Run mode 2 | V <sub>DD25</sub> = 2.50 V | 5 | pending <sup>a</sup> | 52 | pendinga | 0 | pending <sup>a</sup> | mA | | | (Flash loop) | Code= while(1){} executed in Flash | | | | | | | | | | | Peripherals = All OFF | | | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | | | Run mode 1 | V <sub>DD25</sub> = 2.50 V | 48 | pending <sup>a</sup> | 100 | pendinga | 0 | pending <sup>a</sup> | mA | | | (SRAM loop) | Code= while(1){} executed in SRAM | | | | | | | | | | | Peripherals = All ON | | | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | | | Run mode 2 | V <sub>DD25</sub> = 2.50 V | 5 | pendinga | 45 | pendinga | 0 | pendinga | mA | | | (SRAM loop) | Code= while(1){} executed in SRAM | | | | | | | | | | | Peripherals = All OFF | | | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | | I <sub>DD_SLEEP</sub> | Sleep mode | V <sub>DD25</sub> = 2.50 V | 5 | pendinga | 16 | pendinga | 0 | pendinga | mA | | | | Peripherals = All OFF | | | | | | | | | | | System Clock = 50 MHz (with PLL) | | | | | | | | | I <sub>DD_DEEPSLEEP</sub> | Deep-Sleep | LDO = 2.25 V | 4.6 | pendinga | 0.21 | pendinga | 0 | pendinga | mA | | | mode | Peripherals = All OFF | | | | | | | | | | | System Clock = IOSC30KHZ/64 | | | | | | | | Table 20-5. Detailed Power Specifications (continued) | Parameter | Parameter<br>Name | Conditions | ions $ \begin{vmatrix} 3.3 \text{ V V}_{\text{DD}}, \text{V}_{\text{DDA}}, \\ \text{V}_{\text{DDPHY}} \end{vmatrix} $ | | | | Unit | | | |---------------------------|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|----------|----| | | | | Nom | Max | Nom | Max | Nom | Max | | | I <sub>DD_HIBERNATE</sub> | | V <sub>BAT</sub> = 3.0 V | 0 | 0 | 0 | 0 | 16 | pendinga | μA | | | mode | V <sub>DD</sub> = 0 V | | | | | | | | | | | V <sub>DD25</sub> = 0 V | | | | | | | | | | | V <sub>DDA</sub> = 0 V | | | | | | | | | | | V <sub>DDPHY</sub> = 0 V | | | | | | | | | | | Peripherals = All OFF | | | | | | | | | | | System Clock = OFF | | | | | | | | | | | Hibernate Module = 32 kHz | | | | | | | | a. Pending characterization completion. # 20.1.6 Flash Memory Characteristics **Table 20-6. Flash Memory Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------------|------------------------------------------------------------------------------------------|--------|---------|-----|--------| | PE <sub>CYC</sub> | Number of guaranteed program/erase cycles before failure <sup>a</sup> | 10,000 | 100,000 | - | cycles | | T <sub>RET</sub> | Data retention at average operating temperature of 85°C (industrial) or 105°C (extended) | 10 | - | - | years | | T <sub>PROG</sub> | Word program time | 20 | - | - | μs | | T <sub>ERASE</sub> | Page erase time | 20 | - | - | ms | | T <sub>ME</sub> | Mass erase time | - | - | 250 | ms | a. A program/erase cycle is defined as switching the bits from 1 -> 0 -> 1. #### 20.1.7 Hibernation **Table 20-7. Hibernation Module DC Characteristics** | Parameter | Parameter Name | Value | Unit | |---------------------|--------------------------------|-------|------| | V <sub>LOWBAT</sub> | Low battery detect voltage | 2.35 | V | | R <sub>WAKEPU</sub> | WAKE internal pull-up resistor | 200 | kΩ | #### 20.2 AC Characteristics #### 20.2.1 Load Conditions Unless otherwise specified, the following conditions are true for all timing measurements. Timing measurements are for 4-mA drive strength. Figure 20-1. Load Conditions #### 20.2.2 Clocks Table 20-8. Phase Locked Loop (PLL) Characteristics | Parameter | rameter Parameter Name | | Nom | Max | Unit | |--------------------------|------------------------------------------------------------|----------|-----|-------|------| | f <sub>ref_crystal</sub> | Crystal reference <sup>a</sup> | 3.579545 | - | 8.192 | MHz | | f <sub>ref_ext</sub> | f <sub>ref_ext</sub> External clock reference <sup>a</sup> | | - | 8.192 | MHz | | f <sub>pll</sub> | PLL frequency <sup>b</sup> | | 400 | - | MHz | | T <sub>READY</sub> | PLL lock time | - | - | 0.5 | ms | a. The exact value is determined by the crystal value programmed into the XTAL field of the Run-Mode Clock Configuration (RCC) register. Table 20-9 on page 511 shows the actual frequency of the PLL based on the crystal frequency used (defined by the XTAL field in the **RCC** register). Table 20-9. Actual PLL Frequency | XTAL | Crystal Frequency (MHz) | PLL Frequency (MHz) | Error | |------|-------------------------|---------------------|---------| | 0x4 | 3.5795 | 400.904 | 0.0023% | | 0x5 | 3.6864 | 398.1312 | 0.0047% | | 0x6 | 4.0 | 400 | - | | 0x7 | 4.096 | 401.408 | 0.0035% | | 0x8 | 4.9152 | 398.1312 | 0.0047% | | 0x9 | 5.0 | 400 | - | | 0xA | 5.12 | 399.36 | 0.0016% | | 0xB | 6.0 | 400 | - | | 0xC | 6.144 | 399.36 | 0.0016% | | 0xD | 7.3728 | 398.1312 | 0.0047% | | 0xE | 8.0 | 400 | 0.0047% | | 0xF | 8.192 | 398.6773333 | 0.0033% | **Table 20-10. Clock Characteristics** | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------------|----------------------------------------------|-----|----------|------|------| | f <sub>IOSC</sub> | Internal 12 MHz oscillator frequency | 8.4 | 12 | 15.6 | MHz | | f <sub>IOSC30KHZ</sub> | Internal 30 KHz oscillator frequency | 15 | 30 | 45 | KHz | | f <sub>XOSC</sub> | Hibernation module oscillator frequency | - | 4.194304 | - | MHz | | f <sub>XOSC_XTAL</sub> | Crystal reference for hibernation oscillator | - | 4.194304 | - | MHz | b. PLL frequency is automatically calculated by the hardware based on the XTAL field of the RCC register. Table 20-10. Clock Characteristics (continued) | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|------------------------------------------------------------------|-----|--------|-------|------| | f <sub>XOSC_EXT</sub> | External clock reference for hibernation module | - | 32.768 | - | KHz | | f <sub>MOSC</sub> | Main oscillator frequency | 1 | - | 8.192 | MHz | | t <sub>MOSC_per</sub> | Main oscillator period | 125 | - | 1000 | ns | | f <sub>ref_crystal_bypass</sub> | Crystal reference using the main oscillator (PLL in BYPASS mode) | 1 | - | 8.192 | MHz | | f <sub>ref_ext_bypass</sub> | External clock reference (PLL in BYPASS mode) | 0 | - | 50 | MHz | | f <sub>system_clock</sub> | System clock | 0 | - | 50 | MHz | **Table 20-11. Crystal Characteristics** | Parameter Name | | Units | | | | |----------------------------------------|----------|----------|----------|----------|--------| | Frequency | 8 | 6 | 4 | 3.5 | MHz | | Frequency tolerance | ±50 | ±50 | ±50 | ±50 | ppm | | Aging | ±5 | ±5 | ±5 | ±5 | ppm/yr | | Oscillation mode | Parallel | Parallel | Parallel | Parallel | - | | Temperature stability (-40°C to 85°C) | ±25 | ±25 | ±25 | ±25 | ppm | | Temperature stability (-40°C to 105°C) | ±25 | ±25 | ±25 | ±25 | ppm | | Motional capacitance (typ) | 27.8 | 37.0 | 55.6 | 63.5 | pF | | Motional inductance (typ) | 14.3 | 19.1 | 28.6 | 32.7 | mH | | Equivalent series resistance (max) | 120 | 160 | 200 | 220 | Ω | | Shunt capacitance (max) | 10 | 10 | 10 | 10 | pF | | Load capacitance (typ) | 16 | 16 | 16 | 16 | pF | | Drive level (typ) | 100 | 100 | 100 | 100 | μW | # 20.2.3 JTAG and Boundary Scan **Table 20-12. JTAG Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|-----------------------|---------------------------------|-----|------------------|-----|------| | J1 | f <sub>TCK</sub> | TCK operational clock frequency | 0 | - | 10 | MHz | | J2 | t <sub>TCK</sub> | TCK operational clock period | 100 | - | - | ns | | J3 | t <sub>TCK_LOW</sub> | TCK clock Low time | - | t <sub>TCK</sub> | - | ns | | J4 | t <sub>TCK_HIGH</sub> | TCK clock High time | - | t <sub>TCK</sub> | - | ns | | J5 | t <sub>TCK_R</sub> | TCK rise time | 0 | - | 10 | ns | | J6 | t <sub>TCK_F</sub> | TCK fall time | 0 | - | 10 | ns | | J7 | t <sub>TMS_SU</sub> | TMS setup time to TCK rise | 20 | - | - | ns | | J8 | t <sub>TMS_HLD</sub> | TMS hold time from TCK rise | 20 | - | - | ns | | J9 | t <sub>TDI_SU</sub> | TDI setup time to TCK rise | 25 | - | - | ns | | J10 | t <sub>TDI_HLD</sub> | TDI hold time from TCK rise | 25 | - | - | ns | Table 20-12. JTAG Characteristics (continued) | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------------|--------------------------|-----------------------------------|-----|-----|-----|------| | J11 | тск fall to Data | 2-mA drive | - | 23 | 35 | ns | | t TDO ZDV | Valid from High-Z | 4-mA drive | | 15 | 26 | ns | | .50_25 | | 8-mA drive | | 14 | 25 | ns | | | | 8-mA drive with slew rate control | | 18 | 29 | ns | | J12 | тск fall to Data | 2-mA drive | - | 21 | 35 | ns | | t <sub>TDO_DV</sub> | Valid from Data<br>Valid | 4-mA drive | 1 | 14 | 25 | ns | | | Valid | 8-mA drive | 1 | 13 | 24 | ns | | | | 8-mA drive with slew rate control | 1 | 18 | 28 | ns | | J13 | тск fall to High-Z | 2-mA drive | - | 9 | 11 | ns | | t TDO DVZ | from Data Valid | 4-mA drive | 1 | 7 | 9 | ns | | | | 8-mA drive | 1 | 6 | 8 | ns | | | | 8-mA drive with slew rate control | 1 | 7 | 9 | ns | | J14 | t <sub>TRST</sub> | TRST assertion time | 100 | - | - | ns | | J15 | t <sub>TRST_SU</sub> | TRST setup time to TCK rise | 10 | - | - | ns | Figure 20-2. JTAG Test Clock Input Timing Figure 20-3. JTAG Test Access Port (TAP) Timing Figure 20-4. JTAG TRST Timing #### 20.2.4 Reset **Table 20-13. Reset Characteristics** | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |---------------|----------------------|---------------------------------------------------------------------------|------|-----|------|------| | R1 | V <sub>TH</sub> | Reset threshold | - | 2.0 | - | V | | R2 | V <sub>BTH</sub> | Brown-Out threshold | 2.85 | 2.9 | 2.95 | V | | R3 | T <sub>POR</sub> | Power-On Reset timeout | - | 10 | - | ms | | R4 | T <sub>BOR</sub> | Brown-Out timeout | - | 500 | - | μs | | R5 | T <sub>IRPOR</sub> | Internal reset timeout after POR | 6 | - | 11 | ms | | R6 | T <sub>IRBOR</sub> | Internal reset timeout after BOR <sup>a</sup> | 0 | - | 1 | μs | | R7 | T <sub>IRHWR</sub> | Internal reset timeout after hardware reset (RST pin) | 0 | - | 1 | ms | | R8 | T <sub>IRSWR</sub> | Internal reset timeout after software-initiated system reset <sup>a</sup> | 2.5 | - | 20 | μs | | R9 | T <sub>IRWDR</sub> | Internal reset timeout after watchdog reset <sup>a</sup> | 2.5 | - | 20 | μs | | R10 | T <sub>VDDRISE</sub> | Supply voltage (V <sub>DD</sub> ) rise time (0V-3.3V), power on reset | - | - | 100 | ms | | | | Supply voltage ( $V_{DD}$ ) rise time (0V-3.3V), waking from hibernation | - | - | 250 | μs | | R11 | T <sub>MIN</sub> | Minimum RST pulse width | 2 | - | - | μs | a. 20 \* t <sub>MOSC\_per</sub> Figure 20-5. External Reset Timing (RST) Figure 20-6. Power-On Reset Timing Figure 20-7. Brown-Out Reset Timing Figure 20-8. Software Reset Timing Figure 20-9. Watchdog Reset Timing #### 20.2.5 Sleep Modes Table 20-14. Sleep Modes AC Characteristics<sup>a</sup> | Parameter No | Parameter | Parameter Name | Min | Nom | Max | Unit | |--------------|-------------------------|----------------------------------------------------------------------------|-----|-----|--------------------|---------------| | D1 | t <sub>WAKE_S</sub> | Time to wake from interrupt in sleep or deep-sleep mode, not using the PLL | - | - | 7 | system clocks | | D2 | t <sub>WAKE_PLL_S</sub> | Time to wake from interrupt in sleep or deep-sleep mode when using the PLL | - | - | T <sub>READY</sub> | ms | a. Values in this table assume the IOSC is the clock source during sleep or deep-sleep mode. #### 20.2.6 Hibernation Module The Hibernation Module requires special system implementation considerations since it is intended to power-down all other sections of its host device. The system power-supply distribution and interfaces to the device must be driven to 0 $V_{DC}$ or powered down with the same external voltage regulator controlled by $\overline{\text{HIB}}$ . The external voltage regulators controlled by $\overline{\mathtt{HIB}}$ must have a settling time of 250 $\mu s$ or less. **Table 20-15. Hibernation Module AC Characteristics** | Parameter<br>No | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|-----------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | H1 | t <sub>HIB_LOW</sub> | Internal 32.768 KHz clock reference rising edge to /HIB asserted | - | 200 | - | μs | | H2 | t <sub>HIB_HIGH</sub> | Internal 32.768 KHz clock reference rising edge to /HIB deasserted | - | 30 | - | μs | | H3 | t <sub>WAKE_ASSERT</sub> | /WAKE assertion time | 62 | - | - | μs | | H4 | t <sub>WAKETOHIB</sub> | /WAKE assert to /HIB desassert | 62 | - | 124 | μs | | H5 | t <sub>XOSC_SETTLE</sub> | XOSC settling time <sup>a</sup> | 20 | - | - | ms | | H6 | t <sub>HIB_REG_ACCESS</sub> | Access time to or from a non-volatile register in HIB module to complete | 92 | - | - | μs | | H7 | t <sub>HIB_TO_VDD</sub> | ਸ਼ਾਲ deassert to VDD and VDD25 at minimum operational level | - | - | 250 | μs | a. This parameter is highly sensitive to PCB layout and trace lengths, which may make this parameter time longer. Care must be taken in PCB design to minimize trace lengths and RLC (resistance, inductance, capacitance). Figure 20-10. Hibernation Module Timing #### 20.2.7 General-Purpose I/O (GPIO) Note: All GPIOs are 5 V-tolerant. **Table 20-16. GPIO Characteristics** | Parameter | Parameter Name | Condition | Min | Nom | Max | Unit | |--------------------|---------------------------------------|-----------------------------------|-----|-----|-----|------| | t <sub>GPIOR</sub> | GPIO Rise Time | 2-mA drive | - | 17 | 26 | ns | | | (from 20% to 80% of V <sub>DD</sub> ) | 4-mA drive | | 9 | 13 | ns | | | | 8-mA drive | | 6 | 9 | ns | | | | 8-mA drive with slew rate control | | 10 | 12 | ns | | t <sub>GPIOF</sub> | GPIO Fall Time | 2-mA drive | - | 17 | 25 | ns | | | (from 80% to 20% of V <sub>DD</sub> ) | 4-mA drive | | 8 | 12 | ns | | | | 8-mA drive | | 6 | 10 | ns | | | | 8-mA drive with slew rate control | | 11 | 13 | ns | # 20.2.8 Synchronous Serial Interface (SSI) **Table 20-17. SSI Characteristics** | Parameter<br>No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------|-----------------------|-----------------------------------|-----|-----|-------|---------------| | S1 | t <sub>clk_per</sub> | SSIC1k cycle time | 2 | - | 65024 | system clocks | | S2 | t <sub>clk_high</sub> | SSIC1k high time | - | 0.5 | - | t clk_per | | S3 | t <sub>clk_low</sub> | SSIC1k low time | - | 0.5 | - | t clk_per | | S4 | t <sub>clkrf</sub> | SSIC1k rise/fall time | - | 7.4 | 26 | ns | | S5 | t <sub>DMd</sub> | Data from master valid delay time | 0 | - | 1 | system clocks | | S6 | t <sub>DMs</sub> | Data from master setup time | 1 | - | - | system clocks | | S7 | t <sub>DMh</sub> | Data from master hold time | 2 | - | - | system clocks | | S8 | t <sub>DSs</sub> | Data from slave setup time | 1 | - | - | system clocks | | S9 | t <sub>DSh</sub> | Data from slave hold time | 2 | - | - | system clocks | Figure 20-11. SSI Timing for TI Frame Format (FRF=01), Single Transfer Timing Measurement SSICIK SSIFss SSIFss SSIFx MSB LSB MSB LSB 4 to 16 bits output data Figure 20-12. SSI Timing for MICROWIRE Frame Format (FRF=10), Single Transfer Figure 20-13. SSI Timing for SPI Frame Format (FRF=00), with SPH=1 # 20.2.9 Inter-Integrated Circuit (I<sup>2</sup>C) Interface Table 20-18. I<sup>2</sup>C Characteristics | Parameter No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |-----------------|------------------|----------------------------------------------------------------|-----|-----|--------------|---------------| | I1 <sup>a</sup> | t <sub>SCH</sub> | Start condition hold time | 36 | - | - | system clocks | | I2 <sup>a</sup> | t <sub>LP</sub> | Clock Low period | 36 | - | - | system clocks | | I3 <sup>b</sup> | t <sub>SRT</sub> | I2CSCL/I2CSDA rise time (V $_{IL}$ =0.5 V to V $_{IH}$ =2.4 V) | - | - | (see note b) | ns | | Table 20-18. I <sup>2</sup> C Characteristics ( | (continued) | |-------------------------------------------------|-------------| |-------------------------------------------------|-------------| | Parameter<br>No. | Parameter | Parameter Name | Min | Nom | Max | Unit | |------------------|-------------------|----------------------------------------------------------------|-----|-----|-----|---------------| | I4 <sup>a</sup> | t <sub>DH</sub> | Data hold time | 2 | - | - | system clocks | | I5 <sup>c</sup> | t <sub>SFT</sub> | I2CSCL/I2CSDA fall time (V $_{IH}$ =2.4 V to V $_{IL}$ =0.5 V) | - | 9 | 10 | ns | | I6 <sup>a</sup> | t <sub>HT</sub> | Clock High time | 24 | - | - | system clocks | | I7 <sup>a</sup> | t <sub>DS</sub> | Data setup time | 18 | - | - | system clocks | | I8 <sup>a</sup> | t <sub>SCSR</sub> | Start condition setup time (for repeated start condition only) | 36 | - | - | system clocks | | I9 <sup>a</sup> | t <sub>SCS</sub> | Stop condition setup time | 24 | - | - | system clocks | - a. Values depend on the value programmed into the TPR bit in the I<sup>2</sup>C Master Timer Period (I2CMTPR) register; a TPR programmed for the maximum I2CSCL frequency (TPR=0x2) results in a minimum output timing as shown in the table above. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the I2CSCL Low period. The actual position is affected by the value programmed into the TPR; however, the numbers given in the above values are minimum values. - b. Because I2CSCL and I2CSDA are open-drain-type outputs, which the controller can only actively drive Low, the time I2CSCL or I2CSDA takes to reach a high level depends on external signal capacitance and pull-up resistor values. - c. Specified at a nominal 50 pF load. Figure 20-14. I<sup>2</sup>C Timing #### 20.2.10 Ethernet Controller Table 20-19. 100BASE-TX Transmitter Characteristics<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------|-----|-----|------|------| | Peak output amplitude | 950 | - | 1050 | mVpk | | Output amplitude symmetry | 98 | - | 102 | % | | Output overshoot | - | - | 5 | % | | Rise/Fall time | 3 | - | 5 | ns | | Rise/Fall time imbalance | - | - | 500 | ps | | Duty cycle distortion | - | - | - | ps | | Jitter | - | - | 1.4 | ns | a. Measured at the line side of the transformer. Table 20-20. 100BASE-TX Transmitter Characteristics (informative)<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |-------------------------|-----|-----|-----|------| | Return loss | 16 | - | - | dB | | Open-circuit inductance | 350 | - | - | μH | a. The specifications in this table are included for information only. They are mainly a function of the external transformer and termination resistors used for measurements. Table 20-21. 100BASE-TX Receiver Characteristics | Parameter Name | Min | Nom | Max | Unit | |--------------------------------------|-----|-----|------|-------| | Signal detect assertion threshold | 600 | 700 | - | mVppd | | Signal detect de-assertion threshold | 350 | 425 | - | mVppd | | Differential input resistance | - | 20 | - | kΩ | | Jitter tolerance (pk-pk) | 4 | - | - | ns | | Baseline wander tracking | -75 | - | +75 | % | | Signal detect assertion time | - | - | 1000 | μs | | Signal detect de-assertion time | - | - | 4 | μs | Table 20-22. 10BASE-T Transmitter Characteristics<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|-----|-----|-----|------| | Peak differential output signal | 2.2 | - | 2.8 | V | | Harmonic content | 27 | - | - | dB | | Link pulse width | - | 100 | - | ns | | Start-of-idle pulse width | - | 300 | - | ns | | | | 350 | | | a. The Manchester-encoded data pulses, the link pulse and the start-of-idle pulse are tested against the templates and using the procedures found in Clause 14 of *IEEE 802.3*. Table 20-23. 10BASE-T Transmitter Characteristics (informative)<sup>a</sup> | Parameter Name | Min | Nom | Max | Unit | |---------------------------------|----------------|-----|-----|------| | Output return loss | 15 | - | - | dB | | Output impedance balance | 29-17log(f/10) | - | - | dB | | Peak common-mode output voltage | - | - | 50 | mV | | Common-mode rejection | - | - | 100 | mV | | Common-mode rejection jitter | - | - | 1 | ns | a. The specifications in this table are included for information only. They are mainly a function of the external transformer and termination resistors used for measurements. Table 20-24, 10BASE-T Receiver Characteristics | Parameter Name | Min | Nom | Max | Unit | |-------------------------------|-----|-------------------|-----|-------| | DLL phase acquisition time | - | 10 | - | BT | | Jitter tolerance (pk-pk) | 30 | - | - | ns | | Input squelched threshold | 500 | 600 | 700 | mVppd | | Input unsquelched threshold | 275 | 350 | 425 | mVppd | | Differential input resistance | - | 20 | - | kΩ | | Bit error ratio | - | 10 <sup>-10</sup> | - | - | | Common-mode rejection | 25 | - | - | V | Table 20-25. Isolation Transformers<sup>a</sup> | Name | Value | Condition | |-------------------------|--------------|-----------------| | Turns ratio | 1 CT : 1 CT | +/- 5% | | Open-circuit inductance | 350 uH (min) | @ 10 mV, 10 kHz | Table 20-25. Isolation Transformers (continued) | Name | Value | Condition | |---------------------------|---------------|---------------| | Leakage inductance | 0.40 uH (max) | @ 1 MHz (min) | | Inter-winding capacitance | 25 pF (max) | | | DC resistance | 0.9 Ohm (max) | | | Insertion loss | 0.4 dB (typ) | 0-65 MHz | | HIPOT | 1500 | Vrms | a. Two simple 1:1 isolation transformers are required at the line interface. Transformers with integrated common-mode chokes are recommended for exceeding FCC requirements. This table gives the recommended line transformer characteristics **Note:** The 100Base-TX amplitude specifications assume a transformer loss of 0.4 dB. For the transmit line transformer with higher insertion losses, up to 1.2 dB of insertion loss can be compensated by selecting the appropriate setting in the Transmit Amplitude Selection (TXO) bits in the **MR19** register. Table 20-26. Ethernet Reference Crystal<sup>a</sup> | Name | Value | Condition | |-------------------------------------------------|--------------------------------------|-----------| | Frequency | 25.00000 | MHz | | Frequency tolerance | ±50 | PPM | | Aging | ±2 | PPM/yr | | Temperature stability (-40° to 85°) | ±5 | PPM | | Temperature stability (-40° to 105°) | ±5 | PPM | | Oscillation mode | Parallel resonance, fundamental mode | | | Parameters at 25° C ±2° C; Drive level = 0.5 mW | | | | Drive level (typ) | 50-100 | μW | | Shunt capacitance (max) | 10 | pF | | Motional capacitance (min) | 10 | fF | | Series resistance (max) | 60 | Ω | | Spurious response (max) | > 5 dB below main within 500 kHz | | a. If the internal crystal oscillator is used, select a crystal that meets these specifications. Figure 20-15. External XTLP Oscillator Characteristics **Table 20-27. External XTLP Oscillator Characteristics** | Parameter Name | Symbol | Min | Nom | Max | Unit | |-----------------------------|---------------------|-----|------|-----|------| | XTLN Input Low Voltage | XTLN <sub>ILV</sub> | - | - | 0.8 | - | | XTLP Frequency <sup>a</sup> | XTLP <sub>f</sub> | - | 25.0 | - | - | | XTLP Period <sup>b</sup> | T <sub>clkper</sub> | - | 40 | - | - | | XTLP Duty Cycle | XTLP <sub>DC</sub> | 40 | - | 60 | % | | | | 40 | | 60 | | | Rise/Fall Time | $T_r$ , $T_f$ | - | - | 4.0 | ns | | Absolute Jitter | T <sub>JITTER</sub> | - | - | 0.1 | ns | a. IEEE 802.3 frequency tolerance ±50 ppm. b. IEEE 802.3 frequency tolerance $\pm 50$ ppm. # A Serial Flash Loader #### A.1 Serial Flash Loader The Stellaris® serial flash loader is a preprogrammed flash-resident utility used to download code to the flash memory of a device without the use of a debug interface. The serial flash loader uses a simple packet interface to provide synchronous communication with the device. The flash loader runs off the crystal and does not enable the PLL, so its speed is determined by the crystal used. The two serial interfaces that can be used are the UART0 and SSI0 interfaces. For simplicity, both the data format and communication protocol are identical for both serial interfaces. #### A.2 Interfaces Once communication with the flash loader is established via one of the serial interfaces, that interface is used until the flash loader is reset or new code takes over. For example, once you start communicating using the SSI port, communications with the flash loader via the UART are disabled until the device is reset. #### A.2.1 UART The Universal Asynchronous Receivers/Transmitters (UART) communication uses a fixed serial format of 8 bits of data, no parity, and 1 stop bit. The baud rate used for communication is automatically detected by the flash loader and can be any valid baud rate supported by the host and the device. The auto detection sequence requires that the baud rate should be no more than 1/32 the crystal frequency of the board that is running the serial flash loader. This is actually the same as the hardware limitation for the maximum baud rate for any UART on a Stellaris<sup>®</sup> device which is calculated as follows: Max Baud Rate = System Clock Frequency / 16 In order to determine the baud rate, the serial flash loader needs to determine the relationship between its own crystal frequency and the baud rate. This is enough information for the flash loader to configure its UART to the same baud rate as the host. This automatic baud-rate detection allows the host to use any valid baud rate that it wants to communicate with the device. The method used to perform this automatic synchronization relies on the host sending the flash loader two bytes that are both 0x55. This generates a series of pulses to the flash loader that it can use to calculate the ratios needed to program the UART to match the host's baud rate. After the host sends the pattern, it attempts to read back one byte of data from the UART. The flash loader returns the value of 0xCC to indicate successful detection of the baud rate. If this byte is not received after at least twice the time required to transfer the two bytes, the host can resend another pattern of 0x55, 0x55, and wait for the 0xCC byte again until the flash loader acknowledges that it has received a synchronization pattern correctly. For example, the time to wait for data back from the flash loader should be calculated as at least 2\*(20(bits/sync)/baud rate (bits/sec)). For a baud rate of 115200, this time is 2\*(20/115200) or 0.35 ms. #### A.2.2 SSI The Synchronous Serial Interface (SSI) port also uses a fixed serial format for communications, with the framing defined as Motorola format with SPH set to 1 and SPO set to 1. See "Frame Formats" on page 314 in the SSI chapter for more information on formats for this transfer protocol. Like the UART, this interface has hardware requirements that limit the maximum speed that the SSI clock can run. This allows the SSI clock to be at most 1/12 the crystal frequency of the board running the flash loader. Since the host device is the master, the SSI on the flash loader device does not need to determine the clock as it is provided directly by the host. ## A.3 Packet Handling All communications, with the exception of the UART auto-baud, are done via defined packets that are acknowledged (ACK) or not acknowledged (NAK) by the devices. The packets use the same format for receiving and sending packets, including the method used to acknowledge successful or unsuccessful reception of a packet. #### A.3.1 Packet Format All packets sent and received from the device use the following byte-packed format. ``` struct { unsigned char ucSize; unsigned char ucCheckSum; unsigned char Data[]; }; ``` ucSize The first byte received holds the total size of the transfer including the size and checksum bytes. ucChecksum This holds a simple checksum of the bytes in the data buffer only. The algorithm is Data[0]+Data[1]+...+ Data[ucSize-3]. Data This is the raw data intended for the device, which is formatted in some form of command interface. There should be ucSize-2 bytes of data provided in this buffer to or from the device. #### A.3.2 Sending Packets The actual bytes of the packet can be sent individually or all at once; the only limitation is that commands that cause flash memory access should limit the download sizes to prevent losing bytes during flash programming. This limitation is discussed further in the section that describes the serial flash loader command, COMMAND\_SEND\_DATA (see "COMMAND\_SEND\_DATA (0x24)" on page 526). Once the packet has been formatted correctly by the host, it should be sent out over the UART or SSI interface. Then the host should poll the UART or SSI interface for the first non-zero data returned from the device. The first non-zero byte will either be an ACK (0xCC) or a NAK (0x33) byte from the device indicating the packet was received successfully (ACK) or unsuccessfully (NAK). This does not indicate that the actual contents of the command issued in the data portion of the packet were valid, just that the packet was received correctly. #### A.3.3 Receiving Packets The flash loader sends a packet of data in the same format that it receives a packet. The flash loader may transfer leading zero data before the first actual byte of data is sent out. The first non-zero byte is the size of the packet followed by a checksum byte, and finally followed by the data itself. There is no break in the data after the first non-zero byte is sent from the flash loader. Once the device communicating with the flash loader receives all the bytes, it must either ACK or NAK the packet to indicate that the transmission was successful. The appropriate response after sending a NAK to the flash loader is to resend the command that failed and request the data again. If needed, the host may send leading zeros before sending down the ACK/NAK signal to the flash loader, as the flash loader only accepts the first non-zero data as a valid response. This zero padding is needed by the SSI interface in order to receive data to or from the flash loader. #### A.4 Commands The next section defines the list of commands that can be sent to the flash loader. The first byte of the data should always be one of the defined commands, followed by data or parameters as determined by the command that is sent. #### A.4.1 COMMAND\_PING (0X20) This command simply accepts the command and sets the global status to success. The format of the packet is as follows: ``` Byte[0] = 0x03; Byte[1] = checksum(Byte[2]); Byte[2] = COMMAND_PING; ``` The ping command has 3 bytes and the value for COMMAND\_PING is 0x20 and the checksum of one byte is that same byte, making Byte[1] also 0x20. Since the ping command has no real return status, the receipt of an ACK can be interpreted as a successful ping to the flash loader. #### A.4.2 COMMAND\_GET\_STATUS (0x23) This command returns the status of the last command that was issued. Typically, this command should be sent after every command to ensure that the previous command was successful or to properly respond to a failure. The command requires one byte in the data of the packet and should be followed by reading a packet with one byte of data that contains a status code. The last step is to ACK or NAK the received data so the flash loader knows that the data has been read. ``` Byte[0] = 0x03 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_GET_STATUS ``` ## A.4.3 COMMAND\_DOWNLOAD (0x21) This command is sent to the flash loader to indicate where to store data and how many bytes will be sent by the COMMAND\_SEND\_DATA commands that follow. The command consists of two 32-bit values that are both transferred MSB first. The first 32-bit value is the address to start programming data into, while the second is the 32-bit size of the data that will be sent. This command also triggers an erase of the full area to be programmed so this command takes longer than other commands. This results in a longer time to receive the ACK/NAK back from the board. This command should be followed by a COMMAND\_GET\_STATUS to ensure that the Program Address and Program size are valid for the device running the flash loader. The format of the packet to send this command is a follows: ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_DOWNLOAD Byte[3] = Program Address [31:24] Byte[4] = Program Address [23:16] Byte[5] = Program Address [15:8] Byte[6] = Program Address [7:0] Byte[7] = Program Size [31:24] ``` ``` Byte[8] = Program Size [23:16] Byte[9] = Program Size [15:8] Byte[10] = Program Size [7:0] ``` #### A.4.4 COMMAND\_SEND\_DATA (0x24) This command should only follow a COMMAND\_DOWNLOAD command or another COMMAND\_SEND\_DATA command if more data is needed. Consecutive send data commands automatically increment address and continue programming from the previous location. The caller should limit transfers of data to a maximum 8 bytes of packet data to allow the flash to program successfully and not overflow input buffers of the serial interfaces. The command terminates programming once the number of bytes indicated by the COMMAND\_DOWNLOAD command has been received. Each time this function is called it should be followed by a COMMAND\_GET\_STATUS to ensure that the data was successfully programmed into the flash. If the flash loader sends a NAK to this command, the flash loader does not increment the current address to allow retransmission of the previous data. ``` Byte[0] = 11 Byte[1] = checksum(Bytes[2:10]) Byte[2] = COMMAND_SEND_DATA Byte[3] = Data[0] Byte[4] = Data[1] Byte[5] = Data[2] Byte[6] = Data[3] Byte[7] = Data[4] Byte[8] = Data[5] Byte[9] = Data[6] Byte[10] = Data[7] ``` ## A.4.5 COMMAND\_RUN (0x22) This command is used to tell the flash loader to execute from the address passed as the parameter in this command. This command consists of a single 32-bit value that is interpreted as the address to execute. The 32-bit value is transmitted MSB first and the flash loader responds with an ACK signal back to the host device before actually executing the code at the given address. This allows the host to know that the command was received successfully and the code is now running. ``` Byte[0] = 7 Byte[1] = checksum(Bytes[2:6]) Byte[2] = COMMAND_RUN Byte[3] = Execute Address[31:24] Byte[4] = Execute Address[23:16] Byte[5] = Execute Address[15:8] Byte[6] = Execute Address[7:0] ``` #### A.4.6 COMMAND\_RESET (0x25) This command is used to tell the flash loader device to reset. This is useful when downloading a new image that overwrote the flash loader and wants to start from a full reset. Unlike the COMMAND\_RUN command, this allows the initial stack pointer to be read by the hardware and set up for the new code. It can also be used to reset the flash loader if a critical error occurs and the host device wants to restart communication with the flash loader. ``` Byte[0] = 3 Byte[1] = checksum(Byte[2]) Byte[2] = COMMAND_RESET ``` The flash loader responds with an ACK signal back to the host device before actually executing the software reset to the device running the flash loader. This allows the host to know that the command was received successfully and the part will be reset. # **B** Register Quick Reference | | 00 | | | 07 | | 0.5 | 0.1 | | 00 | 0.4 | | 1 40 | 40 | 47 | 10 | |------------|----------------------|-------------|--------------|-------------|----------|---------|---------|---------|-----------|---------|----------|--------|--------|---------|---------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19 | 18 | 17 | 16 | | | | | 12 | '' | 10 | 9 | 0 | | 0 | 5 | 4 | ] 3 | | ' | 0 | | | Control<br>100F.E000 | | | | | | | | | | | | | | | | DID0, type | RO, offset | 0x000, res | et - | | | | | | | | | | | | | | | | VER | | | | | | | | | | ASS | | | | | | | | | JOR | | | | | | | IIM | NOR | | | | | PBORCTL | , type R/W, | offset 0x0 | 30, reset 0: | x0000.7FFD | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BORIOR | | | LDOPCTL | ., type R/W, | offset 0x0 | 34, reset 0) | k0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | \ | ADJ | | | | DIS type | RO, offset 0 | )v050 roso | + 0~0000 | 000 | | | | | | | | V | ADJ | | | | Kio, type | NO, onset t | 7,000, 1656 | | | | | | | | | | | | | | | | | | | | | | | | PLLLRIS | | | | | BORRIS | | | IMC, type | R/W, offset | 0x054. res | et 0x0000 | 0000 | | | | | · LLLING | | | | | 20.440 | | | , ., ,, | , 000 | | | | | | | | | | | | | | | | | | | | | | | | | PLLLIM | | | | | BORIM | | | MISC, typ | e R/W1C, of | ffset 0x058 | , reset 0x0 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PLLLMIS | | | | | BORMIS | | | RESC, typ | e R/W, offs | et 0x05C, r | eset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SW | WDT | BOR | POR | EXT | | RCC, type | R/W, offse | t 0x060, re | set 0x0780 | .3AD1 | | | | | | | | | | | | | | | | | ACG | | SYS | SDIV | | USESYSDIV | | | | | | | | | | PWRDN | | BYPASS | | | XT | AL | | oso | CSRC | | | IOSCDIS | MOSCDIS | | PLLCFG, | type RO, of | fset 0x064 | reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | F | | | | | | | R | | | | | e R/W, offs | et 0x070, r | eset 0x078 | 0.2810 | | | | | | | | | | | | | USERCC2 | | DIAGDDIG | | D) (D4 000 | SYS | DIV2 | | | | 0000000 | | | | | | | DOL DOL K | (OFO 4 ) | PWRDN2 | 0-444 | BYPASS2 | | | | | | OSCSRC2 | <u> </u> | | | | | | DOLPCLK | CFG, type I | rvv, onset | ux 144, res | et uxu/80.0 | | ORIDE | | | | | | | | | | | | | | | | ∨וטפט | OKIDE | | | | OSOSCSR | C | | | | | | DID1 type | RO, offset | 0x004 res | et - | | | | | | | JOOGOR | | | | | | | , type | VE | | | | F | AM | | | | | PAR | RTNO | | | | | | PINCOUNT | | | | 17 | | | | TEMP | | | KG | ROHS | OL | JAL | | | RO, offset | | et 0x007F.0 | 003F | | | | | | | | | 1 | | | | | | | | | | | SRA | MSZ | | | | | | | | | | | | | | | | | SHSZ | | | | | | | | | DC1, type | RO, offset | 0x010, res | et 0x0100.3 | 30DF | | | | | | | | | | | | | | | | | | | | CAN0 | | | | | | | | | | | MINSY | /SDIV | | | | | | MPU | HIB | | PLL | WDT | swo | SWD | JTAG | | DC2, type | RO, offset | 0x014, res | et 0x000F.1 | 1013 | | | | - | | | | | - | - | - | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | | | | | SSI0 | | | UART1 | UART0 | | D00 4 | | | | | | | | | | | | | | | | | DC3, type | RO, offset | 0x018, res | et 0x8300.0 | 0000 | | | | | | | | | | | | | 32KHZ | RO, offset | 0x018, res | et 0x8300.0 | 0000 | | CCP1 | CCP0 | | | | | | | | | | | | | | | | | T | | | | | | | | | |-----------|-----------------------------------------|-------------|--------------|------------|----|----|-------|-----|-------|-------|-------|--------|--------|--------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DC4, type | e RO, offset | 0x01C, re | set 0x5000. | 007F | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | RCGC0, | type R/W, of | fset 0x100 | , reset 0x00 | 0000040 | | | | | | | | | | | | | | | | | | | | CAN0 | | | | | | | | | | | | | | | | | | | HIB | | | WDT | | | | | SCGC0, 1 | type R/W, of | fset 0x110 | , reset 0x00 | 000040 | | | | | | | | | | | | | | | | | | | | CAN0 | | | | | | | | | | | | | | | | | | | HIB | | | WDT | | | | | DCGC0. | type R/W, of | fset 0x120 | reset 0x00 | 000040 | | | | | | | | | | | | | , | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | | | | CAN0 | | | | | | | | | | | | | | | | | 0,440 | | HIB | | | WDT | | | | | BCCC1 | type R/W, of | Foot Ov104 | rooot 0v00 | 2000000 | | | | | TIID | | | 1 1151 | | | | | RUGUI, | type K/W, or | iset ux 104 | , reset uxuu | 1 | | | | | | | | TIMEDO | TIMEDO | TIMEDA | TIMEDO | | | | | 1000 | | | | | | | | 0010 | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | 12C0 | | | | | | | | SSI0 | | | UART1 | UART0 | | SCGC1, 1 | type R/W, of | fset 0x114 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | 12C0 | | | | | | | | SSI0 | | | UART1 | UART0 | | DCGC1, | type R/W, of | fset 0x124 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | | | | | SSI0 | | | UART1 | UART0 | | RCGC2, | type R/W, of | fset 0x108 | , reset 0x00 | 000000 | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SCGC2.1 | type R/W, of | fset 0x118 | reset 0x00 | 000000 | | | | | | | | 1 | | | | | 00002, | EPHY0 | 1001 0X 110 | EMAC0 | | | | | | | | | | | | | | | LFIIIO | | LIVIACO | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | D0000 | DAM - 6 | E4 0400 | | | | | | | GFIOG | GFIOI | GFIOL | GFIOD | GFIOC | GFIOD | GFIOA | | DCGC2, | type R/W, of | rset ux128 | | 1000000 | | | | I | | | | 1 | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | SRCR0, t | type R/W, off | set 0x040 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | CAN0 | | | | | | | | | | | | | | | | | | | HIB | | | WDT | | | | | SRCR1, t | type R/W, off | set 0x044 | , reset 0x00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | | | TIMER3 | TIMER2 | TIMER1 | TIMER0 | | | | | I2C0 | | | | | | | | SSI0 | | | UART1 | UART0 | | SRCR2, t | type R/W, off | set 0x048 | , reset 0x00 | 000000 | | | | | | | | | | | | | | EPHY0 | | EMAC0 | | | | | | | | | | | | | | | | | | | | | | | GPIOG | GPIOF | GPIOE | GPIOD | GPIOC | GPIOB | GPIOA | | Hiborn | ation Mo | dule | | | | | | | | | | | | | | | | 400F.C000 | | | | | | | | | | | | | | | | | | | n react no | 2000 0000 | | | | | | | | | | | | | HIDKICC | C, type RO, c | niset uxuu | o, reset uxt | 0000.0000 | | | D.T. | .00 | | | | | | | | | | | | | | | | | CC | | | | | | | | | | | | | | | | KI | CC | | | | | | | | | HIBRTC | M0, type R/W | , offset 0x | 004, reset 0 | )xFFFF.FFI | FF | | | | | | | | | | | | | | | | | | | | CM0 | | | | | | | | | | | | | | | | RTO | СМ0 | | | | | | | | | HIBRTC | VI1, type R/W | , offset 0x | 008, reset 0 | xFFFF.FF | FF | | | | | | | | | | | | | | | | | | | RT | CM1 | | | | | | | | | | | | | | | | RT | CM1 | | | | | | | | | HIBRTCL | D, type R/W | , offset 0x | 00C, reset 0 | 0xFFFF.FF | FF | | | | | | | | | | | | | | | | | | | RT | CLD | | | | | | | | | | | | | | | | | CLD | | | | | | | | | | | | | | | | | | | | | | | | | | 24 | 20 | 20 | 20 | 27 | 26 | 25 | 24 | 1 22 | 22 | 24 | 20 | 10 | 10 | 47 | 16 | |-----------------------------------------|-------------|--------------|---------------|-----------------------------------------|----------|-----------|---------|---------|---------|----------|---------|---------|--------|---------|---------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4 | 19<br>3 | 18 | 17 | 16<br>0 | | HIBCTL, typ | | | | | 10 | | 0 | 1 ' | 0 | 3 | | | | ' | 0 | | 1112012, () | pe 1011, of | 1001 020 10 | , 10001 0201 | | | | | | | | | | | | | | | | | | | | | | VABORT | CLK32EN | LOWBATEN | PINWEN | RTCWEN | CLKSEL | HIBREQ | RTCEN | | HIBIM, type | R/W. offs | et 0x014. r | eset 0x000 | 0.0000 | | | | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EXTW | LOWBAT | RTCALT1 | RTCALT | | HIBRIS, typ | e RO. offs | set 0x018. ı | reset 0x000 | 00.0000 | | | | | | | | | | _ | | | -7.31 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EXTW | LOWBAT | RTCALT1 | RTCALT | | HIBMIS, typ | oe RO, offs | set 0x01C, | reset 0x00 | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EXTW | LOWBAT | RTCALT1 | RTCALT | | HIBIC, type | R/W1C, o | ffset 0x020 | ), reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | EXTW | LOWBAT | RTCALT1 | RTCALT | | HIBRTCT, ty | ype R/W, o | offset 0x02 | 4, reset 0x | 0000.7FFF | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Т | RIM | | | | | | | | | HIBDATA, ty | ype R/W, | offset 0x03 | 0-0x12C, re | eset - | | | | | | | | | | | | | | | | | | | | F | RTD | | | | | | | | | | | | | | | | F | RTD | | | | | | | | | Internal I | Memory | , | | | | | | | | | | | | | | | Base 0x40<br>FMA, type F | | | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | OFFSET | | | | | | | | | OF | FSET | | | | | | | | | FMD, type F | R/W, offse | t 0x004, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | ATA | | | | | | | | | | | | | | | | D | ATA | | | | | | | | | FMC, type F | R/W, offse | t 0x008, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | WF | RKEY | | | | | | | | | | | | | | | | | | | | | COMT | MERASE | ERASE | WRITE | | FCRIS, type | e RO, offse | et uxuuc, r | eset uxuuu | 0.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | PRIS | ARIS | | ECIM tuna | D/M offer | st 0×040 | seat Ovanac | 0000 | | | | | | | | | | r rið | AKIO | | FCIM, type | K/VV, OTISE | et uxu1U, fe | set uxuuul | | | | | | | | | | | | | | | | | | | | | | | | | | | | PMASK | AMASK | | FCMISC, ty | no P/M/4 C | offeet Out | 114 reset 0 | ×0000 0000 | | | | | | | | | | FIVIASK | AIVIASK | | i civilac, ty | he K/MAIC | , onset uxt | , 14, 16Set U | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | PMISC | AMISC | | lusta erra a l | Maure | | | | | | | | | | | | | 1 WIGC | AMIOC | | Internal I | | | | | | | | | | | | | | | | | Flash Me<br>Base 0x40 | | | n Regis | ters (Sys | stem Co | ontrol Of | TSet) | | | | | | | | | | USECRL, ty | ype R/W, o | ffset 0x140 | 0, reset 0x3 | 31 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | US | EC | | | | | | | | | | | | | | | | | | | | | | FMPRE0, ty | /pe R/W, o | ffset 0x130 | and 0x20 | 0, reset 0xF | FFF.FFF | | | | | | | | | | | | FMPRE0, ty | /pe R/W, o | ffset 0x130 | ) and 0x20 | 0, reset 0xF | FFF.FFFF | | READ_ | ENABLE | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|-----------------------------------------|-----------|----|-----------|------------------|----|----|-----|---------|----|------|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MPPE0, | type R/W, o | offset 0x13 | 4 and 0x400 | ), reset 0xl | FFFF.FFFF | | | ļ | | | | 1 | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | JSER_DE | 3G, type R/\ | N, offset 0 | c1D0, reset | 0xFFFF.FF | FE | | | | | | | | | | | | NW | | | | | | | | DATA | | | | | | | | | | | | | | | D | ATA | | | | | | | DBG1 | DBG | | USER_RE | EG0, type R | /W, offset ( | x1E0, rese | t 0xFFFF.F | FFF | | | | | | | | | | | | NW | | | | | | | | DATA | | | | | | | | | | | | | | | | Di | ATA | | | | | | | | | | G1, type R | /w, offset ( | 0x1E4, rese | t UXFFFF.F | FFF | | | DATA | | | | | | | | | NW | | | | | | | D | DATA<br>ATA | | | | | | | | | MPRF1 | tyne R/W | offset Ox20 | 4, reset 0xF | FFF FFFF | | | <i>Di</i> | | | | | | | | | | WII IXL 1, | type ivii, c | JIISEL UXZU | 4, 1636t 0XI | | | | READ | ENABLE | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | FMPRE2, | type R/W, o | offset 0x20 | 8, reset 0x0 | 000.0000 | | | | • | | | | | | | | | | <u> </u> | | | | | | READ_ | ENABLE | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | FMPRE3, | type R/W, o | offset 0x20 | C, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | | | | | | | | READ_ | ENABLE | | | | | | | | | FMPPE1, | type R/W, o | offset 0x40 | 4, reset 0xF | FFF.FFFF | | | | | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | | | | | | | | PROG_ | ENABLE | | | | | | | | | FMPPE2, | type R/W, o | offset 0x40 | 8, reset 0x0 | 000.0000 | | | 2222 | | | | | | | | | | | | | | | | | | ENABLE<br>ENABLE | | | | | | | | | EMDDE2 | tuno P/M o | offect 0×40 | C, reset 0x0 | 000 0000 | | | FROG_ | ENABLE | | | | | | | | | rivirres, | type R/vv, c | JIISEL UX40 | C, reset uxu | ,000.0000 | | | PROG | ENABLE | | | | | | | | | | | | | | | | | ENABLE | | | | | | | | | Gonora | I-Durnos | e Input/ | Outputs | (GDIOs | ١ | | | | | | | | | | | | GPIO Po<br>GPIO Po<br>GPIO Po<br>GPIO Po<br>GPIO Po<br>GPIO Po | ort A base: ort B base: ort C base: ort D base: ort E base: ort F base: ort G base: | 0x4000.4<br>0x4000.5<br>0x4000.7<br>0x4002.4<br>0x4002.5 | 000<br>000<br>000<br>000<br>000<br>000 | | | | | | | | | | | | | | GPIODAT | A, type R/W | , offset 0x | 000, reset 0 | x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D | ATA | | | | | GPIODIR, | type R/W, | offset 0x40 | 0, reset 0x0 | 0000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | 201010 4 | DAM -4 | f4 0404 | | 00.000 | | | | | | | L | )IR | | | | | JPIUIS, ty | ype K/W, of | rset UX404, | reset 0x00 | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | l<br>IS | | | | | GDIOIDE | type P/M | offeet 0v40 | 8, reset 0x0 | 000 0000 | | | | | | | | 10 | | | | | orioide, | type R/W, | J.1361 UX4U | o, reset uxu | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | II. | l<br>BE | | | | | SPIOIEV | type R/W | offset Ox40 | C. reset 0v0 | 0000.0000 | | | | 1 | | | | | | | | | J JIL 4, | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | _, 10001 010 | | | | | | | | | | | | | | | | | | | | | | | | | II. | EV | | | | | PIOIEV, | type R/W, o | offset 0x40 | C, reset 0x0 | 0000.0000 | | | | | | | l | EV | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|--------------------------------------|--------------|--------------|--------------|------|----|----|-----|----|----|-----|----------|----|----|----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 3PIOIM, t | ype R/W, o | ffset 0x410 | , reset 0x0 | 000.0000 | | | | 1 | | | | ı | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IM | 1E | | | | | SPIORIS, | type RO, o | ffset 0x414 | l, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | R | IS | | | | | GPIOMIS, | type RO, c | offset 0x418 | 3, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | M | IS | | | | | GPIOICR, | type W1C, | offset 0x4 | 1C, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I | C | | | | | GPIOAFS | EL, type R/ | W, offset 0 | x420, reset | t - | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | AFS | I<br>SEL | | | | | GPIODR2 | R. type R/V | V. offset Ox | 500, reset | 0x0000.00FF | | | | | | | | | | | | | DITE | , ., , , , , , , , , , , , , , , , , | ., 5501 01 | | | | | | | | | | | | | | | | | | | | | | | | | | DE | <br>RV2 | | | | | CDIODB4 | D tupo DA | V offeet for | 504 roost | 0x0000.0000 | 1 | | | L | | | טוע | | | | | | GPIODK4 | K, type K/V | v, onset ux | 504, reset | UXUUUU.UUU | , | | | | | | | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DH | RV4 | | | | | GPIODR8 | R, type R/V | V, offset 0x | 508, reset | 0x0000.0000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DR | RV8 | | | | | GPIOODR | R, type R/W | , offset 0x5 | OC, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OI | DE | | | | | GPIOPUR | , type R/W, | offset 0x5 | 10, reset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Pl | JE | | | | | GPIOPDR | , type R/W, | offset 0x5 | 14, reset 0: | x0000.0000 | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | DE . | | | | | GPIOSLR | . type R/W. | offset 0x5 | 18. reset 0 | k0000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SF | I<br>RL | | | | | GPIODEN | , type R/W, | offeet Ov5 | 1C reset - | | | | | 1 | | | | | | | | | GFIODLIN | , type K/VV, | Ullset UXS | 10, 16361 - | | | | | | | | | | | | | | | | | | | | | | | | | Di | <br>EN | | | | | | 14 4 50 | | | | | | | | | | D | =IN | | | | | GPIOLOC | K, type R/V | v, offset ux | 520, reset | 0x0000.0001 | 1 | | | | | | | | | | | | | | | | | | | | OCK | | | | | | | | | | | | | | | | LC | OCK | | | | | | | | | GPIOCR, | type -, offs | et 0x524, re | eset - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | С | R | | | | | GPIOPeri | phID4, type | RO, offset | t 0xFD0, re | set 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PII | D4 | | | | | 3PIOPeri | phID5, type | RO, offset | t 0xFD4, re | set 0x0000.0 | 0000 | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PII | I<br>D5 | | | | | | | | | | | | | I | | | | - | | | | | 24 | 20 | 20 | - 00 | 07 | 00 | 05 | 0.4 | 20 | 00 | 04 | 00 | 40 | 10 | 47 | 40 | |--------------------------------------------------|------------------------------------------------------------------|------------------------------------------|---------------|------------|----------|----------|---------|---------|---------|---------|-------|----------|--------|---------|---------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19<br>3 | 18 | 17 | 16<br>0 | | | | | t 0xFD8, res | | | 9 | 0 | | 0 | 3 | 4 | 3 | 2 | ' | | | 3FIOF ellip | лпоо, туре | NO, Ulise | OXI DO, Tes | | 7.0000 | | | | | | | | | | | | | | | | | | | | | | | PI | l<br>D6 | | | | | GPIOPerip | hID7, type | RO, offset | t 0xFDC, res | set 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D7 | | | | | GPIOPerip | hID0, type | RO, offset | t 0xFE0, res | et 0x0000 | .0061 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | GPIOPerip | hID1, type | RO, offset | t 0xFE4, res | et 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | GPIOPerip | hID2, type | RO, offset | t 0xFE8, res | et 0x0000 | .0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | GPIOPerip | hID3, type | RO, offset | t 0xFEC, res | set 0x0000 | 0.0001 | | | | | | | | | | | | | | | | | | | | | | | - | D2 | | | | | ODICE | upo : | 0 " | 0 | | 2005 | | | | | | PI | D3 | | | | | GPIOPCell | IID0, type R | O, offset | 0xFF0, rese | t 0x0000.0 | 000D | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | CDIODCAII | IID1 tupo E | O offeet | 0xFF4, rese | + 0×0000 ( | 2050 | | | | | | Ci | D0 | | | | | GFIOFCEII | IID I, type K | O, onset | JXFF4, Iese | | JUFU | | | | | | | | | | | | | | | | | | | | | | | CI | <br>D1 | | | | | GPIOPCell | IID2 type R | O offset | 0xFF8, rese | t 0x0000 ( | 0005 | | | | | | | | | | | | 01 101 0611 | IIDZ, type it | o, onser | JAI 1 0, 1636 | | 1 | | | | | | | | | | | | | | | | | | | | | | | CI | l<br>D2 | | | | | GPIOPCell | IID3. type R | O. offset | 0xFFC, rese | et 0x0000. | 00B1 | | | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Timer0 ba<br>Timer1 ba<br>Timer2 ba<br>Timer3 ba | I-Purpos<br>ase: 0x400<br>ase: 0x400<br>ase: 0x400<br>ase: 0x400 | 03.0000<br>03.1000<br>03.2000<br>03.3000 | | | | | | | | | | | | | | | GPTMCFG | i, type R/W, | offset 0x | 000, reset 0: | x0000.000 | 10 | | | | | | | | | | | | | | | | | | | | | | | | | | ODTAGES | | | ODT1 | D 4 | N -66 + 5 | | 00000 | 200 | | | | | | | | | GPTMCFG | j<br> | | GPTMTAM | IR, type R/V | V, offset 0 | x004, reset | 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | TAAMS | TACMD | Τ. | MR | | CDTMTRM | IP type PA | N offeet 0 | x008, reset | 0×0000 00 | 000 | | | | | | | IAANS | TACMR | IA | IVIR | | GFIWIIDW | ik, type k/v | v, onset u | xuuo, reset | 0.0000.00 | J00 | | | | | | | | | | | | | | | | | | | | | | | | TBAMS | TBCMR | TR | MR | | GPTMCTI | type R/W | offset Ove | DOC, reset 0: | ×0000 000 | 10 | | | | | | | LIPAINIO | IDOMIC | 10 | 1411.5 | | Ci INICIL | , type Rive, | SHOEL UKL | , 18361 0. | | | | | | | | | | | | | | | TBPWML | | | TBF | VENT | TBSTALL | TBEN | | TAPWML | | RTCEN | TAF | /ENT | TASTALL | TAEN | | | | offset 0x0 | )18, reset 0x | l | | 0 ./ (LL | | | | | | 1, 1, | | | | | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | ,, | | | | | | | | | | | | | | | | | | | CBEIM | CBMIM | TBTOIM | | | | | RTCIM | CAEIM | CAMIM | TATOIN | | GPTMRIS. | type RO, o | ffset 0x01 | C, reset 0x0 | 0000.0000 | | , | 1 | | | | | 1 | | 1 | | | -, | J,. | | | | | | | | | | | | | | | | | | | | | CBERIS | CBMRIS | TBTORIS | | | | | RTCRIS | CAERIS | CAMRIS | TATORI | | | | | | | | | | | | | | | | | | | 24 | 20 | 20 | 20 | 07 | 200 | 25 | 24 | 22 | 20 | 04 | 20 | 10 | 40 | 47 | 4.0 | |------------|---------------|--------------|---------------|-----------|----------|---------|----------|---------|---------|---------|-----|---------|---------|---------|----------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20 | 19 | 18<br>2 | 17 | 16<br>0 | | | | | | | | 9 | 8 | | ь | 5 | 4 | 3 | | 1 | 0 | | GPTMMIS, | type RO, o | offset 0x02 | 20, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CBMMIS | TBTOMIS | | | | | RTCMIS | CAEMIS | CAMMIS | TATOMIS | | GPTMICR, | type W1C, | offset 0x0 | 024, reset 0 | ×0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CBECINT | CBMCINT | TBTOCINT | | | | | RTCCINT | CAECINT | CAMCINT | TATOCINT | | GPTMTAIL | R, type R/\ | N, offset 0 | x028, reset | 0xFFFF.F | FFF | | | | | | | | | | | | | | | | | | | | _RH | | | | | | | | | | | | | | | | TAI | LRL | | | | | | | | | GPTMTBIL | R, type R/ | N, offset 0 | x02C, reset | 0x0000.F | FFF | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBI | LRL | | | | | | | | | GPTMTAM | IATCHR, ty | pe R/W, of | fset 0x030, | reset 0xF | FFF.FFFF | | | | | | | | | | | | | | | | | | | TAN | /IRH | | | | | | | | | | | | | | | | TAN | //RL | | | | | | | | | GPTMTBM | IATCHR, ty | pe R/W, of | fset 0x034, | reset 0x0 | 000.FFFF | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBN | /IRL | | | | | | | | | GPTMTAPI | R, type R/V | V, offset 0 | k038, reset | 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TAI | PSR | | | | | GPTMTBP | R, type R/V | V, offset 0: | x03C, reset | 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ТВ | PSR | | | | | GPTMTAPI | MR, type R | /W, offset | 0x040, rese | t 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TAP | SMR | | | | | GPTMTBP | MR, type R | /W, offset | 0x044, rese | t 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TBF | SMR | | | | | GPTMTAR, | , type RO, | offset 0x0 | 48, reset 0x | FFFF.FFF | F | | 1 | | | | | | | | | | | | | | | | | TA | RH | | | | | | | | | | | | | | | | | RL | | | | | | | | | GPTMTBR. | , type RO. | offset 0x0 | 4C, reset 0x | 0000.FFF | F | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TB | RL | | | | | | | | | Watchdo | og Time | r | | | | | | | | | | | | | | | Base 0x40 | | | | | | | | | | | | | | | | | | | , offset 0x | 000, reset 0 | xFFFF.FF | FF | | | | | | | | | | | | | | | , , , , , , , | | | | WDT | Load | | | | | | | | | | | | | | | | | Load | | | | | | | | | WDTVALII | E. type RΩ | . offset 0× | 004, reset 0 | xFFFF.FF | FF | | | | | | | | | | | | | , -, ,, , | , | , | | | | WDT | Value | | | | | | | | | | | | | | | | | Value | | | | | | | | | WDTCTI + | type R/W | offset Oxon | 8, reset 0x0 | 000.000 | | | | | | | | | | | | | | ., po 10 m, C | | _, . 555t 0Xt | | | | | | | | | | | | | | | | | | | | | | | | | | | | RESEN | INTEN | | WDTICR, ty | vne WO of | ffeet Nonn | C reset | | | | | | | | | | | TALOLIN | | | WEITER, I | ype wo, o | iset UXUU | J, 16561 - | | | | WDT | IntClr | | | | | | | | | | | | | | | | | | | | | | | | | | MDTD:0 | 50 | E40 00 | | 00.0000 | | | וטאי | IntClr | | | | | | | | | WDTRIS, ty | ype RO, of | rset 0x010 | , reset 0x00 | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1115 = | | | | | | | | | | | | | | | | | WDTRIS | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------|--------------|-------------|--------------|-------------|------------|-----------|-------|------|----|----|----|----------|----|----|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WDTMIS, | type RO, of | fset 0x014 | l, reset 0x0 | 000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WDTMIS | | WDTTEST | f, type R/W, | offset 0x4 | 118, reset 0 | x0000.0000 | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STALL | | | | | | | | | | WDTLOCK | K, type R/W | , offset 0x | C00, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | Lock | | | | | | | | | | | | | | | | WD1 | Lock | | | | | | | | | WDTPerip | hID4, type | RO, offset | 0xFD0, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | WDTPerip | hID5, type | RO, offset | 0xFD4, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | WDTPerip | hID6, type | RO, offset | 0xFD8, res | set 0x0000. | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D6 | | | | | WDTPerip | hID7, type | RO, offset | 0xFDC, re | set 0x0000. | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D7 | | | | | WDTPerip | hID0, type | RO, offset | 0xFE0, res | set 0x0000. | 0005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | WDTPerip | hID1, type | RO, offset | 0xFE4, res | et 0x0000. | 0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | WDTPerip | hID2, type | RO, offset | 0xFE8, res | et 0x0000. | 0018 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | WDTPerip | hID3, type | RO, offset | 0xFEC, res | set 0x0000. | 0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | WDTPCell | IID0, type R | O, offset ( | 0xFF0, rese | t 0x0000.00 | 00D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | WDTPCell | IID1, type R | O, offset ( | 0xFF4, rese | t 0x0000.00 | OF0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | WDTPCell | IID2, type R | O, offset ( | )xFF8, rese | t 0x0000.00 | 005 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | WDTPCell | IID3, type R | O, offset ( | )xFFC, rese | et 0x0000.0 | 0B1 | | | | | | | | | | | | | ., ., . | | , | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Univers | al Asym | chrono | ıs Recei | vore/Tro | nemitte | re (IIAD) | Te) | | | | | | | | | | | ase: 0x40 | | is Kecel | vers/ira | iisiiiitte | is (UAR | 15) | | | | | | | | | | UART1 b | ase: 0x40 | 00.D000 | | | | | | | | | | | | | | | JARTDR. | type R/W. | offset 0x00 | 00, reset 0x | 0000.0000 | | | | | | | | | | | | | - | . , | | | | | | | | | | | | | | | | | | | | OE | BE | PE | FE | | | | DA | I<br>NTA | | | | | | | | | 1 | J. | | | I | | | U | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----------|-----------------------------------------|--------------|--------------|---------------|------------|----------|-------|----------|-------|-------|----------|-------|-------|----------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UARTRSR | /UARTECF | R, type RO | , offset 0x0 | 04, reset 0x | 0000.0000 | (Reads) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OE | BE | PE | FE | | UARTRSR | /UARTECF | R, type WO | , offset 0x0 | 004, reset 0: | x0000.0000 | (Writes) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | UARTFR, | type RO, of | ffset 0x018 | 3, reset 0x0 | 000.0090 | | | | ı | | | | 1 | | | | | | | | | | | | | TV | DVEE | TVEE | DVEE | DUIOV | | | | | | | | | | | | | TXFE | RXFF | TXFF | RXFE | BUSY | | | | | UARTILPE | k, type R/W | , offset ux | 020, reset ( | 0x0000.0000 | ) | | | | | | | 1 | | | | | | | | | | | | | | | | II DE | V/CD | | | | | LIABTIDDI | D 4 D/4 | 1 - ff 4 O | .004 4 | | • | | | | | | ILPL | VSR | | | | | UARTIBRI | J, type R/W | , oπset ux | U24, reset | 0x0000.000 | U | | | I | | | | I | | | | | | | | | | | | DIV | <br>'INT | | | | | | | | | IIAPTEDD | D type P/ | N offert A | x028 roco+ | 0x0000.000 | nn | | DIV | | | | | | | | | | SAN I FOR | , type R/V | ., onset U | , reset | | ,,, | | | | | | | | | | | | | | | | | | | | | | | | DIVE | FRAC | | | | UARTI CR | H. type R/V | V. offset 0: | x02C, reset | 0x0000.00 | 00 | | | | | | | 2 | | | | | 0 | , ., po | ., | | | | | | | | | | | | | | | | | | | | | | | SPS | WL | .EN | FEN | STP2 | EPS | PEN | BRK | | UARTCTL | . type R/W. | offset 0x0 | )30. reset 0 | ×0000.0300 | | | | | | | | | | | | | | , .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | RXE | TXE | LBE | | | | | SIRLP | SIREN | UARTEN | | UARTIFLS | type R/W | , offset 0xt | 034, reset 0 | x0000.0012 | 2 | | | l . | | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | RXIFLSEL | 1 | | TXIFLSEL | | | UARTIM, t | ype R/W, o | ffset 0x03 | 8, reset 0x0 | 0000.0000 | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEIM | BEIM | PEIM | FEIM | RTIM | TXIM | RXIM | | | | | | UARTRIS, | type RO, c | offset 0x03 | C, reset 0x | 0000.000F | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | OERIS | BERIS | PERIS | FERIS | RTRIS | TXRIS | RXRIS | | | | | | UARTMIS, | type RO, o | offset 0x04 | IO, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEMIS | BEMIS | PEMIS | FEMIS | RTMIS | TXMIS | RXMIS | | | | | | UARTICR, | type W1C, | offset 0x0 | )44, reset 0 | x0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OEIC | BEIC | PEIC | FEIC | RTIC | TXIC | RXIC | | | | | | UARTPeri | phID4, type | RO, offse | et 0xFD0, re | eset 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | UARTPeri | phID5, type | RO, offse | et 0xFD4, re | eset 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | UARTPeri | phID6, type | RO, offse | et 0xFD8, re | eset 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D6 | | | | | UARTPeri | phID7, type | RO, offse | et 0xFDC, re | eset 0x0000 | 0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D7 | | | | | | | | | | | | _ | 1 | | | | | | | | |-------------|-----------------------------------------|-------------|--------------|-------------|--------|----|----|-----|-----|----|------|-----------|-------|-------|--------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | UARTPerip | phID0, type | RO, offse | t 0xFE0, re | set 0x0000 | .0011 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | UARTPerip | phID1, type | RO, offse | t 0xFE4, re | set 0x0000 | .0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | UARTPerin | ohID2. type | RO. offse | t 0xFE8, re | set 0x0000 | .0018 | | | 1 | | | | | | | | | | | , | | | | | | | | | | | | | | | | | | | | | | | | | | DI | D2 | | | | | | 1100 / | | | | | | | | | | FI | DZ | | | | | UARTPerip | oniD3, type | RO, offse | t 0xFEC, re | set uxuuuu | 0.0001 | | | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | UARTPCel | IID0, type F | RO, offset | 0xFF0, rese | et 0x0000.0 | 000D | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | UARTPCel | IIID1, type I | RO, offset | 0xFF4, rese | et 0x0000.0 | 0F0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | UARTPCel | IIID2, type F | RO, offset | 0xFF8, rese | et 0x0000.0 | 005 | | | 1 | | | | | | | | | 0. | , 5,50 | ., | -, | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | HADTDCal | IIIDa Ama I | 20 -# | 0xFFC, res | -4 00000 ( | 10D4 | | | | | | | DZ | | | | | UARTPCE | iliD3, type i | ko, onset | UXFFC, res | et uxuuuu.t | JUBI | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Synchro | onous S | erial Inte | erface (S | SSI) | | | | | | | | | | | | | SSI0 base | e: 0x4000 | .8000 | | | | | | | | | | | | | | | SSICR0, ty | pe R/W, of | set 0x000 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SC | CR | | | | SPH | SPO | FI | RF | | D | SS | | | SSICR1. tv | pe R/W. of | set 0x004 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | | SOD | MS | SSE | LBM | | 20122 | D.04 65 | | | | | | | | | | | 300 | IVIO | 33E | LDIVI | | SSIDR, typ | e R/W, offs | et uxuu8, | reset 0x000 | J0.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D | ATA | | | | | | | | | SSISR, typ | e RO, offse | et 0x00C, r | reset 0x000 | 0.0003 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BSY | RFF | RNE | TNF | TFE | | SSICPSR, | type R/W, o | offset 0x01 | 10, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CPSI | I<br>DVSR | | | | | SSIIM type | e R/W offer | et 0x014 r | eset 0x000 | 0.0000 | | | | 1 | | | | | | | | | John, type | - 10 FF, U115 | UAU 14, I | COOL OXUUU | | | | | | | | | | | | | | | | | | | | | | | | | | TVILA | DVIIA | DTIM4 | DOD!!! | | | | | | | | | | | | | | TXIM | RXIM | RTIM | RORIM | | SSIRIS, typ | pe RO, offs | et 0x018, ı | reset 0x000 | 0.0008 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXRIS | RXRIS | RTRIS | RORRIS | | SSIMIS, ty | pe RO, offs | et 0x01C, | reset 0x000 | 00.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TXMIS | RXMIS | RTMIS | RORMIS | | SSIICE + | ne W1C of | feat Dynan | , reset 0x00 | 000 0000 | | | | | | | | 1 | | | | | JOHCK, ty | pe witc, or | isei vxu2U | , reset uxut | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RTIC | RORIC | | | | | | | | | | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |----------------------|-----------------------------------------|-------------|-------------------------|----------------|-----------|----|----|----|--------|------|-----------------------------------------|--------|--------|-------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SSIPeriph | ID4, type R | O, offset 0 | xFD0, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D4 | | | | | SSIPeriph | ID5, type R | O, offset 0 | xFD4, rese | t 0x0000.00 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D5 | | | | | SSIPeriphi | ID6, type R | O, offset 0 | xFD8, rese | t 0x0000.00 | 000 | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | 0010 | ID7 4 D | 0 - # 4 0 | FDQ | 4.00000 | 200 | | | | | | PI | D6 | | | | | SSIPERIDIII | ID7, type R | O, onset u | xFDC, rese | | 000 | | | | | | | | | | | | | | | | | | | | | | | PI | <br>D7 | | | | | SSIPeriph | ID0. type R | O. offset 0 | xFE0, rese | t 0×0000.00 | 122 | | | | | | • • • • • • • • • • • • • • • • • • • • | | | | | | | 0, 1, po | -, | | | · <b></b> | | | | | | | | | | | | | | | | | | | | | | | PI | D0 | | | | | SSIPeriphi | ID1, type R | O, offset 0 | xFE4, reset | t 0x0000.00 | 000 | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D1 | | | | | SSIPeriph | ID2, type R | O, offset 0 | xFE8, rese | t 0x0000.00 | 18 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D2 | | | | | SSIPeriph | ID3, type R | O, offset 0 | xFEC, rese | t 0x0000.00 | 001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PI | D3 | | | | | SSIPCeIIID | 00, type RC | , offset 0x | FF0, reset ( | 0x0000.000 | D | | | 1 | | | | | | | | | | | | | | | | | | | | CI | D0 | | | | | SSIBCAIII | 14 tuno BO | offoot Ov | EE4 rooot ( | 0~0000 005 | :n | | | | | | Ci | D0 | | | | | SSIPCelliL | 71, type RC | , onset ux | FF4, reset ( | UXUUUU.UUF | ·U | | | | | | | | | | | | | | | | | | | | | | | CI | D1 | | | | | SSIPCellic | 02. type RO | offset 0x | FF8, reset ( | <br>0x0000.000 | 5 | | | 1 | | | | | | | | | | _, ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | , | , | | | | | | | | | | | | | | | | | | | | | | | | | CI | D2 | | | | | SSIPCeIII | 03, type RO | , offset 0x | FFC, reset | 0x0000.00E | 31 | - | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | CI | D3 | | | | | Inter-Int | tegrated | Circuit | (I <sup>2</sup> C) Inte | erface | | | | | | | | | | | | | I <sup>2</sup> C Mas | ter | | | | | | | | | | | | | | | | I2C Maste | er 0 base: | 0x4002.0 | 0000 | | | | | | | | | | | | | | I2CMSA, ty | ype R/W, of | ffset 0x000 | ), reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SA | | | | R/S | | I2CMCS, ty | ype RO, off | set 0x004, | , reset 0x00 | 00.0000 (R | eads) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BUSBSY | IDLE | ARBLST | DATACK | ADRACK | ERROR | BUSY | | I2CMCS, ty | ype WO, of | fset 0x004 | , reset 0x00 | 000.0000 (V | Vrites) | | | | | | | | | | | | | | | | | | | | | | | | 1011 | OTOD | OTABT | D | | IOCMDD 4 | uno BAM | Ffoot Avana | 2 maget 0:-0 | 000 0000 | | | | | | | | ACK | STOP | START | RUN | | ı∠∪ıvı⊔R, t | ype K/W, 0 | iiset uxu08 | 8, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | D. | \ | | | | | | | | | | | | | | | | D/ | ATA | | | | | 0.4 | 00 | 00 | 00 | 07 | 00 | 05 | 0.4 | | 00 | 04 | 00 | 40 | 40 | 47 | 10 | |-----------------------|-----------------------------------------|--------------|-----------------------------------------|--------------|----------|---------|---------|---------|---------|---------|---------|---------|-----|------|---------| | 31<br>15 | 30<br>14 | 29<br>13 | 28<br>12 | 27<br>11 | 26<br>10 | 25<br>9 | 24<br>8 | 23<br>7 | 22<br>6 | 21<br>5 | 20<br>4 | 19<br>3 | 18 | 17 | 16 | | | , type R/W, | | | | 10 | 9 | 0 | | 0 | 3 | 4 | ] 3 | | ' | | | izcivi i Fix, | , type tow, | Oliset Oxot | JC, leset ux | 10000.0001 | | | | | | | | | | | | | | | | | | | | | | | | | TPR | | | | | I2CMIMR. | type R/W, | offset 0x01 | 0. reset 0x | 0000.0000 | | | | | | | | | | | | | | , type 1211, | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IM | | I2CMRIS. | type RO, o | ffset 0x014 | . reset 0x0 | 000.0000 | | | | | | | | | | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | , | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RIS | | I2CMMIS, | type RO, o | ffset 0x018 | 3, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MIS | | I2CMICR, | type WO, c | ffset 0x01 | C, reset 0x( | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IC | | I2CMCR, 1 | type R/W, o | ffset 0x020 | ), reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SFE | MFE | | | | LPBK | | Inter-In | tegrated | Circuit | (I <sup>2</sup> C) Inte | erface | | | | | | | | | | | | | I <sup>2</sup> C Slav | _ | | | | | | | | | | | | | | | | | e 0 base: | 0x4002.08 | 300 | | | | | | | | | | | | | | I2CSOAR | , type R/W, | offset 0x00 | 00, reset 0x | (0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | OAR | | | | | I2CSCSR, | , type RO, c | offset 0x004 | 4, reset 0x0 | 0000.0000 (F | Reads) | | ' | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FBR | TREQ | RREQ | | I2CSCSR, | , type WO, | offset 0x00 | 4, reset 0x0 | 0000.0000 ( | Writes) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | | I2CSDR, t | type R/W, o | ffset 0x008 | , reset 0x0 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DA | ATA | | | | | I2CSIMR, | type R/W, o | offset 0x00 | C, reset 0x | 0000.0000 | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DATAIM | | I2CSRIS, | type RO, of | fset 0x010 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DATARIS | | I2CSMIS, | type RO, of | ffset 0x014 | , reset 0x00 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DATAMIS | | I2CSICR, | type WO, o | ffset 0x018 | 3, reset 0x0 | 000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DATAIC | | | ller Area | | k (CAN) | Module | | | | | | | | | | | | | | ase: 0x400 | | | | | | | | | | | | | | | | CANCTL, | type R/W, | offset 0x00 | 0, reset 0x0 | 0000.0001 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TEST | CCE | DAR | | EIE | SIE | IE | INIT | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|---------------------------------------|--------------|--------------|--------------|------|-----|----|----------|-------|-------|---------|-----------|--------------------|-------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CANSTS, | type R/W, | offset 0x00 | 4, reset 0x | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BOFF | EWARN | EPASS | RXOK | TXOK | | LEC | | | CANERR, | type RO, o | offset 0x008 | B, reset 0x0 | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RP | | | | REC | | | | | | | TI | EC | | | | | CANBIT, ty | ype R/W, o | ffset 0x00C | c, reset 0x0 | )000.2301 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | TSEG2 | | | TS | EG1 | | Sc | JW | | | BF | ₹Р | | | | CANINT, ty | ype RO, of | fset 0x010, | reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN | TID | | | | | | | | | CANTST, t | type R/W, o | offset 0x014 | 4, reset 0x( | 0000.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RX | Т | X | LBACK | SILENT | BASIC | | | | CANBRPE | ≣, type R/W | , offset 0x0 | 018, reset 0 | 0x0000.0000 | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BR | PE | | | CANIF1CF | RQ, type R | /W, offset 0 | x020, rese | t 0x0000.00 | 01 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BUSY | | | | | | | | | | | | MN | UM | | | | CANIF2CF | RQ, type R | /W, offset 0 | x080, rese | t 0x0000.00 | 01 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BUSY | | | | | | | | | | | | MN | UM | | | | CANIF1C | MSK, type | R/W, offset | 0x024, res | et 0x0000.0 | 000 | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WRNRD | MASK | ARB | CONTROL | CLRINTPND | NEWDAT / | DATAA | DATAB | | | | | | | | | | | | | | | TXRQST | | | | CANIF2CI | MSK, type | R/W, offset | 0x084, res | set 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | WRNRD | MASK | ARB | CONTROL | CLRINTPND | NEWDAT /<br>TXRQST | DATAA | DATAB | | CANIF1MS | SK1 tyne i | R/W offset | OxO28 res | et 0x0000.F | FFF | | | | | | | | | | | | -, | , , , , , , , , , , , , , , , , , , , | | | | | | | | | | | | | | | | | | | | | | | N | l<br>ISK | | | | | | | | | CANIE2MS | SK1 type I | P/W offeat | NyN88 ros | et 0x0000.F | FFF | | | | | | | | | | | | OAINII ZINI | oren, type i | UVV, OHSEL | 0,000,163 | | | | | | | | | | | | | | | | | | | | | N/ | l<br>ISK | | | | | | | | | CANIF1M9 | SK2 type ! | R/W. offeat | 0x02C res | set 0x0000.F | FFF | | ıv | | | | | | | | | | CAMI IN | J. L. Lype I | urr, onset | UAU20, 165 | L. UAUUU.F | | | | | | | | | | | | | MXTD | MDIR | | | | | | | | MSK | | | | | | | | | | D/M offort | 02080 === | set 0x0000.F | ccc | | | | IVIOR | | | | | | | | CANT ZIVIS | Jivz, type i | u vv, onset | UAUUU, IES | | | | | | | | | | | | | | MXTD | MDIR | | | | | | | | MSK | | | | | | | | | | O/M offers | 02020 ==== | | 000 | | | | NOIN | | | | | | | | CANIFTAF | ⊼o⊓, type F | WW, OTTSET | UXUSU, FES | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | ID | | | | | | | | | 0.4.11. | DD4 / - | 2041 - 55 : | 0005 | -4.00000 = | | | | ID | | | | | | | | | CANIF2AF | кы1, type F | k/W, offset | uxu90, res | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ID | | | | | | | | | CANIF1AF | RB2, type F | R/W, offset | 0x034, res | et 0x0000.0 | 000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MSGVAL | XTD | DIR | | | | | | | ID | | | | | | | | DLC DLC | |---------| | | | | | | | | | | | | | DLC | | DLC | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-------------|----------------------------------|--------------------|--------------|----------------|------------|----------|------|----------|---------|-------------|-----------|-----------|-------------|----------|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CANMSG | 1VAL, type | RO, offset | 0x160, res | et 0x0000.0 | 0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | MS | GVAL | | | | | | | | | CANMSG | 2VAL, type | RO, offset | 0x164, res | et 0x0000.0 | 0000 | | | 1 | | | | I | | | | | | | | | | | | MO | 2) (A) | | | | | | | | | | _ | | | | | | MSC | GVAL | | | | | | | | | Etherne | et Contro<br>et MAC<br>4004.8000 | | | | | | | | | | | | | | | | MACRIS/I | MACIACK, | type RO, o | ffset 0x000 | , reset 0x00 | 000.0000 ( | Reads) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | PHYINT | MDINT | RXER | FOV | TXEMP | TXER | RXINT | | MACRIS/I | MACIACK, | type WO, o | offset 0x000 | , reset 0x0 | 000.0000 ( | (Writes) | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | MA 017 | | <b>4</b> 4 • • • • | | 200 007= | | | | | PHYINT | MDINT | RXER | FOV | TXEMP | TXER | RXINT | | MACIM, ty | ype R/W, of | TSET 0x004 | , reset 0x00 | JUU.U07F | | | | | | | | | | | | | | | | | | | | | | PHYINTM | MDINTM | RXERM | FOVM | TXEMPM | TYERM | RXINTM | | MACRCT | L. type R/M | l, offset Nyl | 008, reset 0 | x0000 nnns | 3 | | | | | .7101141101 | TOSEISIVI | TOVIVI | ANCIVII IVI | 177ELVIA | TOMATIVI | | | _, ., po | , 511551 521 | , | | | | | | | | | | | | | | | | | | | | | | | | | RSTFIFO | BADCRC | PRMS | AMUL | RXEN | | МАСТСТІ | ∟, type R/W | , offset 0x0 | OC, reset 0 | x0000.000 | ) | | | 1 | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | DUPLEX | | CRC | PADEN | TXEN | | MACDATA | A, type RO, | offset 0x0 | 10, reset 0 | (0000.0000 | (Reads) | | | | | | | | | | | | | | | | | | | RXI | DATA | | | | | | | | | | | | | | | | RXI | DATA | | | | | | | | | MACDATA | A, type WO | , offset 0x0 | )10, reset 0 | x0000.0000 | (Writes) | | | | | | | | | | | | | | | | | | | | DATA | | | | | | | | | | | · | | | | | TXL | DATA | | | | | | | | | MACIAU, | type R/W, c | offset UXU14 | 4, reset 0x0 | | | | | | | | MAC | 0072 | | | | | | | | | OCT4<br>OCT2 | | | | | | | MAC | OCT1 | | | | | MACIA1 | tyne R/W o | offset OxO1 | 8, reset 0x0 | | | | | | | | WAO | 0011 | | | | | WID COLOTT, | , po 1011, c | I GOT OXO II | o, reset exe | | | | | | | | | | | | | | | | | MAC | OCT6 | | | | | | | MAC | I<br>OCT5 | | | | | MACTHR, | type R/W, | offset 0x0 | 1C, reset 0x | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | THR | RESH | | | | MACMCT | L, type R/W | , offset 0x | 020, reset ( | 0x0000.000 | 0 | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REGADR | | | | WRITE | START | | MACMDV | , type R/W, | offset 0x0 | 24, reset 0x | 0800.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D | IV | | | | | MACMTX | D, type R/V | V, offset 0x | 02C, reset | 0x0000.000 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ••• | | | | M | XTC | | | | | | | | | MACMRX | ບ, type R/V | v, offset 0x | 030, reset | UX0000.000<br> | U | | | | | | | | | | | | | | | | | | | B 4F | )<br>DPY | | | | | | | | | | | | | | | | ML | DRX | | | | | | | | | 1 | | | | | | | | | | | | | | | | |--------------|-------------|--------------|--------------|---------|-----------|-------------|-------------|------------|----------|-----------|---------|------------------|-----------|-------------|-----------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MACNP, ty | ype RO, off | set 0x034, | reset 0x000 | 00.0000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | PR | | | | MACTR, t | ype R/W, of | fset 0x038 | , reset 0x00 | 000.000 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NEWTX | | Etherne | et Contro | ller | | | | | | | | | | • | | | | | MII Man | nagemen | t | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | R/W, addr | | | | | | | | | | | | | | | | | LOOPBK | | | PWRDN | ISO | RANEG | DUPLEX | COLT | | | | | | | | | MR1, type | RO, addre | | | | | | | | | | | | | | | | | 100X_F | 100X_H | 10T_F | 10T_H | | | | | MFPS | ANEGC | RFAULT | ANEGA | LINK | JAB | EXTD | | MR2, type | RO, addre | ss 0x02, re | eset 0x000E | | | | | | | | | | | | | | | | | | | | | OUI[ | 21:6] | | | | | | | | | MR3, type | RO, addre | ss 0x03, re | eset 0x7237 | | | | | | | | | | | | | | | | OUI | [5:0] | | | | | N | IN | | | | R | N | | | MR4, type | R/W, addr | ess 0x04, r | eset 0x01E | 1 | | | | | | | | | | | | | NP | | RF | | | | | A3 | A2 | A1 | A0 | | | S | | | | MR5, type | RO, addre | ss 0x05, re | set 0x0000 | | | | | | | | | | | | | | NP | ACK | RF | | | | A[7 | 7:0] | | | | | | S | | | | MR6, type | RO, addre | ss 0x06, re | eset 0x0000 | ı | | | | | | | | | | | | | | | | | | | | | | | | PDF | LPNPA | | PRX | LPANEGA | | MR16, typ | e R/W, add | ress 0x10. | reset 0x01 | 40 | | | | | | | | I | | | | | RPTR | INPOL | | TXHIM | SQEI | NL10 | | | | | APOL | RVSPOL | | | PCSBP | RXCC | | | e R/W, add | ress 0x11. | | | | | | | | | | | | | | | | RXER_IE | | | | I SCHG IF | REALILT IE | ANEGCOMP_IE | JARRER INT | BYER INT | PRX INT | PDF INT | I PACK INT | LSCHG INT | REALILT INT | ANECOMP N | | | e RO, addr | | | | 200110_12 | 11171021_12 | | | TOTEL | 1100_1111 | | EL / LOI C.II VI | 200/10 | | | | wiit io, typ | e ito, addi | 033 UX 12, 1 | ANEGF | DPLX | RATE | RXSD | RX LOCK | | | | | | | | | | MD40 to | - D/M | 0-42 | | | KAIE | KASD | KX_LOCK | | | | | | | | | | | e R/W, add | ress ux13, | reset ux4u | UU | | | | | | | | | | | | | | XO | | | 4.0 | | | | | | | | | | | | | MR23, typ | e R/W, add | ress 0x17, | reset 0x00 | 10 | | | | | | | | | | | | | | | | | | | | | | LED | 1[3:0] | | | LEDO | [3:0] | | | | o D/M add | ress 0x18. | reset 0x00 | C0 | | | | | | | | | | | | | MR24, typ | e K/VV, auu | , | . coot onco | | | | | | | | | | | | | # C Ordering and Contact Information # **C.1** Ordering Information Table C-1. Part Ordering Information | Orderable Part Number | Description | |-----------------------|---------------------------------------------------------------------------------------| | LM3S8630-IBZ50-A2 | Stellaris® LM3S8630 Microcontroller Industrial Temperature 108-ball BGA | | LM3S8630-IBZ50-A2T | Stellaris® LM3S8630 Microcontroller Industrial Temperature 108-ball BGA Tape-and-reel | | LM3S8630-EQC50-A2 | Stellaris® LM3S8630 Microcontroller Extended Temperature 100-pin LQFP | | LM3S8630-EQC50-A2T | Stellaris® LM3S8630 Microcontroller Extended Temperature 100-pin LQFP Tape-and-reel | | LM3S8630-IQC50-A2 | Stellaris® LM3S8630 Microcontroller Industrial Temperature 100-pin LQFP | | LM3S8630-IQC50-A2T | Stellaris® LM3S8630 Microcontroller Industrial Temperature 100-pin LQFP Tape-and-reel | # C.2 Part Markings The Stellaris<sup>®</sup> microcontrollers are marked with an identifying number. This code contains the following information: - The first line indicates the part number. In the example figure below, this is the LM3S6965. - The first seven characters in the second line indicate the temperature, package, speed, and revision. In the example figure below, this is an Industrial temperature (I), 100-pin LQFP package (QC), 50-MHz (50), revision A2 (A2) device. - The remaining characters contain internal tracking numbers. #### C.3 Kits The Stellaris® Family provides the hardware and software tools that engineers need to begin development quickly. - Reference Design Kits accelerate product development by providing ready-to-run hardware and comprehensive documentation including hardware design files - Evaluation Kits provide a low-cost and effective means of evaluating Stellaris<sup>®</sup> microcontrollers before purchase - Development Kits provide you with all the tools you need to develop and prototype embedded applications right out of the box See the website at www.ti.com/stellaris for the latest tools available, or ask your distributor. # C.4 Support Information For support on Stellaris<sup>®</sup> products, contact the TI Worldwide Product Information Center nearest you: http://www-k.ext.ti.com/sc/technical-support/product-information-centers.htm. # D Package Information Figure D-1. 100-Pin LQFP Package Note: The following notes apply to the package drawing. - 1. All dimensions shown in mm. - 2. Dimensions shown are nominal with tolerances indicated. - **3.** Foot length 'L' is measured at gage plane 0.25 mm above seating plane. | В | ody +2.00 mm Footprint, 1.4 mm packag | e thickness | |----------------|---------------------------------------|---------------------| | Symbols | Leads | 100L | | Α | Max. | 1.60 | | A <sub>1</sub> | - | 0.05 Min./0.15 Max. | | A <sub>2</sub> | ±0.05 | 1.40 | | D | ±0.20 | 16.00 | | D <sub>1</sub> | ±0.05 | 14.00 | | Е | ±0.20 | 16.00 | | E <sub>1</sub> | ±0.05 | 14.00 | | L | +0.15/-0.10 | 0.60 | | е | Basic | 0.50 | | b | +0.05 | 0.22 | | θ | - | 0°-7° | | ddd | Max. | 0.08 | | ccc | Max. | 0.08 | | JEDEC Re | eference Drawing | MS-026 | | Variation | on Designator | BED | Figure D-2. 108-Ball BGA Package **Note:** The following notes apply to the package drawing. - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. 'e' REPRESENTS THE BASIC SOLDER BALL GRID PITCH. - 3. "M" REPRESENTS THE BASIC SOLDER BALL MATRIX SIZE. AND SYMBOL 'N' IS THE NUMBER OF BALLS AFTER DEPOPULATING. - $\underline{\textcircled{A}}$ 'b' is measurable at the maximum solder ball diameter after reflow parallel to primary daium $\boxed{\texttt{C}}$ . - ⚠ DIMENSION 'ccc' IS MEASURED PARALLEL TO PRIMARY DATUM []. - PRIMARY DATUM [] AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. - 7. PACKAGE SURFACE SHALL BE MATTE FINISH CHARMILLES 24 TO 27. - 8. SUBSTRATE MATERIAL BASE IS BT RESIN. - 9. THE OVERALL PACKAGE THICKNESS "A" ALREADY CONSIDERS COLLAPSE BALLS - 10. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994. - A EXCEPT DIMENSION b. | Symbols | MIN | NOM | MAX | | | | | | | |---------|--------------------|----------|-------|--|--|--|--|--|--| | A | 1.22 | 1.36 | 1.50 | | | | | | | | A1 | 0.29 | 0.34 | 0.39 | | | | | | | | A3 | 0.65 | 0.70 | 0.75 | | | | | | | | С | 0.28 | 0.32 | 0.36 | | | | | | | | D | 9.85 | 10.00 | 10.15 | | | | | | | | D1 | | 8.80 BSC | • | | | | | | | | E | 9.85 | 10.00 | 10.15 | | | | | | | | E1 | 8.80 BSC | | | | | | | | | | b | 0.43 | 0.48 | 0.53 | | | | | | | | bbb | | .20 | | | | | | | | | ddd | | .12 | | | | | | | | | е | | 0.80 BSC | | | | | | | | | f | - | 0.60 | - | | | | | | | | M | | 12 | • | | | | | | | | n | | 108 | | | | | | | | | | REF: JEDEC MO-219F | | | | | | | | | #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|------------------------------|-----------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DLP® Products | www.dlp.com | Communications and Telecom | www.ti.com/communications | | DSP | <u>dsp.ti.com</u> | Computers and<br>Peripherals | www.ti.com/computers | | Clocks and Timers | www.ti.com/clocks | Consumer Electronics | www.ti.com/consumer-apps | | Interface | interface.ti.com | Energy | www.ti.com/energy | | Logic | logic.ti.com | Industrial | www.ti.com/industrial | | Power Mgmt | power.ti.com | Medical | www.ti.com/medical | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Space, Avionics & Defense | www.ti.com/space-avionics-defense | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | Video and Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless-apps |