L6996

## DINAMICALLY PROGRAMMABLE SYNCHRONOUS STEP DOWN CONTROLLER FOR MOBILE CPUs

■ 5 BIT DAC WITH AVAILABLE EXTERNAL OUTPUT VOLTAGE.
■ 0.6 TO 1.750V, DYNAMICALLY ADJUSTABLE OUTPUT VOLTAGE RANGE.
■ $\pm 1 \%$ OUTPUT ACCURACY OVER LINE AND LOAD.

- ACTIVE DROOP.

■ CONSTANT ON TIME TOPOLOGY ALLOWS LOW DUTY CYCLE AND FAST LOAD TRANSIENT.
■ 90\% EFFICIENCY FROM 12V TO 1.35V/8A.
■ 1.750V TO 28V BATTERY INPUT RANGE.
■ OPERATING FREQUENCY UP TO 1MHZ.
■ INTEGRATED HIGH CURRENT DRIVERS.

- LATCHED OVP AND UVP PROTECTIONS. OCP PROTECTION.
■ 350 $\mu \mathrm{A}$ TYP. QUIESCENT CURRENT.
■ 7 $\mu \mathrm{A}$ TYP. SHUTDOWN SUPPLY CURRENT.
- PGOOD AND OVP SIGNALS.

■ ZERO-CURRENT DETECTION AND PULSEFREQUENCY MODE.

## APPLICATIONS

■ ADVANCED MOBILE CPUs SUPPLY WITH DYNAMIC TRANSITIONS.
■ NOTEBOOK/LAPTOP, CONCEPT PC CPUs SUPPLY.
■ DC/DC FROM BATTERY SUPPLY EQUIPMENTS.


## DESCRIPTION

The device is dc-dc controller specifically designed to provide extremely high efficiency conversion for mobile advanced microprocessors.
The "constant on-time" topology assures fast load transient response. The embedded "voltage feedforward" provides nearly constant switching frequency operation
A precise 5-bit DAC allows select output voltage from 0.6 V to 1 V with 25 mV steps and from 1 V to 1.75 V with 50 mV steps.
L6996 is capable of supporting CPUs VID combination changing during normal operation.
The active droop allows adjust both the output loadline slope and the zero-load output voltage.

## APPLICATION DIAGRAM



July 2002

## ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ to GND | -0.3 to 6 | V |
| $\mathrm{~V}_{\mathrm{DR}}$ | $\mathrm{V}_{\mathrm{DR}}$ to GND | -0.3 to 6 | V |
|  | HGATE and BOOT, to PHASE | -0.3 to 6 | V |
|  | HGATE and BOOT, to PGND | -0.3 to 36 | V |
| $\mathrm{~V}_{\text {PHASE }}$ | PHASE | -0.3 to 30 | V |
|  | LGATE to PGND | -0.3 to $\mathrm{V}_{\mathrm{DR}+}+0.3$ | V |
|  | ILIM, VFB+, VFB-, CS-, CS,+ SHDN, VID0-4, PGOOD, OVP, <br> VPROG to GND | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $\mathrm{P}_{\text {tot }}$ | Maximum Power dissipation at $T_{\text {amb }}=25^{\circ} \mathrm{C}$ | 1 | W |
| $\mathrm{~T}_{\mathrm{j}}$ | Junction operating temperature range | 0 to 125 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range | -55 to 125 | ${ }^{\circ} \mathrm{C}$ |

THERMAL DATA

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $R_{\text {th j-amb }}$ | Thermal Resistance Junction to Ambient | 125 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## PIN CONNECTION



## PIN FUNCTIONS

| N | Name | Description |
| :---: | :---: | :---: |
| $\begin{aligned} & 1,2,3, \\ & 23,24 \end{aligned}$ | VID4-0 | Voltage Identification inputs. VID0 is the LSB and VID4 is the MSB for the DAC (see VID table) |
| 4 | CS- | This pin is used for both current sensing and to detect overvoltage and undervoltage conditions. |
| 5 | CS+ | Current sense pin. Overcurrent condition is detected by sensing CS+ to CS- voltage. |
| 6 | VCC | Supply voltage for analogy blocks. Connect it to 5V bus. |
| 7 | GND | Signal ground |
| 8 | VPROG | DAC output voltage. This pin provides the voltage programmed by the DAC. Connect a 10 nF capacitor between this pin and GND. |
| 9 | VFB+ | PWM comparator reference input. Connect this pin to VPROG. <br> An additional external voltage divider between output and VPROG may be used to realize the active droop function. |
| 10 | VFB- | PWM comparator feedback input, to be connected to the regulated output. <br> By inserting a resistor between this pin and the regulated output, a positive offset can be added to the output voltage. |
| 11 | OSC | Connect this pin to the battery through a voltage divider in order to provide the voltage feedforward feature. |
| 12 | SS | Soft start pin. $5 \mu \mathrm{~A}$ constant current charges an external capacitor whose value sets the softstart time. |
| 13 | ILIM | An external resistor connected between this pin and GND sets the current limit threshold. |
| 14 | $\overline{\text { SHDN }}$ | ShutDown input. When connected to GND the device stops working. When high, it enables the IC operation. |
| 15 | OVP | Open drain output. The pull-down transistor is off either in OV condition or during a VID transition. |
| 16 | PGOOD | Open drain output. The pull-down transistor is on during soft-start, dynamic transitions and when an output voltage fault occurs. |
| 17 | PGND | Power Ground. This pin has to be connected close to the low side MOSFET source in order to minimize switching noise. |
| 18 | LGATE | Lower MOSFET gate driver output. |
| 19 | $V_{\text {DR }}$ | Voltage supply for the low side internal driver. |
| 20 | PHASE | This pin provides the return path of the high side driver. |
| 21 | HGATE | High side MOSFET driver output. |
| 22 | BOOT | Bootstrap capacitor pin. The high side driver is supplied through this pin. |

ELECTRICAL CHARACTERISTICS
( $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DR}}=5 \mathrm{~V}$; $\mathrm{T}_{\mathrm{amb}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY SECTION |  |  |  |  |  |  |
| Vin | Input voltage range | Vout=1V Fsw=110Khz lout=1A | 1 |  | 28 | V |
| Vcc, $\mathrm{V}_{\mathrm{DR}}$ |  |  | 4.5 |  | 5.5 | V |
| Vccoff | Turn-off voltage |  | 4.1 |  | 4.3 | V |
| V HYST | UVLO Hysteresys |  | 60 | 90 | 100 | mV |
| $\begin{aligned} & \hline \mathrm{Iqcc} \\ & \left(\mathrm{~V}_{\mathrm{DR}}\right) \end{aligned}$ | Quiescent current driver | VFB- > VFB+ |  |  | 20 | $\mu \mathrm{A}$ |
| Iqcc (Vcc) | Quiescent current | VFB- > VFB+ |  |  | 600 | $\mu \mathrm{A}$ |
| SHUTDOWN SECTION |  |  |  |  |  |  |
| SHDN | SHDN Threshold |  | 0.6 |  | 1.2 | V |
| $\begin{gathered} \mathrm{I}_{\mathrm{SH}} \\ \left(\mathrm{~V}_{\mathrm{DR}}\right) \end{gathered}$ | Driver quiescent current in shutdown. | SHDN to GND |  |  | 5 | $\mu \mathrm{A}$ |
| ISH (Vcc) | Shut down current | SHDN to GND |  |  | 15 | $\mu \mathrm{A}$ |
| SOFT START SECTION |  |  |  |  |  |  |
| Iss | SS charge current |  | 4 |  | 6 | $\mu \mathrm{A}$ |
|  | Soft-start active range |  |  | 0.9 |  | V |
| ON TIME |  |  |  |  |  |  |
| Ton | On time duration | Vprog=CS- = 1.15 Osc=250mV | 720 | 800 | 880 | ns |
|  |  | Vprog=CS-=1.15 Osc=500mV | 355 | 420 | 485 | ns |
|  |  | Vprog=CS-=1.15 Osc=1V | 210 | 250 | 290 | ns |
|  |  | Vprog=CS-=1.15 Osc=2V | 120 | 150 | 180 | ns |
| OFF TIME |  |  |  |  |  |  |
|  | Minimum Off Time |  |  |  | 580 | ns |
|  | Kosc/Toffmin | OSC=250mV VPROG=CS-=1.15V |  | 0.28 |  |  |
| DAC |  |  |  |  |  |  |
| Vprog | Voltage Accuracy | VID0-4 see table 1 | -1 |  | +1 | \% |
| PWM COMPARATOR |  |  |  |  |  |  |
|  | Input voltage offset | $\mathrm{V}_{\text {PROG }}=1.6 \mathrm{~V}=\mathrm{V}_{\text {FB }}-$ | -2 |  | +2 | mV |
| IVFB- | Input bias current (VP) | $\mathrm{V}_{\text {VFB }}=1.6 \mathrm{~V}$ | 4 | 5 | 6 | $\mu \mathrm{A}$ |
| CURRENT LIMIT AND ZERO CURRENT COMPARATOR |  |  |  |  |  |  |
| ILIM | ILIM input bias current | $\begin{aligned} & \text { CS-=V }{ }_{\text {PROG }}=1.6 \mathrm{~V} \\ & \text { ILIM to GND }=120 \mathrm{~K} \Omega \end{aligned}$ |  | 4.95 |  | $\mu \mathrm{A}$ |
| $\mathrm{K}_{\mathrm{C}}$ | Positive and negative Current Limit factor. | $\mathrm{R}_{\text {ILIM }}=120 \mathrm{~K} \Omega$ | 0.18 | 0.3 | 0.24 | $\mu \mathrm{A}$ |
| PHASE- GND | Zero Crossing Comparator offset |  | -2 |  | 2 | mV |
| GATE DRIVERS |  |  |  |  |  |  |
|  | High side rise time | $\begin{aligned} & \text { V } \mathrm{V}_{\mathrm{DR}}=5 \mathrm{~V} ; \mathrm{C}=7 \mathrm{nF} \\ & \text { HGATE - PHASE from } 2 \text { to } 4.5 \mathrm{~V} \end{aligned}$ |  | 50 | 70 | ns |
|  | High side fall time |  |  | 50 | 70 | ns |
|  | Low side rise time |  |  | 50 | 70 | ns |
|  | Low side fall time |  |  | 50 | 70 | ns |
| PROTECTIONS |  |  |  |  |  |  |
| OVP | Over voltage trip | CS- rising | 117 | 120 | 123 | \% |

ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DR}}=5 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}$ unless otherwise specified)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| UVP | Under voltage trip | CS- falling | 66 | 69 | 72 | $\%$ |
| PGOOD | Upper threshold <br> (CS-/VPROG) | CS- rising; PGOOD active | 109 | 112 | 115 | $\%$ |
| PGOOD | Lower threshold <br> (CS-/VPROG) | CS- falling; PGOOD active | 84 | 87 | 90 | $\%$ |
| Ron <br> PGOOD |  | ISOURCE=2mA | 40 | 60 | 100 | $\Omega$ |

Table 1. DAC Output Voltage

| VID4 | VID3 | VID2 | VID1 | VIDO | Output Voltage (V) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | 1 | 1 | 1 | 0.600 |
| 1 | 1 | 1 | 1 | 0 | 0.625 |
| 1 | 1 | 1 | 0 | 1 | 0.650 |
| 1 | 1 | 1 | 0 | 0 | 0.675 |
| 1 | 1 | 0 | 1 | 1 | 0.700 |
| 1 | 1 | 0 | 1 | 0 | 0.725 |
| 1 | 1 | 0 | 0 | 1 | 0.750 |
| 1 | 1 | 0 | 0 | 0 | 0.775 |
| 1 | 0 | 1 | 1 | 1 | 0.800 |
| 1 | 0 | 1 | 1 | 0 | 0.825 |
| 1 | 0 | 1 | 0 | 1 | 0.850 |
| 1 | 0 | 1 | 0 | 0 | 0.875 |
| 1 | 0 | 0 | 1 | 1 | 0.900 |
| 1 | 0 | 0 | 1 | 0 | 0.925 |
| 1 | 0 | 0 | 0 | 1 | 0.950 |
| 1 | 0 | 0 | 0 | 0 | 0.975 |
| 0 | 1 | 1 | 1 | 1 | 1.000 |
| 0 | 1 | 1 | 1 | 0 | 1.050 |
| 0 | 1 | 1 | 0 | 1 | 1.100 |
| 0 | 1 | 1 | 0 | 0 | 1.150 |
| 0 | 1 | 0 | 1 | 1 | 1.200 |
| 0 | 1 | 0 | 1 | 0 | 1.250 |
| 0 | 1 | 0 | 0 | 1 | 1.300 |
| 0 | 1 | 0 | 0 | 0 | 1.350 |
| 0 | 0 | 1 | 1 | 1 | 1.400 |
| 0 | 0 | 1 | 1 | 0 | 1.450 |
| 0 | 0 | 1 | 0 | 1 | 1.500 |
| 0 | 0 | 1 | 0 | 0 | 1.550 |
| 0 | 0 | 0 | 1 | 1 | 1.600 |
| 0 | 0 | 0 | 1 | 0 | 1.650 |
| 0 | 0 | 0 | 0 | 1 | 1.700 |
| 0 | 0 | 0 | 0 | 0 | 1.750 |

Figure 1. Functional \& Block Diagram


## TYPICAL OPERATING CHARACTERISTICS

The test conditions refer to the component list the table $5 . \mathrm{V}_{\mathbb{I N}}=20 \mathrm{~V} \mathrm{~V}_{\text {OUT }}=1.8 \mathrm{~V} \mathrm{FSw}^{2}=270 \mathrm{kHz} \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ unless otherwise noted.

Figure 2. Dynamic Output Voltage Transition $1.55 \mathrm{~V}->1.35 \mathrm{~V}$


Figure 3. Dynamic Output Voltage Transition 1.35 V -> 1.55 V


Figure 4. Load Transient 0-15A



Figure 6. Startup with 10A



Figure 7. Test Condition: $\mathrm{V}_{\text {in }}=20 \mathrm{~V}, \mathrm{~V} 5 \mathrm{v}=5 \mathrm{~V}, \mathrm{~F}_{\text {sw }}=300 \mathrm{kHz}, \mathrm{T}_{\mathrm{amb}}=+\mathbf{2 5}^{\circ} \mathrm{C}$


Figure 8. Test Condition: $\mathrm{V}_{\text {out }}=1.75 \mathrm{~V}, \mathrm{~F}_{\text {sw }}=300 \mathrm{kHz}, \mathrm{V} 5 \mathrm{v}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=+\mathbf{2 5}^{\circ} \mathrm{C}$


Figure 9. Test Condition: $\mathrm{V}_{\text {out }}=1.75 \mathrm{~V}, \mathrm{~V} 5 \mathrm{v}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=+\mathbf{2 5}^{\circ} \mathrm{C}$


Figure 10. Typical Application with Active Voltage Droop


Figure 11. Typical Application without Active Voltage Droop


## 1 DEVICE DESCRIPTION

### 1.1 Constant On Time PWM Topology

Figure 12. Loop block schematic diagram


This device implements a Constant On Time control, where the Ton is the on time duration forced by a one-shot circuit. The controller calculates the one-shot time directly proportional to the $\mathrm{V}_{\mathrm{CS}}$ - pin voltage and inversely to the OSC pin voltage as in Eq 1:

Eq 1

$$
\mathrm{T}_{\mathrm{ON}}=\mathrm{K}_{\mathrm{OSC}} \frac{\mathrm{~V}_{\mathrm{CS}-}}{\mathrm{V}_{\mathrm{OSC}}}+\tau
$$

where $\mathrm{K}_{\mathrm{OSC}}=180 \mathrm{~ns}$ and $\tau$ is the internal propagation delay time (Typ. 40ns). The system imposes in steady state a minimum on time corresponding to $\mathrm{V}_{\text {OSC }}=2 \mathrm{~V}$. In fact if the $\mathrm{V}_{\text {OSC }}$ voltage increases above 2 V the corresponding Ton will not decrease. Connecting OSC pin to a voltage partition from ViN to GND, it allows steadystate switching frequency $\mathrm{F}_{\text {SW }}$ independent of $\mathrm{V}_{\text {IN }}$. It results:

Eq 2

$$
\mathrm{F}_{\mathrm{SW}}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \cdot \frac{1}{\mathrm{~T}_{\mathrm{ON}}} \rightarrow \alpha_{\mathrm{OSC}}=\mathrm{F}_{\mathrm{SW}} \cdot \mathrm{~K}_{\mathrm{OSC}}
$$

where

Eq 3

$$
\alpha_{\text {OSC }}=\frac{V_{\text {OSC }}}{V_{\text {IN }}}=\frac{R_{2}}{R_{2}+R_{1}}
$$

The above equations allow setting the frequency divider ratio aOSC once output voltage has been set; note that such equations hold only if $V_{\text {OSC }}<2$. A minimum off-time constrain of about 500 nS is introduced in order to assure the boot capacitor charge and to limit switching frequency after a load transient as well as to mask PWM comparator output against switching noise and spikes.
The system has not an internal clock, because this is a hysteretic controller, so the turn on pulse will start if three
conditions are met contemporarily: the PWM comparator output is low (i.e. the output voltage is below the reference voltage), the minimum off time is passed and the current limit comparator is not triggered (i.e. the inductor current is under the current limit programmed value). The voltage on the OSC pin must range between 50 mV and 2 V to ensure the system linearity.

### 1.2 Closing the loop

The loop is closed connecting the output voltage to the FB- pin. The FB- pin is linked internally to the comparator negative pin and the positive pin is connected to the programmed voltage as in Figure 12. When the FB- goes lower than FB+, the PWM comparator output goes high and sets the flip-flop output, turning on the high side MOSFET. This condition is latched to avoid noise spike. After the on-time (calculated as described in the previous section) the system resets the flip-flop and then turns off the high side MOSFET and turns on the low side MOSFET. Internally the device has more complex logic than a flip-flop to manage the transition in correct way. For more details refers to the schematic Fig. 1. Because the system implements a valley loop control, the average output voltage is different from the programmed one as shown in figure 13.

Figure 13. Valley Regulation
(ant

Figure 14. Voltage positioning network


The L6996 performs an externally adjustable active droop, achieving a 4 m V/A load line slope using a $1.5 \mathrm{~m} \Omega$ sense resistor without use an external amplifier. Focusing the attention on the control part of the system (Figure 14), it can be considered that the inductor current can revert (the PFM function is deal towards) and the current
has an average value equal to lo. The intention is to find the output average value called $\overline{\mathrm{Vo}}$. It is important to remember that the loop is closed a valley of the ripple, in this conditions the inputs of PWM comparator must be equal, so the VFB+ =VFB-. Suppose R4=0 and R3=open.
Considering this and watching the figure 14 it can be written two equations at the VFB+ and VFB- node:

Eq 4

$$
\text { Rsense } \cdot \mathrm{lo}=\mathrm{Vc}
$$

Eq 5

$$
\frac{\left(V_{\text {ovalley }}-V_{\text {prog }}\right) \cdot R 1}{R 1+R 2}=V c
$$

Imposing Eq4=Eq5 it can be found the Vovalley value:

Eq 6

$$
\text { Vovalley }=\text { Vprog }+ \text { Rs } \cdot(1+\mathrm{R} 1 / R 2) \cdot \mathrm{lo}
$$

Form Eq6 it can be noted the active drop effect due to R1, R2 resistors; it can be also noted the output average value is different from the VPROG value, the error is due to the valley control, and it is equal to half of the ESR voltage ripple.
To reduce the error of the average output voltage we can change the VPROG value using resistors. In fact considering the R3 resistor we can make a Thevenin equivalent:

Eq 7
Vprogeq = Vprog • R3/(R3 + R2)

Eq 8

$$
R e q=R 3 / / R 2
$$

How it can be seen the $V_{\text {PROGEQ }}$ is less the $V_{\text {PROG }}$ and so we can reduce the average output error. Remember that the R1, R2 and RSENSE are selected in base at the Voltage Positioning needs.
The R4 resistor can be used to set also a positive offset at zero load. Considering the PWM comparator inputs:
Eq 9

$$
\mathrm{Vo}_{0}=\mathrm{V}_{\mathrm{FB}+}+\mathrm{R} 4 \cdot 5 \mu \mathrm{~A}
$$

Respect to a traditional PWM controller, that has an internal oscillator setting the switching frequency, in a hysteretic system the frequency can change with some parameters (input voltage, output current). In L6996 is implemented the voltage feed-forward circuit that allows constant switching frequency during steady-sate operation with the input voltage variation. There are many factors affecting switching frequency accuracy in steady-state operation. Some of these are internal as dead times, which depend on high side MOSFET driver. Others related to the external components as high side MOSFET gate charge and gate resistance, voltage drops on supply and ground rails, low side and high side RDSon and inductor parasitic resistance.
During a positive load transient, (the output current increases), the converter switches at its maximum frequency (the period is TON+TOFFmin) to recover the output voltage drop. During a negative load transient, (the output current decreases), the device stops to switch (high side MOSFET remains off).

### 1.3 Transition from PWM to PFM

To achieve high efficiency at light load conditions, PFM mode is provided. The PFM mode differs from the PWM mode essentially for the off section; the on section is the same. In PFM after a turn-on cycle the system turnson the low side MOSFET, until the current reaches the zero A value, when the zero-crossing comparator turns off the low side MOSFET. In this way the energy stored in the output capacitor will not flow to ground, through the low side MOSFET, but it will flow to the load. In PWM mode, after a turn on cycle, the system keeps the low side MOSFET on until the next turn-on cycle, so the energy stored in the output capacitor will flow through the low side MOSFET to ground. The PFM mode is naturally implemented in hysteretic controller, in fact in PFM mode the system reads the output voltage with a comparator and then turns on the high side MOSFET when the output voltage goes down a reference value. The device works in discontinuous mode at light load and in
continuous mode at high load. The transition from PFM to PWM occurs when load current is around half the inductor current ripple. This threshold value depends on $\mathrm{V}_{\mathbb{I N}}, \mathrm{L}$, and $\mathrm{V}_{\text {OUT }}$. Note that the higher the inductor value is, the smaller the threshold is. On the other hand, the bigger the inductor value is, the slower the transient response is. In PFM mode the frequency changes, with the output current changing, more than in PWM mode; in fact if the output current increase, the output voltage decreases more quickly; so the successive turn-on arrives before, increasing the switching frequency. The PFM waveforms may appear more noisy and asynchronous than normal operation, but this is normal behaviour mainly due to the very low load. The NOSKIP feature cannot be disabled.

### 1.4 Softstart

If the supply voltages are already applied, the SHDN pin gives the start-up. The system starts with the high side MOSFET off and the low side MOSFET on. After the SHDN pin is turned on the SS pin voltage begins to increase and the system starts to switch. The softstart is realized by gradually increasing the current limit threshold to avoid output overvoltage. The active soft start range (where the output current limit increase linearly) starts from 0.6 V to 1.5 V . In this range an internal current source ( $5 \mu \mathrm{~A}$ typ) charges the capacitor on the SS pin. The reference current (for the current limit comparator) forced through ILIM pin is proportional to SS pin voltage and it saturates at $5 \mu \mathrm{~A}$ (typ.) when SS voltage is close to 1.5 V ; so the maximum current limit is active. Output protections like undervoltage is disabled until SS pin voltage reaches 1.5 V , instead the overvoltage is always present.
Once the SS pin voltage reaches the 1.5 V value, the voltage on SS pin doesn't impact the system operation anymore. If the SHDN pin is turned on before the supplies, the correct start-up sequence is the following: first turn-on the power section and after the logic section ( $\mathrm{V}_{\mathrm{CC}} \mathrm{pin}$ ).

Figure 15. Soft-start diagram

|  |  |
| :---: | :---: |

### 1.5 Current limit

The current limit comparator senses inductor current through the sense resistor when the low side MOSFET is on and compares this value with the ILIM pin voltage. While the current is above the prefixed value, the control inhibits the one-shot start.
To properly set the current limit threshold, it should be noted that this is a valley current limit. Average current depends on the inductor value, VIN e Vout.

Eq 10

$$
\text { loutcl }=\mathrm{I}_{\text {MAX_VALLEY }}+\Delta \mathrm{I}_{\mathrm{L}} / 2
$$

To set the current threshold, choose RIIIM according to the following equation:

Eq 11


Where $\mathrm{K}_{\mathrm{C}}$ is the current limit factor ( $0.25 \mu \mathrm{~A}$ typ.). A negative current limit is also introduced during dynamic transitions, when zero-cross comparator is disabled and at the inductor current is allowed to reverse. The negative current limit is useful when performing a negative transition (that is, output voltage is reduced) to avoid too high discharging current.
Both positive and negative current limit have the same threshold; but the negative current limit can be set using the OVP signal plus a transistor, that changes during the dynamic transition, as in Fig. 16 (Q5, R11).
The system accuracy is function of the exactness of the resistance connected to lıIm pin and RSENSE resistor. Moreover the voltage on ILIM pin must range between 10 mV and 2 V to ensure the system linearity.

### 1.6 Protection and fault

Sensing CS- pin voltage performs the output protection. The nature of the fault (that is, latched OV or latched UV) is given by the PGOOD and OVP pins. If the output voltage is within the $90 \% 110 \%$ range, PGOOD is high. If an overvoltage or an undervoltage occurs, the device is latched. low side MOSFET is turned ON and high side MOSFET off. PGOOD goes low. OVP goes high in case of overvoltage, allowing the fault nature to be detected.
To recuperate the functionality either the device must be shut down, thought the SHDN pin, or the supply has to be removed. These features are useful to protect against short-circuit (UV fault) as well as high side MOSFET short (OV fault).

### 1.7 Drivers

The integrated high-current drivers allow using different size of power MOSFET, maintaining fast switching transition. The driver for the high side MOSFET uses the BOOT pin for supply and PHASE pin for return (floating driver). The driver for the low side MOSFET uses the VDR pin for the supply and PGND pin for the return. The main feature is the adaptive anti-cross-conduction protection, which prevents from both high side and low side MOSFET to be on at the same time, avoiding a high current to flow from VIN to GND. When high side MOSFET is turned off the voltage on the pin PHASE begins to fall; the low side MOSFET is turned on only when the voltage on PHASE pin reaches 250 mV . When low side is turned off, high side remains off until LGATE pin voltage reaches 500 mV . This is important since the driver can work properly with a large range of external power MOSFETS.
The current necessary to switch the external MOSFETS flows through the device, and it is proportional to the root square of the MOSFET gate charge and the switching frequency. So the power dissipation of the device is function of the external power MOSFET gate charge and switching frequency.

Eq 12

$$
P_{\text {driver }}=V_{\mathrm{CC}} \cdot \mathrm{Q}_{\mathrm{gTOT}} \cdot \mathrm{~F}_{\mathrm{SW}}
$$

The maximum gate charge values for the low side and high side are given from:

Eq 13

$$
Q_{\mathrm{MAXHS}}=\frac{\mathrm{f}_{\mathrm{SW}}}{\mathrm{f}_{\mathrm{SW}}} \cdot 75 \mathrm{nC}
$$

Eq 14

$$
Q_{M A X L S}=\frac{f_{S W 0}}{f_{S W}} \cdot 125 n C
$$

Where fSW $=500 \mathrm{kHz}$. The equations above are valid for $T_{J}=150^{\circ} \mathrm{C}$. If the system temperature is lower the $Q_{G}$ can be higher.
For the Low Side driver the max output gate charge meets another limit due to the internal traces degradation;
in this case the maximum value is $Q_{\text {MAXLS }}=125 n C$.
The low side driver has been designed to have a low resistance pull-down transistor, around 0.5 ohms. This prevents the voltage on LGATE pin raises during the fast rise-time of the pin PHASE, due to the Miller effect.

### 1.8 Digital to analog converter

The built-in digital to analog converter (DAC) allows the adjustment of the output voltage in correspondence to the Table1 in pag 4 : from 0.6 V to 1 V with 25 mV steps, and from 1 V to 1.75 V with 50 mV steps. The DAC can receive the digital input from the CPU. The programmed voltage is available on VPROG pin, which is capable of sourcing or sinking up to $250 \mu \mathrm{~A}$. The internal reference accuracy is $\pm 1 \%$.

### 1.9 Dynamically changing DAC code

L6996 detects as a transition any change in VID code which duration is larger than 200 ns . Then, a timer forces the chip in a 'transition state' for about $100 \mu \mathrm{~s}$. In such a state, output protections are disabled and OVP pin goes high.
Current limit threshold can be reduced during the transition state duration by using an external mos shorting part of the RILIM resistor. The MOSFET gate is driven by OVP. Reducing current limit threshold prevents from output voltage overshoot/undershoot once the new-programmed voltage has been reached (see waveforms reported below), especially when the droop is not implemented. Note that the reduced threshold must be however high enough to allow the output capacitor to charge/discharge within the transition time. During the transition state duration, zero-cross comparator is disabled and inductor current is allowed to reverse. A negative current limit is introduced. During OFF time, if inductor current is negative and reaches the threshold, low side MOSFET is forced OFF, and remain OFF, allowing negative current to flow across high side body diode, for at least TON. After then, the low side or high side turns ON again, depending on PWM comparator output. This allows switching frequency to be close to steady state frequency also when the device works in negative current limit protection.
Dynamically changing the VID code is useful for portable computers, where the CPU is supply at a higher voltage when the AC-DC adapter is plugged-in, to increase speed. A lower voltage is instead provided when only the battery powers the CPU, to save energy.
The dynamic transition is usually made at light load condition, to allow the full current to be available for charging/discharging the output capacitor:
lout ~300mA
$\Delta$ Voutmax $^{\sim}$ ~250mV
The current limit threshold should be set high enough to charge/discharge the output capacitor within the transition state duration (see below). If the output voltage changing is higher than 250 mV the system can detect an overvoltage or undervoltage that can shut down the device.

## 2 APPLICATION INFORMATION

### 2.1 Demo board description

The demoboard shows the device operation in general purpose applications. The evaluation board needs two different supplies; one for the IC section (5V), and another for the conversion section (up to 28 V ). Output current in excess of 20A can be reached dependently on the MOSFET type. The SW1 is used to start the device (when the supplies are already present) and to select the VID code (i.e. the output voltage).

Figure 16. Schematic Diagram


### 2.2 Demoboard Layout

Figure 17. PCB Board Layout - Layer one (Top component side)


Figure 18. PCB Board Layout - Layer two (Internal Ground plane)


Figure 19. PCB Board Layout - Layer three (Internal signal plane)


Figure 20. PCB Board Layout - Layer four (Bottom component side)


Figure 21. PCB Board Layout (Component position top view)


Figure 22. PCB Board Layout (Component position bottom view)


Table 2. PCB Layout guidelines

| Goal | Suggestion |
| :--- | :--- |
| Low radiation and low magnetic coupling with the <br> adjacent circuitry | 1) Small switching current loop areas. (For example Placing <br> CIN, high side and Low Side MOSFET, Schottky diode, as <br> close as possible each to others). <br> 2) Controller placed as close as possible to the Power <br> MOSFET. <br> 3) Group the gate drive component (Boot cap and diode <br> together near the IC. |
| Don't penalty the efficiency | Keep the power traces and load connections short and wide. |
| Ensure high accuracy in the current sense system | Cs+, CS- traces must be made by Kelvin connection. Also the <br> traces should be separated from the power plane by a ground <br> plane, run parallel. |
| Reduce the noise effects on IC | 1) Put the feedback component (like the VP network as close <br> as possible to the IC) |
| 2) The feedback connection (like the FB trace, or CS+/CS- |  |
| traces....) should be route as far as possible from the |  |
| switching current loops. |  |

## 3 DESIGN EXAMPLES

## 3.1 $\mathrm{V}_{\text {IN }}=20 \mathrm{~V}$ IOUT $=23 \mathrm{~A}$

In this design it is considered a low profile demoboard, so a great attention is given to the components height.

### 3.2 Input capacitor

A pulsed current (with zero average value) flows through the input capacitor of a buck converter. The AC component of this current is quite high and dissipates a considerable amount of power on the ESR of the capacitor:

Eq 15

$$
P_{\mathrm{CIN}}=E S R_{\mathrm{CIN}} \cdot \text { lout }^{2} \cdot \frac{\text { Vin } \cdot(\text { Vin }- \text { Vout })}{\operatorname{Vin}^{2}}
$$

The $\mathrm{I}_{\mathrm{RMS}}$ current is given by:

Eq 16

$$
\operatorname{Icin}_{\mathrm{rms}}=\sqrt{\operatorname{lout}^{2} \delta(1-\delta)+\frac{\delta}{12}\left(\Delta \mathrm{I}_{\mathrm{L}}\right)^{2}}
$$

Neglecting the last term, the equation reduces to:

Eq 17

$$
\operatorname{Icin}_{r m s}=\operatorname{lout} \sqrt{\delta(1-\delta)}
$$

$\mathrm{P}_{\mathrm{CIN}}$, and also $\mathrm{I}_{\mathrm{CINRMS}}$, has a maximum equal to $\mathrm{I}_{\mathrm{UUT}} / 2$ ( $@ \mathrm{~V}_{\mathrm{IN}}=2 \times \mathrm{V}_{\mathrm{OUT}}$, that is, $50 \%$ duty cycle). The input, therefore, should be selected for a RMS ripple current rating as high as half the respective maximum output current. Electrolytic capacitors are the most used because are the cheapest ones and are available with a wide range of RMS current ratings. The only drawback is that, considering a requested ripple current rating, they are physically larger than other capacitors. Very good tantalum capacitors are coming available, with very low ESR and small size. The only problem is that they occasionally can burn out if subjected to very high current during the charge. So, it is better avoid this type of capacitors for the input filter of the device. In fact, they can be subjected to high surge current when connected to the power supply. If available for the requested value and voltage rating, the ceramic capacitors have usually a higher RMS current rating for a given physical size (due to the very low ESR). From the equation 17 it is found:

$$
\mathrm{Icin}_{\mathrm{rms}}=6.4 \mathrm{~A}
$$

Considering 10uF capacitors ceramic, that have ICINRMS $=1.5 \mathrm{~A}, 6 \mathrm{pzs}$. are needed.

### 3.3 Inductor selection

In order to determine the inductor value is necessary considering the maximum output current to decide the inductor current saturation. Once the inductor current saturation is found automatically it is found the inductor value also. The inductor value is important also to determine the duration of the dynamic output voltage transition. In our design it is considered a very low profile inductor.

$$
\mathrm{L}=0.6 \mu \mathrm{~A}
$$

The saturation current for this choke is 25 A

### 3.4 Output capacitors

The output capacitor is chosen by the output voltage static and dynamic accuracy. The static accuracy is related to the output voltage ripple value, while the dynamic accuracy is related to the output current load step.
If the static precision is around $+/-4 \%$ for the 1.25 V output voltage, the output accuracy is $\pm 50 \mathrm{mV}$.
To determine the ESR value from the output precision is necessary before calculate the ripple current:
Eq 18

$$
\Delta \mathrm{I}=\frac{\mathrm{Vin}-\mathrm{Vo}_{0}}{\mathrm{~L}} \cdot \frac{\mathrm{Vo}_{0}}{\mathrm{Vin}} \cdot \mathrm{~T}_{\mathrm{sw}}
$$

Considering a switching frequency around 270 kHz from the equation above the ripple current is around 7 A . So the maximum ESR should be:

Eq 19

$$
E S R=\frac{\Delta V_{\text {ripple }}}{\frac{\Delta I}{2}}=\frac{50 \mathrm{mV}}{3.5}=14 \mathrm{~m} \Omega
$$

The dynamic specifications are sometime more relaxed than the static requirements so the ESR value around $7 \mathrm{~m} \Omega$ should be enough.
Sometimes can be considered the output capacitor effect also:

Eq 20

$$
\Delta \text { Vout }=\frac{\text { lout }^{2} \cdot L}{2 \cdot \text { Vout }} \cdot \frac{1}{\text { Cout }}
$$

From the above equation can be calculated the minimum output capacitance value. Considering $\Delta \mathrm{V}_{\mathrm{OUT}}=$ 100 mV , Cout $>1600 \mu \mathrm{~F}$ should be used.
Five capacitor of $330 \mu \mathrm{~F}$ from PANASONIC correspond to the request. To allow the device control loop to properly work, output capacitor ESR zero must be at least ten times smaller than switching frequency. Low ESR tantalum capacitors, which ESR zero is close to 10 kHz , are suitable for output filtering. Output capacitor value COUT and its series resistance, should be large enough and small enough, respectively, to keep output voltage within the accuracy range during a load transient, and to give the device a minimum signal to noise ratio.
The current ripple flows through the output capacitor, so the output capacitors should be calculated also to sustain this ripple: the RMS current value is given from Eq21.

Eq 21

$$
\text { Icout }_{\mathrm{rms}}=\frac{1}{2 \sqrt{3}} \Delta \mathrm{l}_{\mathrm{L}}
$$

But this is usually a negligible constrain when choosing output capacitor.

### 3.5 Power MOSFET and Schottky Diodes

Since a 5 V bus powers the gate drivers of the device, the use of logic-level MOSFET is highly recommended, especially for high current applications. The breakdown voltage $\mathrm{V}_{\text {BRDSS }}$ must be greater than VINMAX with a certain margin, so the selection will address 20 V or 30 V devices (depends on applications).
The RDSon can be selected once the allowable power dissipation has been established. By selecting identical Power MOSFET as the main switch and the synchronous rectifier, the total power they dissipate does not depend on the duty cycle. Thus, if PON is this power loss (few percent of the rated output power), the required
RDSon (@ $25^{\circ} \mathrm{C}$ ) can be derived from:

Eq 22

$$
\mathrm{RDS}_{\mathrm{ON}}=\frac{\mathrm{P}_{\mathrm{ON}}}{\text { lout }^{2} \cdot(1+\alpha \cdot \Delta \mathrm{T})}
$$

$\alpha$ is the temperature coefficient of $\operatorname{RDS}(\mathrm{ON})$ (typically, $a=5^{*} 10^{-3}{ }^{\circ} \mathrm{C}^{-1}$ for these low-voltage classes) and T the admitted temperature rise. It is worth noticing, however, that generally the lower RDSON, the higher is the gate charge $Q_{G}$, which leads to a higher gate drive consumption. In fact, each switching cycle, a charge $Q_{G}$ moves from the input source to ground, resulting in an equivalent drive current:

Eq 23

$$
\mathrm{Iq}=\mathrm{Qg} \cdot \mathrm{~F}_{\mathrm{SW}}
$$

The Schottky diode to be placed in parallel to the synchronous rectifier must have a reverse voltage VRRM greater than VINMAX.

For this application are selected: two high side MOSFET STS11NF3LL and two STS17NF3LL for the low side section.

### 3.6 RSENSE selection

The droop function consists to change the output voltage changing the output current; at high output current the output voltage is lower than the reference voltage. To implement the droop function, for the high current status, we use the RSENSE resistor in series to the inductor. Since inductor current can be very high, so the resistor must be capable to dissipate high power. Moreover we use the sense resistor to measure the output current for the current limit feature, so the RSENSE value must be very accurate also for temperature variation. To ensure higher temperature stability it could possible to split the RSENSE value. To achieve high efficiency also the RSENSE value must be as low as possible, so the Active voltage droop implemented in L6996 is very useful. For this application it are selected two 3mohms resistors from PANASONIC.

### 3.7 VP Network Design

The voltage-positioning network is selected by the load regulation needed. In this application wit is considered $4 \mathrm{mV} / \mathrm{A}$; with a RSENSE resistor around 1.5 mohms it can be used a gain around 2.66 and so a rate between R1 and R2 around 1.66 from the Eq6.
It can be selected:
$\mathrm{R} 1=1.66 \mathrm{~K} \Omega$
$\mathrm{R} 2=1 \mathrm{~K} \Omega$
A capacitor CVP1 is required in parallel with RVP1 to correctly compensate the network response. Its value is given by the following equation:

Eq 24

$$
\mathrm{C}_{\mathrm{VP} 1}=E S R C_{\mathrm{OUT}} \cdot \mathrm{C}_{\mathrm{OUT}}\left(\frac{1}{\mathrm{R}_{\mathrm{VP} 1}}+\frac{1}{\mathrm{R}_{\mathrm{VP} 2}}\right)
$$

where Cout is the output capacitor value. When CVP1 is well chosen, a step decrease of output voltage should be observed, as an effect of a step load increase. Too small or too large Cvp1 produces overshoot or undershoot instead of a step waveform.

With our parameter:
$C_{V P 1}=7.8 \mathrm{pF}$
No-load offset is obtained by $\mathrm{RVP3}_{\mathrm{VP}}$ and of a current source internally connected to VFB+ pin. Thus:

Eq 25

$$
R_{\mathrm{VP} 3}=\frac{\mathrm{V}_{\mathrm{OUT}, \mathrm{I}=0}-\mathrm{V}_{\mathrm{PROG}}}{\mathrm{I}_{\mathrm{OFFSET}}} \frac{1}{\frac{\mathrm{R}_{\mathrm{VP} 2}}{\mathrm{R}_{\mathrm{VP} 1}}+1}
$$

where IOFFSET $=5 \mu \mathrm{~A}$.
The capacitor $\mathrm{C}_{\mathrm{VP}}$ in parallel to $\mathrm{R}_{\mathrm{VP}}$ is a filter which time constant can be the same as in Eq22, so
Eq 26

$$
C_{V P 3}=\frac{E_{S R C}}{\mathrm{R}_{\mathrm{OUT}} \cdot \mathrm{C}_{\mathrm{OUT}}} \mathrm{R}_{\mathrm{VP} 3}
$$

### 3.8 Input divider

The input divider can be selected with the Eq1, Eq2, Eq3. Choosing a switching frequency around 270 kHz it results: $\alpha O S C=0.048$.
$\mathrm{R} 1=560 \mathrm{~K} \Omega$
$R 2=27 K \Omega$

### 3.9 Current limit resistor

From the Eq12 it can be set the current limit resistor, for the positive current limit; it results:
$\mathrm{R} 10+\mathrm{R} 11=120 \mathrm{~K} \Omega$
The negative current limit is set by the time available for the negative dynamic transition; a value around $30 \mathrm{~K} \Omega$ for R10 is a match between negative peak current and time to end the dynamic transition (around 80 mS ).
$R 10=150 \mathrm{KW}$
R11=30KW

### 3.10 Softstart capacitor

The soft start capacitor is selected once the soft start time is imposed. It can be consider a soft start time around 1 ms . The soft start capacitor is given by:

Eq 27

$$
\mathrm{C}_{\mathrm{SS}}=\frac{\mathrm{I}_{\mathrm{lim}} \cdot \Delta \mathrm{~T}}{\Delta \mathrm{~V}_{\mathrm{sS}}}
$$

Where $\Delta \mathrm{V}_{\mathrm{SS}}$ is the soft start active range and $\Delta \mathrm{T}$ is the soft stat time. From Eq 28 results: $\mathrm{C}_{\mathrm{SS}}=10 \mathrm{nF}$.

Table 3. Component List
The component list is shared in two sections: the first for logic and general-purpose component, the second for power section:

GENERAL PURPOSE COMPONENTS

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| R1, R2, R3, R4, R5, R6, R7, R9, R18, R19, R24 | $33 \mathrm{k} \Omega$ |  |  |  |
| R8 | $47 \mathrm{k} \Omega$ |  |  |  |
| R10 | $120 \mathrm{k} \Omega$ |  |  | Current limitresistors (to set the current limit) |
| R11 | $30 \mathrm{k} \Omega$ |  |  |  |
| R12 | $1.66 \mathrm{k} \Omega$ |  |  | Voltage positioning resistors |
| R13 | $1 \mathrm{k} \Omega$ |  |  |  |
| R15 | $560 \mathrm{k} \Omega$ |  |  | Input resistor divider (to set the switching frequency) |
| R16 | $27 \mathrm{k} \Omega$ |  |  |  |
| R20 | $130 \mathrm{k} \Omega$ |  |  | IMVPII resistor network |
| R21 | $39 \mathrm{k} \Omega$ |  |  |  |
| R22 | $36 \mathrm{k} \Omega$ |  |  |  |
| R23 | 270k $\Omega$ |  |  |  |
|  |  |  |  |  |
| C1 | 47 F |  |  | Tantalum/SP |
| C2, C3 | 100nF |  |  |  |
| C4 | 220 nF |  |  |  |
| C5 | 220nF |  |  |  |
| C6 | 10nF |  |  |  |
| C7 | 220 nF |  |  |  |
| C8 | 6.8 nF |  |  | Voltage positioning capacitor |
| C9 | 47pF |  |  |  |
| C10 | 10nF |  |  |  |
| C11 | 47pF |  |  |  |
|  |  |  |  |  |
| U2, U6, U8 | Or gate | NC7SZ32M5 | FAIRCHILD | Logic network |
| U9, U7 | Inverter gate | NC7SZ04P5 | FAIRCHILD |  |
| U3, U4, U5 | Nor gate | NC7SZ02P5 | FAIRCHILD |  |
|  |  |  |  |  |
| D1 | BAT54A | BAT54A | PHILIPS |  |
| Q5,Q6,Q7,Q8 | BSS131 | Q62702-S565 | INFINEON |  |
|  |  |  |  |  |
| SW1, SW2 | DIP SWITCH |  | *1 |  |

## POWER SECTION

SENSE RESISTOR

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| R14, R17 | $3 \mathrm{~m} \Omega$ | ERJM1WSF3M0U | PANASONIC | $1 \%$ |

It is important, for this component, to keep in mind three factor: it must be able to dissipate high power. Again its variation with the temperature must be small and the precision must be high to ensure high precision with the ST voltage droop function.

## INPUT CAPACITOR

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C} 12, \mathrm{C} 13, \mathrm{C} 14, \mathrm{C} 15, \mathrm{C} 16, \mathrm{C} 17$ | $10 \mu \mathrm{~F}$ | ECJ5YB1E106M | PANASONIC | 25 V ceramic |
|  | $10 \mu \mathrm{~F}$ | ECJ5YF1E106M | PANASONIC | 25 V ceramic |
|  | $10 \mu \mathrm{~F}$ | C34Y5U1E106ZTE12 | TOKIN | 25 V ceramic |
|  | $10 \mu \mathrm{~F}$ | GMK325F106ZH | TAIYO-YUDEN | 35 V ceramic |
|  | $10 \mu \mathrm{~F}$ | TMK325F106ZH | TAIYO-YUDEN | 25 V ceramic |
|  | $10 \mu \mathrm{~F}$ | TMK432BJ106MM | TAIYO-YUDEN | 25 V ceramic |

For this components can be useful control the temperature coefficient and the equivalent serie resistor and the voltage rated.

## OUTPUT CAPACITOR

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C} 18, \mathrm{C} 19, \mathrm{C} 20, \mathrm{C} 21, \mathrm{C} 22, \mathrm{C} 23$ | $270 \mu \mathrm{~F}$ | EEFUE0D271R | PANASONIC | 2 V |
| $\mathrm{C} 18, \mathrm{C} 19, \mathrm{C} 20, \mathrm{C} 21, \mathrm{C} 22$ | $330 \mu \mathrm{~F}$ | EEFUE0D271R | PANASONIC | 2 V |

For this components can be useful control the temperature coefficient and the equivalent series resistor and the voltage rated.

INDUCTOR

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| L1 | $0.6 \mu \mathrm{~F}$ | ETQP6F0R6BFA | PANASONIC |  |
|  | $0.6 \mu \mathrm{~F}$ | A959AS-R60N | TOKO |  |
|  | $0.6 \mu \mathrm{~F}$ | CEP12D38H-0R6 | SUMIDA |  |

For the inductor important factors are the saturation current and the equivalent series resistor (for the efficiency improvements)

POWER MOS

| Part name | Value | Part number | Manufacturer | Notes |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High side |  |  |  |  |  |  |  |  |  |
| Q1, Q2 |  |  |  |  |  | STS11NF3LL | STS11F3LL | STMicroelectronics |  |
|  | STSJ25NF3LL | STSJ25NF3LL | STMicroelectronics |  |  |  |  |  |  |
| Low Side | STS17NH3LL | STS17NH3LL | STMicroelectronics | Q5 N.M |  |  |  |  |  |
| Q3, Q4 | STS25NH3LL | STS25NH3LL | STMicroelectronics | . |  |  |  |  |  |

## Note N.M.=Not Mounted.

For the MOSFET choose is important to know the input voltage and output voltage. The MOSFET must able
dissipate high power (for switching losses or conduction losses).

## POWER DIODES

| Part name | Value | Part number | Manufacturer | Notes |
| :---: | :---: | :---: | :---: | :---: |
| D2 | STPS2L25U | STPS2L25U | STMICROELECTRONICS | 25 V |

This component must have low forward voltage and must have high reverse voltage (at least equal at the input voltage).

| DIM. | mm |  |  | inch |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |  |  |
| A |  |  | 1.20 |  |  | 0.047 |  |  |
| A1 | 0.05 |  | 0.15 | 0.002 |  | 0.006 |  |  |
| A2 | 0.80 | 1.00 | 1.05 | 0.031 | 0.039 | 0.041 |  |  |
| b | 0.19 |  | 0.30 | 0.007 |  | 0.012 |  |  |
| c | 0.09 |  | 0.20 | 0.003 |  | 0.008 |  |  |
| D | 7.70 | 7.80 | 7.90 | 0.303 | 0.307 | 0.311 |  |  |
| E |  | 6.40 |  |  | 0.252 |  |  |  |
| E1 | 4.30 | 4.40 | 4.50 | 0.170 | 0.173 | 0.177 |  |  |
| e |  | 0.65 |  |  | 0.025 |  |  |  |
| L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 |  |  |
| L1 |  | 1.00 |  |  | 0.039 |  |  |  |
| k |  | $00^{\circ}$ min., $8^{\circ}$ max. |  |  |  |  |  |  |



Thin Shrink Small Outline Package


7100777 (JEDEC MO-153-AD)

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics © 2002 STMicroelectronics - All Rights Reserved

STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.
http://www.st.com

