

# NetLight® 1430G5 Type SONET/SDH Long-Reach Transceivers with Clock Recovery



Available in a small form factor, plastic package, the 1430G5 are high-performance, cost-effective transceivers for SONET/SDH long-reach applications at 155 Mbits/s.

#### **Features**

- SONET LR-1/SDH L1.1 Compliant (ITU-T G.957 Specifications)
- Small form factor, RJ-45 size, multisourced 20-pin package
- Requires single 3.3 V power supply
- Clock recovery
- Fiber pigtail
- Uncooled 1300 nm laser transmitter with automatic output power control
- Transmitter disable input
- Analog alarm outputs

- Wide dynamic range receiver with InGaAs PIN photodetector
- LVTTL signal-detect output
- Low power dissipation
- Raised ECL (LVPECL) logic data interfaces
- Operating case temperature range: -40 °C to +85 °C
- Agere Systems Inc. Reliability and Qualification Program for built-in quality and reliability

#### Description

The 1430G5-Type transceiver is a high-speed, costeffective optical transceiver that is compliant with the International Telecommunication Union Telecommunication (ITU-T) G.957 specifications for use in SONET and SDH long-reach applications. The 1430G5 operates at the OC-3/STM-1 rate of 155 Mbits/s. The transceiver features Agere Systems' optics and is packaged in a narrow-width plastic housing with two 1 meter fiber pigtails terminated with LC connectors. The 20-pin package and pinout conform to a multisource transceiver agreement.

The transmitter features differential LVPECL logic level data inputs, a LVTTL logic level disable input. The receiver features differential LVPECL logic level data and clock outputs, and a LVTTL logic level signal-detect output.

## **Absolute Maximum Ratings**

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operations sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                        | Symbol | Min | Max    | Unit |
|----------------------------------|--------|-----|--------|------|
| Supply Voltage                   | Vcc    | 0   | 3.6    | V    |
| Operating Case Temperature Range | Tc     | -40 | 85     | °C   |
| Storage Case Temperature Range   | Tstg   | -40 | 85     | °C   |
| Lead Soldering Temperature/Time  | _      | _   | 250/10 | °C/s |
| Operating Wavelength Range       | λ      | 1.1 | 1.6    | nm   |

#### **Pin Information**



1-967(F).b

Figure 1. 1430G5 and 1430H5-Type Transceivers, 20-Pin Configuration, Top View

**Table 1. Transceiver Pin Descriptions** 

| Pin<br>Number | Symbol                  | Name/Description                                                                                                                                                                                                    | Logic<br>Family |  |
|---------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Receiver      |                         |                                                                                                                                                                                                                     |                 |  |
| MS            | MS                      | <b>Mounting Studs.</b> The mounting studs are provided for transceiver mechanical attachment to the circuit board. They may also provide an optional connection of the transceiver to the equipment chassis ground. | NA              |  |
| 1             | Photode-<br>tector Bias | <b>Photodetector Bias.</b> This lead supplies bias for the PIN photodetector diode.                                                                                                                                 | NA              |  |
| 2             | VEER                    | Receiver Signal Ground.                                                                                                                                                                                             | NA              |  |
| 3             | VEER                    | Receiver Signal Ground.                                                                                                                                                                                             | NA              |  |
| 4             | CLK-                    | Received Recovered Clock Out. The rising edge occurs at the rising edge of the received data output. The falling edge occurs in the middle of the received data bit period.                                         | LVPECL          |  |
| 5             | CLK+                    | Received Recovered Clock Out. The falling edge occurs at the rising edge of the received data output. The rising edge occurs in the middle of the received data bit period.                                         | LVPECL          |  |
| 6             | VEER                    | Receiver Signal Ground.                                                                                                                                                                                             | NA              |  |
| 7             | Vccr                    | Receiver Power Supply.                                                                                                                                                                                              | NA              |  |
| 8             | SD                      | Signal Detect. Normal operation: logic one output. Fault condition: logic zero output.                                                                                                                              | LVTTL           |  |
| 9             | RD-                     | Received DATA Out. No Internal terminations will be provided.                                                                                                                                                       | LVPECL          |  |
| 10            | RD+                     | Received DATA Out. No internal terminations will be provided.                                                                                                                                                       | LVPECL          |  |

## Pin Information (continued)

**Table 1. Transceiver Pin Descriptions** (continued)

| Pin<br>Number | Symbol | Name/Description                                                                                                                                                             | Logic<br>Family |  |
|---------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|
| Transmitter   |        |                                                                                                                                                                              |                 |  |
| 11            | Vcct   | Transmitter Power Supply.                                                                                                                                                    | NA              |  |
| 12            | VEET   | Transmitter Signal Ground.                                                                                                                                                   | NA              |  |
| 13            | TDIS   | Transmitter Disable.                                                                                                                                                         | LVTTL           |  |
| 14            | TD+    | Transmitter DATA In.                                                                                                                                                         | LVPECL          |  |
| 15            | TD-    | Transmitter DATA In Bar.                                                                                                                                                     | LVPECL          |  |
| 16            | VEET   | Transmitter Signal Ground.                                                                                                                                                   | NA              |  |
| 17            | Bmon–  | Laser Diode Bias Current Monitor—Negative End. The laser bias current is accessible as a dc-voltage by measuring the voltage developed across pins 17 and 18.                | NA              |  |
| 18            | Вмон+  | Laser Diode Bias Current Monitor—Positive End. See pin 17 description.                                                                                                       | NA              |  |
| 19            | Рмон–  | Laser Diode Optical Power Monitor—Negative End. The back-facet diode monitor current is accessible as a dc-voltage by measuring the voltage developed across pins 19 and 20. | NA              |  |
| 20            | Рмон+  | Laser Diode Optical Power Monitor—Positive End. See pin 19 description.                                                                                                      | NA              |  |

## **Electrostatic Discharge**

Caution: This device is susceptible to damage as a result of electrostatic discharge (ESD). Take proper precautions during both handling and testing. Follow *EIA*® Standard *EIA*-625.

Although protection circuitry is designed into the device, take proper precautions to avoid exposure to ESD.

Agere Systems employs a human-body model (HBM) for ESD-susceptibility testing and protection-design evaluation. ESD voltage thresholds are dependent on the critical parameters used to define the model. A standard HBM (resistance = 1.5 k $\Omega$ , capacitance = 100 pF) is widely used and, therefore, can be used for comparison purposes. The HBM ESD threshold established for the 1430G5 transceiver is  $\pm 1000$  V.

# **Application Information**

The 1430 receiver section is a highly sensitive fiberoptic receiver. Although the data outputs are digital logic levels (LVPECL), the device should be thought of as an analog component. When laying out system application boards, the 1430 transceiver should receive the same type of consideration one would give to a sensitive analog component.

#### **Printed-Wiring Board Layout Considerations**

A fiber-optic receiver employs a very high gain, wide bandwidth transimpedance amplifier. This amplifier detects and amplifies signals that are only tens of nA in amplitude when the receiver is operating near its sensitivity limit. Any unwanted signal currents that couple into the receiver circuitry cause a decrease in the receiver's sensitivity and can also degrade the performance of the receiver's signal detect (SD) circuit. To minimize the coupling of unwanted noise into the receiver, careful attention must be given to the printed-wiring board.

At a minimum, a double-sided printed-wiring board (PWB) with a large component-side ground plane beneath the transceiver must be used. In applications that include many other high-speed devices, a multilayer PWB is highly recommended. This permits the placement of power and ground on separate layers, which allows them to be isolated from the signal lines.

Multilayer construction also permits the routing of sensitive signal traces away from high-level, high-speed signal lines. To minimize the possibility of coupling noise into the receiver section, high-level, high-speed signals such as transmitter inputs and clock lines should be routed as far away as possible from the receiver pins.

## **Application Information** (continued)

Noise that couples into the receiver through the power supply pins can also degrade performance. It is recommended that the pi filter, shown in Figure 3, be used for both the transmitter and receiver power supplies.

#### Data, Clock, and Signal Detect Outputs

The data, clock, and signal detect outputs of the 1430 transceiver are driven by open-emitter NPN transistors, which have an output impedance of approximately 7  $\Omega$ . Each output can provide approximately 50 mA maximum current to a 50  $\Omega$  load terminated to Vcc - 2.0 V.

Due to the high switching speeds of ECL outputs, transmission line design must be used to interconnect components. To ensure optimum signal fidelity, both data outputs (RD+/RD-) and clock outputs (CLK+/CLK-) should be terminated identically. The signal lines connecting the data clock outputs to the next device should be equal in length and have matched impedances. Controlled impedance stripline or microstrip construction must be used to preserve the quality of the signal into the next component and to minimize reflections back into the receiver, which could degrade

its performance. Excessive ringing due to reflections caused by improperly terminated signal lines makes it difficult for the component receiving these signals to decipher the proper logic levels and can cause transitions to occur where none were intended. Also, by minimizing high-frequency ringing, possible EMI problems can be avoided.

The signal-detect output is LVTTL logic. A logic low at this output indicates that the optical signal into the receiver has been interrupted or that the light level has fallen below the minimum signal detect threshold. This output should not be used as an error rate indicator, since its switching threshold is determined only by the magnitude of the incoming optical signal.

#### **Transceiver Processing**

The transceiver and plug can withstand normal wave soldering and aqueous spray cleaning processes. However, the transceiver is not hermetic, and should not be subjected to immersion in cleaning solvents. The transceiver case should not be exposed to temperatures in excess of 125 °C. The fiber pigtail cannot exceed 85 °C. The transceiver pins can be wave soldered at 250 °C for up to 10 seconds.

#### Transceiver Optical and Electrical Characteristics

Table 2. Transmitter Optical and Electrical Characteristics (Tc = -40 °C to +85 °C; Vcc = 3.135 V—3.465 V)

| Parameter                          | Symbol     | Min         | Max                        | Unit   |
|------------------------------------|------------|-------------|----------------------------|--------|
| Average Optical Output Power L-1.1 | Ро         | -5.0        | 0                          | dBm    |
| Optical Wavelength L-1.1           | λς         | 1280        | 1335                       | nm     |
| Spectral Width                     | Δλ20       | _           | 1                          | nm     |
| Side-mode Suppression Ratio        | SMSR       | 30          | _                          | dB     |
| Dynamic Extinction Ratio           | EXT        | 10          | _                          | dB     |
| Power Supply Current               | ICCT       | _           | 200                        | mA     |
| Input Data Voltage: Low High       | VIL<br>VIH |             | Vcc - 1.475<br>Vcc - 0.880 | V<br>V |
| Transmit Disable Voltage           | VD         | Vcc - 1.165 | Vcc                        | V      |
| Transmit Enable Voltage            | VEN        | VEE         | VEE + 0.8                  | V      |
| Laser Bias Voltage                 | VBIAS      | 0           | 0.70                       | V      |
| Laser Back-facet Monitor Voltage   | VBF        | 0.01        | 0.20                       | V      |

# **Application Information** (continued)

Table 3. Receiver Optical and Electrical Characteristics ( $TC = -40 \, ^{\circ}C$  to +85  $^{\circ}C$ ;  $VCC = 3.135 \, V - 3.465 \, V$ )

| Parameter                                  | Symbol     | Min                          | Max                      | Unit   |
|--------------------------------------------|------------|------------------------------|--------------------------|--------|
| Average Sensitivity:*                      |            |                              |                          |        |
| L-1.1                                      | Pı         | _                            | -34                      | dBm    |
| Maximum Input Power L-1.1*                 | Рмах       | -10                          | _                        | dBm    |
| Link Status Switching Threshold:           |            |                              |                          |        |
| Decreasing Light L-1.1                     | LSTD       | -45                          | -35                      | dBm    |
| Increasing Light L-1.1                     | LSTı       | _                            | -34.5                    | dBm    |
| Link Status Hysteresis                     | HYS        | 0.5                          | 6.0                      | dB     |
| Power Supply Current                       | ICCR       | _                            | 200                      | mA     |
| Output Data Voltage/Clock Voltage:         |            |                              |                          |        |
| Low                                        | Vol        | Vcc - 1.86                   | Vcc - 1.50               | V      |
| High                                       | Voн        | Vcc - 1.025                  | Vcc - 0.88               | V      |
| Signal Detect Output Voltage:              |            |                              |                          |        |
| Low                                        | Vol        | 0.0                          | 0.8                      | V      |
| High                                       | Voн        | 2.4                          | Vcc                      | V      |
| Clock Duty Cycle                           | DC         | 45                           | 55                       | %      |
| Output Clock Random Jitter                 | <b>J</b> c | _                            | 0.01                     | UI     |
| Output Clock Random Jitter Peaking         | J₽         | _                            | 0.1                      | dB     |
| Clock/Data Alignment L-1.1 (See Figure 2.) | TCDA       | -0.8                         | 0.8                      | ns     |
| Jitter Tolerance/Jitter Transfer           | Telcordia  | a Technologies<br>ITU-TG.958 | ™ GR-253-CO<br>Compliant | RE and |

<sup>\*</sup> For 1 x  $10^{-10}$  BER with an optical input using  $2^{23} - 1$  PRBS.



Figure 2. Clock/Data Alignment

## **Qualification and Reliability**

To help ensure high product reliability and customer satisfaction, Agere Systems is committed to an intensive quality program that starts in the design phase and proceeds through the manufacturing process. Optoelectronic modules are qualified to Agere Systems' internal standards using MIL-STD-883 test methods and procedures and using sampling techniques consistent with *Telcordia Technologies* requirements. The 1430 transceiver is required to pass an extensive and rigorous set of qualification tests.

This qualification program fully meets the intent of *Telcordia Technologies* reliability practices GR-468-CORE requirements. In addition, the design, development, and manufacturing facilities of Agere Systems' Optoelectronics unit have been certified to be in full compliance with the latest *ISO*®-9001 quality system standards.

#### **Electrical Schematic**



1-968(F).d

Notes:  $L1 = L2 = 1 \mu H - 4.7 \mu H^*$   $C1 = C2 = 10 n F^{\dagger}$   $C3 = 4.7 \mu F - 10 \mu F$   $C4 = C5 = 4.7 \mu F - 10 \mu F$ 

- \* Ferrite beads can be used as an option.
- † For all capacitors, MLC caps are recommended.

Figure 3. Power Supply Filtering for the Small Form Factor Transceiver

# **Application Schematics**



#### A. Transmitter Interface (LVPECL to LVPECL)



B. Receiver Interface (LVPECL to LVPECL)

1-970(F)

Figure 4. 3.3 V Transceiver Interface with 3.3 V ICs

## **Outline Diagrams**

#### **Package Outline**

Dimensions are in inches and (millimeters).



<sup>\*</sup> Dimension does not comply with multisource agreement.

1-1086

#### Outline Diagrams (continued)

## Printed-Wiring Board Layout \*, †

Dimensions are in inches and (millimeters).



#### NOTES:

- 1. HOLES FOR MOUNTING STUDS MUST BE TIED TO CHASSIS GROUND.
- 2. HOLES FOR HOUSING LEADS MUST BE TIED TO SIGNAL GROUND.

1-1271F

<sup>\*</sup> The hatched areas are keep-out areas reserved for housing standoffs. No metal traces of ground connection in keep-out area.

<sup>†</sup> Twenty-pin module shown; 10-pin module requires only 16 PWB holes.

## **Laser Safety Information**

#### Class I Laser Product

FDA/CDRH Class I laser product. All versions of the transceiver are Class I laser products per CDRH, 21 CFR 1040 Laser Safety requirements. All versions are Class I laser products per *IEC*<sup>®</sup> 60825-1:1993. The transceiver has been classified with the FDA under accession number 8720009.

CAUTION: Use of controls, adjustments, and procedures other than those specified herein may result in hazardous laser radiation exposure.

This product complies with 21 CFR 1040.10 and 1040.11. 8.8  $\mu$ m/125  $\mu$ m single-mode fiber pigtails and connector

Wavelength = 1.3 μm Maximum power = 1.6 mW

Because of size constraints, laser safety labeling is not affixed to the module but is attached to the outside of the shipping carton.

Product is not shipped with power supply.

| NOTICE                                                    |
|-----------------------------------------------------------|
| Interminated optical connectors may emit laser radiation. |
| Do not view with optical instruments.                     |

## **Ordering Information**

| Description                                             | Device Code | Comcode   |
|---------------------------------------------------------|-------------|-----------|
| 2x10 Single-mode Transceiver for OC-3 /STM-1 Long-reach | 1430G5LL    | 108455049 |
| (155 Mbits/s) with Fiber Pigtails and LC Connector      |             |           |

EIA is a registered trademark of The Electronic Industries Association.

Telcordia Technologies is a trademark of Telcordia Technologies, Inc.

ISO is a registered trademark of The International Organization for Standardization.

IEC is a registered trademark of the International Electrotechnical Commission.

For additional information, contact your Agere Systems Account Manager or the following:

INTERNET: http://www.agere.com E-MAIL: docmaster@agere.com

N. AMERICA: Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286

1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106)

ASIA: Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon

Tel. (852) 3129-2000, FAX (852) 3129-2020

CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen)

JAPAN: (81) 3-5421-1600 (Tokyo), KORÈA: (82) 2-767-1850 (Seouil), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei)

Tel. (44) 7000 624624, FAX (44) 1344 488 045

Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. NetLight is a registered trademark of Agere Systems Inc.



EUROPE: