# NM1600/NM1601 65,536 x 1-Bit Static RAM ## **General Description** The NM1600/NM1601 is a 65,536-bit fully-static, asynchronous, random access memory organized as 65,536 words by 1-bit per word. The NM1600/NM1601 is based on an advanced, isoplanar, oxide-isolation CMOS process. The process utilizes fully-implanted CMOS technology, with sub-2 micron design rules and tantalum silicide gate electrodes for high performance. The combination of this high-performance technology, and speed-optimized circuitry results in a very high-speed memory device. The NM1601 is identical to the NM1600 with the additional feature of power down for low power battery backup. #### **Features** - Fast address access times: 25 ns/30 ns/35 ns (maximum) - Enable read access faster than address access - Minimum write cycle time, including moderate system timing skews, equal to minimum read cycle time - No internal clocks—high speed achieved without address transition detection circuitry - All inputs and outputs directly TTL compatible - Separate data input and TRI-STATE® output - Available in 22-pin DIP, PDIP or LCC - Low power dissipation (data retention NM1601) $I_{CCDR} = 50~\mu A$ Max. (2.0V $\leq V_{DR} \leq 3.0V$ ) - Data retention supply voltage NM1601: 2.0V to 5.5V #### **Functional Block Diagram** § 1988 National Semiconductor Corporation TL/D/9676 RRD-B20M88/Printed in U. S. A # **Absolute Maximum Ratings** If Military/Aerospace specified devices are required. contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Voltage on Any Input or Output Pin with Respect to V<sub>SS</sub> -2V to $V_{CC} + 2V$ Storage Temperaure -65°C to +150°C Operating Temperature 0°C to +70°C Power Dissipation 1.0W Continuous Output Current 25 mA Average Input or Output Current 25 mA (Averaged over any 1 µs time interval) Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **Recommended Operating** Conditions $T_A = 0$ °C to +70°C | | Min | Max | Units | |---------------------------------------|-----|----------------|-------| | Input HIGH Voltage (V <sub>IH</sub> ) | 2.2 | $V_{CC}$ + 0.5 | V | | Input LOW Voltage (V <sub>IL</sub> ) | -1* | 0.8 | V | All voltages are referenced to Vec pin = 0V This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. ## AC Electrical Characteristics TA = 0°C to +70°C, VCC = VCCMAX to VCCMINI | No. | No. Symbol Standard Alternate | | Parameter | NM1600-25/255<br>NM1601-25/255 | | NM1600-30<br>NM1601-30 | | NM1600-35<br>NM1601-35 | | Units | |------|-------------------------------|------|-----------------------------------------------------------------------------------|--------------------------------|-----|------------------------|----|------------------------|----|-------| | | | | | Min | Max | Min Max | | Min Max | | 1 | | REAL | CYCLES | | | - | | | | - | | | | 1 | TAVAX | TRC | Address Valid to Address Invalid (Read Cycle Time) | 25 | | 30 | | 35 | | ns | | 2 | TAVQV | TAA | Address Valid to Output Valid (Address Access Time) (Note 5) | | 25 | | 30 | | 35 | ns | | 3 | TAXQX | ТОН | Address Invalid to Output Invalid (Output Hold Time) | 5 | | 5 | | 5 | | ns | | 4 | TELEH | TRC | Chip Enable LOW to Chip Enable<br>HIGH (Note 6) | 22 | | 27 | | 30 | | ns | | 5 | TELQV | TACS | Chip Enable LOW to Output Valid<br>(Chip Enable Access Time) (Note 6) | | 22 | <u>.</u> | 27 | | 30 | ns | | 6 | TELQX | TLZ | Chip Enable LOW to Output Low Z<br>(Chip Enable to Output Active)<br>(Note 4) | 5 | | 5 | | 5 | | ns | | 7 | TEHQZ | THZ | Chip Enable HIGH to Output High Z<br>(Chip Disable to Output Disable)<br>(Note 9) | 0 | 10 | 0 | 12 | 0 | 15 | ns | | 8 | TELICC | TPU | Chip Enable LOW to Operating<br>Supply Current (Note 4) | 0 | | 0 | | 0 | | ns | | 9 | TEHISB | TPD | Chip Enable HIGH to<br>Standby Current (Note 4) | | 25 | | 27 | | 30 | ns | # **Timing Waveforms** #### Read Cycle 1 TAVAX(1) A (ADDRESS) X ADDRESS VALID TAVQV(2) Q (DATA OUT) DATA VALID Access is under address control where $\overline{E}$ is active prior to or within 5 ns of address change. $\overline{W} = HIGH$ . TL/D/9676-7 <sup>\*</sup>The device will withstand undershoots to -3V of 20 ns duration. | No. | No. Symbol | Symbol Parameter | | | )-25/255<br> -25/255 | NM1600-30<br>NM1601-30 | | NM1600-35<br>NM1601-35 | | Units | |------|------------|------------------|----------------------------------------------------------------------------------------|-----|----------------------|------------------------|-----|------------------------|-----|-------| | | Standard | Alternate | | Min | Max | Min | Max | Min | Max | | | WRIT | TE CYCLE 1 | | | | | | | | | | | 10 | TAVAX | TWC | Address Valid to Address Invalid (Write Cycle Time) | 25 | | 30 | | 35 | | ns | | 11 | TWLEH | TWP | Write LOW to Chip Enable HIGH (Write Pulse Width) (Notes 7 & 10) | 19 | | 22 | | 25 | | ns | | 12 | TAVWH | TAW | Address Valid to Write HIGH<br>(Address Setup to End of Write)<br>(Note 7) | 19 | | 22 | | 25 | | ns | | 13 | TWHAX | ТАН | Write HIGH to Address Don't Care<br>(Address Hold after End of Write<br>(Notes 7 & 12) | 0 | | 0 | | 0 | | ns | | 14 | TWLWH | TWP | Write LOW to Write HIGH (Write Pulse Width) (Notes 7 & 10) | 19 | | 22 | | 25 | | ns | | 15 | TAVWL | TAS | Address Valid to Write LOW<br>(Address Setup to Beginning of Write)<br>(Notes 7 & 8) | 0 | | 0 | | 0 | | ns | | 16 | TDVWH | TDS | Data Valid to Write HIGH<br>(Data Setup to End of Write)<br>(Notes 7 & 12) | 10 | | 10 | | 12 | | ns | | 17 | TWHDX | TDH | Write HIGH to Data Don't Care<br>(Data Hold after End of Write)<br>(Notes 7 & 12) | 0 | | 0 | | 0 | | ns | | 18 | TWLQZ | TWZ | Write LOW to Output High Z<br>(Write Enable to Output Disable)<br>(Note 9) | 0 | 9 | 0 | 12 | 0 | 12 | ns | | 19 | TWHQX | тоw | Write HIGH to Output Don't Care<br>(Output Active after End of Write)<br>(Note 4) | 5 | | 5 | | 5 | | ns | # Timing Waveforms (Continued) Where address is valid a minimum of 5 ns prior to $\overline{E}$ becoming active (LOW), $\overline{W} = HIGH$ . # AC Electrical Characteristics $T_A = 0$ °C to +70°C, $V_{CC} = V_{CCMAX}$ to $V_{CCMIN}$ (Continued) | No. | o. Symbol | | Parameter | NM1600-25/255<br>NM1601-25/255 | | NM1600-30<br>NM1601-30 | | NM1600-35<br>NM1601-35 | | Units | |------|------------|-----------|-----------------------------------------------------------------------------------------------|--------------------------------|-----|------------------------|-----|------------------------|-----|-------| | | Standard | Alternate | | Min | Max | Min | Max | Min | Max | | | WRIT | TE CYCLE 2 | | | | | | | | | | | 20 | TAVEL | TAS | Address Valid to Chip Enable LOW (Address Setup) (Notes 7 & 8) | 0 | | 0 | | 0 | | ns | | 21 | TELEH | TWP | Chip Enable LOW to Chip Enable<br>HIGH (Write Pulse Width)<br>(Notes 7 & 10) | 19 | | 22 | | 25 | | ns | | 22 | TEHAX | TAH | Chip Enable HIGH to Address Don't<br>Care (Address Hold after End of Write)<br>(Notes 7 & 12) | 0 | | 0 | | 0 | | ns | | 23 | TAVEH | TAW | Address Valid to Chip Enable HIGH (Address Setup to End of Write) (Note 7) | 19 | | 22 | | 25 | | ns | | 24 | TELWH | TWP | Chip Enable LOW to Write HIGH (Write Pulse Width) (Notes 7 & 10) | 19 | | 22 | | 25 | | ns | | 25 | TDVEH | TDS | Data Valid to Chip Enable HIGH<br>(Data Setup to End of Write)<br>(Notes 7 & 12) | 10 | | 10 | | 12 | | ns | | 26 | TEHDX | TDH | Chip Enable HIGH to Data Don't<br>Care (Data Hold) (Notes 7 & 12) | 0 | | 0 | | 0 | | ns | # Timing Waveforms (Continued) #### Write Cycle 1 - TAVAX(10) A (ADDRESS) ADDRESS VALID TWLEH(11) Ē (CHIP ENABLE) **←** TWHAX(13) TAVWH(12)-TWLWH(14)-W (WRITE ENABLE) TAVWL(15) -TWHDX(17) TDVWH(16) DATA VALID -TWHQX(19) Q (DATA OUT) TL/D/9676-9 This write cycle is $\overline{W}$ controlled, where $\overline{E}$ is active (LOW) prior to $\overline{W}$ becoming active (LOW). In this write cycle the data out may become active, requiring observance of TWLQZ to avoid data bus contention in common I/O applications. At the end of the write cycle the data out may become active if $\overline{W}$ becomes inactive (HIGH) prior to $\overline{E}$ becoming inactive (HIGH). | DC Electrical | Characteristics T <sub>A</sub> = 0°C to +70°C | |---------------|-----------------------------------------------| | DC Electrical | | | Symbol | bol Parameter | | Conditions | NM1600-2 | | NM1600<br>NM1601 | | NM1600<br>NM1601 | | Units | |------------------|---------------------------------|--------|-------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|-----------------------|------|-------| | | | | | Min | Max | Min | Max | Min | Max | | | l <sub>Ll</sub> | Input Leakage<br>Current | | $V_{SS} \le V_{IN} \le V_{CC}$ | | ±2 | | ± 2 | | ±2 | μΑ | | ILO | Output Leakage<br>Current | | $\overline{E} = V_{IH} \text{ or } \overline{W} = V_{IL}$ $V_{SS} \le V_{OUT} \le V_{CC}$ | | ± 10 | | ± 10 | | ± 10 | μА | | 1cc) | Dynamic Opera<br>Supply Current | ting | Min Read Cycle Time<br>Duty Cycle = 100%<br>Output Open | | 90 | | 90 | | 80 | mA | | I <sub>SB1</sub> | Standby Supply<br>Current | | Ē = V <sub>IH</sub> , (Note 1) | | 25 | | 25 | | 25 | mA | | I <sub>SB2</sub> | Full Standby | NM1600 | (Note 2) | | 15 | } | 15 | | 15 | mA. | | / | Supply Current | NM1601 | (Note 2) | | 5 | | 5 | | 5 | .,,,, | | V <sub>OL</sub> | Output LOW Vo | itage | I <sub>OL</sub> = 8.0 mA | | 0.4 | | 0.4 | | 0.4 | V | | V <sub>OH1</sub> | Output HIGH Vo | oltage | $I_{OH1} = -4.0 \text{ mA}$ | 2.4 | | 2.4 | | 2.4 | _ | V | | V <sub>OH2</sub> | Output HIGH Vo | oltage | $I_{OH2} = -0.05 \text{mA}$ | V <sub>CC</sub> - 0.4 | | V <sub>CC</sub> - 0.4 | | V <sub>CC</sub> - 0.4 | _ | V | | V <sub>CC</sub> | Supply Voltage | | Except Data | -25 | 5 | | | | | | | | | | Retention Mode | 4.5 | 5.5 | 4.5 | 5.5 | 4.5 | 5.5 | V | | | | | | -25 | 5 | 7.5 | 3.0 | 7.5 | 0.0 | • | | | | | | 4.75 | 5.5 | | | | | | # Timing Waveforms (Continued) # Write Cycle 2 TAVAX(10) A (ADDRESS) ADDRESS VALID TELEH(21) TAVEL(20) TAVEH(23) TELWH(24) TELWH(24) TELWH(24) TELWH(25) TELWH(26) TOVEH(25) TELWH(26) TELWC(8) TELICC(8) TELICC(8) TL/D/9676-10 This write cycle is $\overline{\mathbb{E}}$ controlled, where $\overline{\mathbb{W}}$ is active (LOW) prior to, or coincident with, $\overline{\mathbb{E}}$ becoming active (LOW). In this write cycle the data out remains in the high impedance state (TRI-STATE) at the beginning of the write cycle, precluding potential data contention in common I/O applications. | No. | Symbol | Parameter | C | onditions | Min | Max | Units | |-----|-----------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------|----------------|-------| | 27 | V <sub>DR</sub> | V <sub>CC</sub> Voltage for Data<br>Retention | $V_{CC} = 0.2V \le E \le +5.5V$ $V_{CC} = 0.2V \le V_{IN} \le +5.5V$ or $V_{SS} = 0.2V \le V_{IN} \le V_{SS} + 0.2V$ | | 2.0 | 5.5 | v | | 28 | ICCDR | Data Retention Current | $V_{DR} = 3.0V$ | $T_A = 0^{\circ}C \text{ to } + 70^{\circ}C$ | | 50 | μΑ | | | | (Note 14) | $V_{DR} = 2.0V$ | | | < 35 $\supset$ | μΛ | | 29 | TCDR | Chip Disable to Data<br>Retention Time (Note 4) | | | 0 | | ns | | 30 | TR | Recovery Time<br>(Notes 4 & 13) | | | t <sub>AVAX</sub> | | ns | #### **Data Retention Waveform** TL/D/9676-15 Note 1: Standby supply current (TTL) is measured with $\bar{E}$ HIGH (chip deselected) and inputs steady state at valid $V_{IL}$ or $V_{IH}$ levels. Note 2: Full standby supply current (CMOS) is measured with the enable bar input satisfying the condition: $V_{CC} = 0.2V \le \vec{E} \le V_{CC} + 0.2V$ , and all other inputs, (including the data inputs) at steady state and satisfying one of two conditions: Either, $V_{CC} = 0.2V \le V_{IN} \le V_{CC} + 0.2V \text{ or } V_{SS} = 0.2V \le V_{IN} \le V_{SS} + 0.2V$ . This condition results in a significant reduction in current in the input buffers and consequently a lower overall current level. Note 3: Operation to specifications guaranteed 2.0 ms after V<sub>CC</sub> reaches minimum operation voltage. Note 4: This parameter is sampled, not 100% tested Note 5: Address Access Time (Read Cycle 1) assumes that $\overline{E}$ occurs before, or within 5 ns after addresses are valid. Timing considerations are referenced to the edges of Address Valid. Note 6: Enable Access Time (Read Cycle 2) assumes that addresses are valid at least 5 ns prior to $\overline{E}$ transitioning LOW (active). Timing considerations are then referenced to the LOW (active) transitioning edge of $\overline{E}$ . Note 7: A write condition exists only during intervals where both $\overline{W}$ and $\overline{E}$ are LOW (active). The internal Write starts when the second of these signals becomes LOW (active). The internal Write ends when either of these signals transitions HIGH (inactive). Note 8: Address setup to beginning of write is measured from the time when the last address input becomes valid to the time when the second of the two signals ( $\overline{\mathbb{E}}$ or $\overline{\mathbb{W}}$ ) becomes LOW (active). The timing of the first signal ( $\overline{\mathbb{W}}$ or $\overline{\mathbb{E}}$ ) to transition LOW (active) is a Don't Care. Note 9: Transition to the high-impedance state is measured at a $\pm$ 500 mV change from a valid V<sub>OH</sub> of V<sub>OL</sub> steady state voltage with the loading specified in *Figure 2*. This parameter is sampled, not 100% tested. Note 10: Write pulse width is measured from the time when the last of the two signals $\overline{E}$ and $\overline{W}$ becomes LOW (active) to the time of the first of $\overline{E}$ or $\overline{W}$ to transition HIGH (inactive). Note 11: For rise or fall times greater than 3 ns, the timing relationships can no longer be specified to the time when inputs cross the 1.5V level. This is a characteristic of any CMOS device operated outlisde specified switching levels of transition times. Note 12: Timing specifications of Data Setup to End of Write, Data Hold After End of Write, and Address Hold After End of Write are all referenced to the time when the first of $\overline{E}$ or $\overline{W}$ transitions HIGH (inactive). The timing of the second signal ( $\overline{W}$ or $\overline{E}$ ) to transition HIGH (inactive) is a Don't Care. Note 13: TAVAX = Read Cycle Timing. Note 14: $I_{CCDR}$ is tested with $V_{IN} = 0V$ or 5.5V. # **Connection Diagrams** #### 22-Pin DIP (J) and PDIP (N) Order Number\* NM1600J25, NM1600J255, NM1600J30, NM1600J35, NM1600N25, NM1600N255, NM1600N30, NM1600N35, NM1601J25, NM1601J255, NM1601J30, NM1601J35, NM1601N25, NM1601N255, NM1601N30 or NM1601N35 See NS Package Number D22D\* or N22B\* \*Call factory for package outlines and dimensions. #### Logic Symbol TL/D/9676-3 #### 22-Pin LCC (E) **Top View** TL/D/9676-2 Order Number\* NM1600E25, NM1600E255, NM1600E30, NM1600E35, NM1601E25, NM1601E255, NM1601E30 or NM1601E35 See NS Package Number E22A\* \*Call factory for package outlines and dimensions. #### Pin Names | A <sub>0</sub> -A <sub>15</sub> | Address Inputs | | | | | |---------------------------------|----------------|--|--|--|--| | Ē | Chip Enable | | | | | | W | Write Enable | | | | | | D | Data Input | | | | | | Q | Data Output | | | | | | V <sub>CC</sub> | Power (5.0V) | | | | | | V <sub>SS</sub> | Ground (0V) | | | | | #### AC Test Conditions (Notes 3 & 11) 0V to 3.0V Input Pulse Levels 3 ns Input Rise and Fall Times Input and Output Reference Levels 1.5V Output Load (See Figures 1 and 2) #### Capacitance (Note 4) | Symbol | Parameter | Max | Units | |-----------------|--------------------|-----|-------| | C <sub>IN</sub> | Input Capacitance | 6 | pF | | Соит | Output Capacitance | 7 | рF | Effective capacitance calculated from the equation $C = \frac{\Delta Q}{\Delta V}$ where $\Delta V = 3V$ . FIGURE 1. Output Load TL/D/9676~5 #### **Truth Table** | Mode | E | w | D | Q | Power Level | |---------|---|---|---|--------|-------------| | Standby | Н | Х | X | HIGH Z | Standby | | Read | L | н | × | D | Active | | Write | L | L | D | HIGH Z | Active | HIGH Z - High impedance D = Valid data bit X = Don't care \*including scope and iig. FIGURE 2. Output Load (for TEHQZ, TELQX, TWLQZ, TWHQX) #### STANDARD TIMING PARAMETER ABBREVIATIONS The transition definitions used in this data sheet are: H = transition to high state. = transition to low state. = transition to valid state. INVALID or Don't Care. = transition to invalid or don't care condition. Z = transition to off (high impedance) condition. #### **TIMING VALUES** TL/D/9676-13 The AC Operating Conditions and Characteristics tables typically show either a minimum or maximum limit for each device parameter. Those timing parameters which state a minimum value do so because the system must supply at least that much time, even though most devices don't require that full amount. Thus, input requirements are specified from the external point of view. In contrast, responses from the memory (like access times) are specified as a maximum time because the device will never provide the data later than this stated value, and will usually provide it much sooner than this. TL/D/9676-12 Transition from HIGH to LOW level, may occur any time during this period. TL/D/9676-14 Transition from LOW to HIGH level, may occur any time during this period. 8 # 22-Pin Plastic DIP Package (N) Order Number NM1620N25, NM1620N255, NM1620N30, NM1620N35, NM1621N25, NM1621N255, NM1621N30 or NM1621N35 NS Package Number N22B\* \*Call factory for package outlines and dimensions. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. 008615 \( \square - - National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tel: (408) 721-5000 TWX: (910) 339-9240 National Semiconducto GmbH Westendstrasse 193-195 D-8000 Munchen 21 West Germany Tel: (089) 5 70 95 01 Telex: 522772 tor NS Japan Ltd. Sanseido Bldg. 5F 4-15 Nishi Shinjuku Shinjuku-Ku, Tokyo 160, Japan Tel: 3-299-7001 FAX: 3-299-7000 National Semiconductor Hong Kong Ltd. Southeast Asia Marketing Austin Tower, 4th Floor 22-26A Austin Avenue Tsimshatsui, Kowloon, H.K. Tel: 3-7231290, 3-7243645 Cable: NSSEAMKTG or National Semicondutores Do Brasil Ltda. At Brig Faria Lima, 830 8 Andar 01452 Sao Paulo, SP. Brasil 4-K. Tel: (55/11) 212-5066 Telex: 391-1131931 NSBR BR National Semiconductor (Australia) PTY, Ltd. 21/3 High Street Bayswater, Victona 3153 Australia Tel: (03) 729-6333 Telex: AA32096 Lit. # 112227 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications