# Designer's™ Data Sheet ## TMOS E-FET™ # **Power Field Effect Transistor** ### N-Channel Enhancement-Mode Silicon Gate This advanced TMOS power FET is designed to withstand high energy in the avalanche and commutation modes. This new energy efficient design also offers a drain—to—source diode with fast recovery time. Designed for high voltage, high speed switching applications in power supplies, converters, PWM motor controls, and other inductive loads. The avalanche energy capability is specified to eliminate the guesswork in designs where inductive loads are switched and offer additional safety margin against unexpected voltage transients. - Avalanche Energy Specified - Diode is Characterized for Use in Bridge Circuits - IDSS and VDS(on) Specified at Elevated Temperature TMOS POWER FET 14 AMPERES 1000 VOLTS RDS(on) = 0.80 OHM MTY14N100E Motorola Preferred Device CASE 340G-02, STYLE 1 TO-264 #### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------|---------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 1000 | Vdc | | Drain–to–Gate Voltage (R <sub>GS</sub> = 1.0 M $\Omega$ ) | V <sub>DGR</sub> | 1000 | Vdc | | Gate-to-Source Voltage — Continuous<br>— Single Pulse (t <sub>p</sub> ≤ 50 μs) | VGS<br>VGSM | ±20<br>±40 | Vdc<br>Vpk | | Drain Current — Continuous<br>— Continuous @ T <sub>C</sub> = 100°C<br>— Single Pulse (t <sub>p</sub> ≤ 10 μs) | I <sub>D</sub><br>I <sub>D</sub> | 14<br>8.7<br>49 | Adc<br>Apk | | Total Power Dissipation Derate above 25°C | P <sub>D</sub> | 300<br>2.4 | Watts<br>W/°C | | Operating and Storage Temperature Range | TJ, Tstg | -55 to 150 | °C | | Single Pulse Drain–to–Source Avalanche Energy — Starting $T_J = 25^{\circ}C$ ( $V_{DD} = 100$ Vdc, $V_{GS} = 10$ Vdc, Peak $I_L = 14$ Apk, $L = 10$ mH, $R_G = 25 \Omega$ ) | EAS | 980 | mJ | | Thermal Resistance — Junction to Case — Junction to Ambient | R <sub>0</sub> JC<br>R <sub>0</sub> JA | 0.42<br>30 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8 from case for 10 seconds | TL | 260 | °C | **Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design. E-FET and Designer's are trademarks of Motorola, Inc. TMOS is a registered trademark of Motorola, Inc. Preferred devices are Motorola recommended choices for future use and best overall value. ### **MTY14N100E** ### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Cha | racteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------|--------------|--------------|--------------| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltage<br>(V <sub>GS</sub> = 0, I <sub>D</sub> = 0.250 mAdc)<br>Temperature Coefficient (Positive) | | V <sub>(BR)</sub> DSS | 1000<br>— | —<br>1.0 | _ | Vdc<br>V/°C | | Zero Gate Voltage Drain Current (V <sub>DS</sub> = 1000 Vdc, V <sub>GS</sub> = 0 Vdc) (V <sub>DS</sub> = 1000 Vdc, V <sub>GS</sub> = 0 Vdc, T <sub>J</sub> = 125°C) | | IDSS | _<br>_ | _<br>_ | 10<br>100 | μAdc | | Gate-Body Leakage Current (VGS = ±20 Vdc, VDS = 0 Vdc) | | IGSS | _ | _ | 100 | nAdc | | ON CHARACTERISTICS (1) | | | | | | | | Gate Threshold Voltage<br>(V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 0.250 mAdc)<br>Threshold Temperature Coefficie | nt (Negative) | VGS(th) | 2.0<br>— | 3.3<br>9.0 | 4.0<br>— | Vdc<br>mV/°C | | Static Drain-Source On-Resistance (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 7.0 Adc) | | R <sub>DS(on)</sub> | _ | 0.67 | 0.8 | Ohm | | Drain-to-Source On-Voltage<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 14 Adc)<br>(V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 7.0 Adc, T <sub>J</sub> = 125°C) | | V <sub>DS(on)</sub> | _ | 12.3<br>— | 13.4<br>11.8 | Vdc | | Forward Transconductance (VDS 2 | 2 15 Vdc, I <sub>D</sub> = 7.0 Adc) | 9FS | 10 | 12 | <u> </u> | mhos | | DYNAMIC CHARACTERISTICS | | | | | • | • | | Input Capacitance | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0 Vdc,<br>f = 1.0 MHz) | C <sub>iss</sub> | _ | 7230 | | pF | | Output Capacitance | | C <sub>oss</sub> | _ | 462 | | | | Reverse Transfer Capacitance | | C <sub>rss</sub> | _ | 61 | | | | SWITCHING CHARACTERISTICS ( | 2) | | • | • | • | • | | Turn-On Delay Time | | <sup>†</sup> d(on) | _ | 49 | | ns | | Rise Time | (V <sub>DD</sub> = 500 Vdc, I <sub>D</sub> = 14 Adc, | t <sub>r</sub> | _ | 98 | | 1 | | Turn-Off Delay Time | $V_{GS} = 10 \text{ Vdc},$<br>$R_{G} = 9.1 \Omega)$ | <sup>t</sup> d(off) | _ | 132 | | 1 | | Fall Time | | t <sub>f</sub> | _ | 83 | | 1 | | Gate Charge<br>(See Figure 8) | (V <sub>DS</sub> = 500 Vdc, I <sub>D</sub> = 14 Adc,<br>V <sub>GS</sub> = 10 Vdc) | QT | _ | 142 | | пС | | | | Q <sub>1</sub> | _ | 34 | _ | | | | | Q <sub>2</sub> | _ | 46 | _ | | | | | Q <sub>3</sub> | _ | 56 | _ | | | SOURCE-DRAIN DIODE CHARAC | TERISTICS | | • | • | • | • | | Forward On-Voltage | (I <sub>S</sub> = 14 Adc, V <sub>GS</sub> = 0 Vdc)<br>(I <sub>S</sub> = 14 Adc, V <sub>GS</sub> = 0 Vdc, T <sub>J</sub> = 125°C) | V <sub>SD</sub> | _ | 1.36<br>1.26 | 1.5<br>— | Vdc | | Reverse Recovery Time<br>(See Figure 14) | (I <sub>S</sub> = 14 Adc, V <sub>GS</sub> = 0 Vdc,<br>dI <sub>S</sub> /dt = 100 A/μs) | t <sub>rr</sub> | _ | 831 | _ | ns | | | | ta | _ | 364 | _ | | | | | t <sub>b</sub> | _ | 467 | _ | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | _ | 15.3 | _ | μC | | INTERNAL PACKAGE INDUCTANO | E | | | | | | | Internal Drain Inductance<br>(Measured from the drain lead 0.25 from package to center of die) | | LD | | 4.5 | | nH | | Internal Source Inductance<br>(Measured from the source lead | 0.25 from package to source bond pad) | LS | _ | 13 | | nH | | | | | | | | | <sup>(1)</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. (2) Switching characteristics are independent of operating junction temperature. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On–Resistance versus Drain Current and Temperature Figure 4. On–Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-To-Source Leakage Current versus Voltage #### POWER MOSFET SWITCHING Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain—gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that $$t = Q/I_{G(AV)}$$ During the rise and fall time interval when switching a resistive load, VGS remains virtually constant at a level known as the plateau voltage, VSGP. Therefore, rise and fall times may be approximated by the following: $$t_r = Q_2 \times R_G/(V_{GG} - V_{GSP})$$ $t_f = Q_2 \times R_G/V_{GSP}$ where $V_{GG}$ = the gate drive voltage, which varies from zero to $V_{GG}$ $R_{G}$ = the gate drive resistance and Q2 and VGSP are read from the gate charge curve. During the turn—on and turn—off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: $$t_{d(on)} = R_G C_{iss} In [V_{GG}/(V_{GG} - V_{GSP})]$$ $t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$ The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off–state condition when calculating $t_{d(on)}$ and is read at a voltage corresponding to the on–state when calculating $t_{d(off)}$ . At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses. Figure 7a. Capacitance Variation Figure 7b. High Voltage Capacitance Variation Figure 9. Resistive Switching Time Variation versus Gate Resistance #### DRAIN-TO-SOURCE DIODE CHARACTERISTICS Figure 10. Diode Forward Voltage versus Current #### SAFE OPERATING AREA The Forward Biased Safe Operating Area curves define the maximum simultaneous drain—to—source voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature ( $T_{\rm C}$ ) of 25°C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, "Transient Thermal Resistance—General Data and Its Use." Switching between the off–state and the on–state may traverse any load line provided neither rated peak current (IpM) nor rated voltage (Vpss) is exceeded and the transition time (tr,tf) do not exceed 10 $\mu s.$ In addition the total power averaged over a complete switching cycle must not exceed (TJ(MAX) – Tc)/(R $\theta$ JC). A Power MOSFET designated E-FET can be safely used in switching circuits with unclamped inductive loads. For reli- able operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases non–linearly with an increase of peak current in avalanche and peak junction temperature. Although many E-FETs can withstand the stress of drainto-source avalanche at currents up to rated pulsed current (I<sub>DM</sub>), the energy rating is specified at rated continuous current (I<sub>D</sub>), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 12). Maximum energy at currents below rated continuous I<sub>D</sub> can safely be assumed to equal the values indicated. #### **SAFE OPERATING AREA** Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature Figure 13. Thermal Response Figure 14. Diode Reverse Recovery Waveform #### **PACKAGE DIMENSIONS**