# 54AC/74AC1017 • 54ACT/74ACT1017 7-4507 16 × 16 Parallel Multiplier #### Description The 'AC/'ACT1017 is a high-speed, low power $16 \times 16$ -bit parallel multiplier that is ideally suited for real-time digital signal processing applications. Fabricated using advanced FACT technology, the 'AC/'ACT1017 offers a very low power alternative and exceptional performance. The 'AC/'ACT1017 is a pin and functional replacement for AMD's Am29517; the 'AC/'ACT1017 operates from a single Vcc supply and is compatible with standard TTL logic levels. The 'AC/'ACT1017 performs the same mathematical functions as the 'AC/'ACT1016 but has a single clock, CLK, and three register enables making it ideal for microcoded applications. The architecture of the 'AC/'ACT1017 features one 16-bit port dedicated to the X input registers (enabled by $\overline{\text{ENX}}$ ), one 16-bit I/O port used to load the Y input registers (controlled by $\overline{\text{ENY}}$ ) and for displaying the Least Significant Product (LSP), and one 16-bit output port multiplexed between displaying the Least Significant Product (LSP) and the Most Significant Product (MSP). The I/O port direction is controlled by OEL and the output port 3-state control is controlled by OEM. The result is registered if FT is LOW (all 32 register bits enabled by $\overline{\text{ENP}}$ ) and unregistered if FT is held HIGH. Twos complement, unsigned magnitude and mixed mode multiplications are possible through the twos complement X and Y mode controls, XM and YM, respectively. These mode controls are registered, controlled by the input clock (CLK). Result rounding is controlled by the registered RND signal (controlled by CLK). Selection of one of the two rounding modes is determined by the FA signal. #### **Connection Diagram** | X4 1 | | 64 X5 | |-------------|---|-------------------------------------| | X3 2 | ] | 63 X6 | | X2 3 | İ | 62 X7 | | X1 4 | | 61 Xs | | X0 5 | | 60 Xe | | OEL 6 | | 59 X10 | | CLK 7 | | 58 X11 | | ENY 8 | 1 | 57 X12 | | Po, Yo 9 | 1 | 56 X13 | | P1, Y1 10 | 1 | 55 X14 | | P2, Y2 11 | | 54 X15 | | P3, Y3 12 | | 53 ENX | | P4, Y4 13 | | 52 RND | | P5, Y5 14 | | 51 XM | | P6, Y6 15 | | 50 YM | | P7, Y7 18 | | 49 Vcc | | Pa, Ya 17 | | 48 Vcc | | P9, Y9 18 | | 47 GND | | P10, Y10 19 | | 46 GND | | P11, Y11 20 | | 45 MSPSEL | | P12, Y12 21 | | 44 FT | | P13, Y13 22 | | 43 FA | | P14, Y14 23 | | 42 OEM | | P15, Y15 24 | | 41 ENP | | Po, P16 25 | | 40 P31, P15 | | P1, P17 26 | | 39 P30, P14 | | P2, P18 27 | | 38 P29, P13 | | P3, P19 28 | | 37 P28, P12 | | P4, P20 29 | | 36 P27, P11 | | P5, P21 30 | | 35 P26, P10 | | P6, P22 31 | | 34 P25, P9 | | P7, P23 32 | | 33 P <sub>24</sub> , P <sub>8</sub> | Pin Assignment for DIP . , ## NATIONAL SEMICOND (LOGIC) DZE D P207755 00P532P ( - 16 × 16 Parallel Multiplier - Selectable Rounding Modes - Twos Complement, Unsigned Magnitude and Mixed Mode Multiplication - Pin and Functionally Compatible with Am29517 - 'ACT1017 Interfaces Directly to TTL - 'AC1017 Provides Low Voltage, High-Speed Operation - Single Vcc Supply - ± 2000 V ESD Protection - High Drive 8 mA Outputs - Single Input Clock ### Pin Names X15 - X0 Multiplicand Data Inputs Y15 - Y0 Multiplier Data Inputs CLK Input Clock ENX Register Enable, X15 - X0 ENY Register Enable, Y15 - Y0 ENP Register Enable, MSP and LSP XM, YM Mode Control Inputs FA Format Adjust Control FT Format Transparent Control OEL 3-State Enable, LSP Routing OEM 3-State Enable, MSP Routing RND Round Control, MSP MSPSEL MSP Select P31 - P16 MSP Outputs P15 - P0 LSP Outputs Ordering Code: See Section 6 Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.