### INTEGRATED CIRCUITS # DATA SHEET 74F168\*, **74F169**4-bit up/down binary synchronous counter \* Discontinued part. Please see the Discontinued Product List in Section 1, page 21. Product specification 1996 Jan 05 IC15 Data Handbook ### 4-bit up/down binary synchronous counter 74F169 #### **FEATURES** - Synchronous counting and loading - Up/Down counting - Modulo 16 binary counter - Two Count Enable inputs for n-bit cascading - Positive edge-triggered clock - Built-in carry look-ahead capability - Presettable for programmable operation #### **DESCRIPTION** The 74F169 is a 4-bit synchronous, presettable Modulo 16 up/down counter featuring an internal carry look-ahead for applications in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the Count Enable inputs and internal gating. This mode of operation eliminates the output spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the flip-flops on the Low-to-High transition of the clock. The counter is fully programmable; that is, the outputs may be preset to either level. Presetting is synchronous with the clock and takes place regardless of the levels of the Count Enable inputs. A Low level on the Parallel Enable ( $\overline{PE}$ ) input disables the counter and causes the data at the $D_n$ input to be loaded into the counter on the next Low-to-High transition of the clock. The direction of counting is controlled by the Up/Down $(U/\overline{D})$ input; a High will cause the count to increase, a Low will cause the count to decrease. The carry look-ahead circuitry provides for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two Count Enable inputs (CET, CEP) and a Terminal Count (TC) output. Both Count Enable inputs must be Low to count. The $\overline{\text{CET}}$ input is fed forward to enable the $\overline{\text{TC}}$ output. The $\overline{\text{TC}}$ output thus enabled will produce a Low output pulse with a duration approximately equal to the High level portion of the $Q_0$ output. The Low level $\overline{\text{TC}}$ pulse is used to enable successive cascaded stages. #### PIN CONFIGURATION | | TYPE | TYPICAL f <sub>MAX</sub> | TYPICAL<br>SUPPLY CURRENT<br>(TOTAL) | |---|--------|--------------------------|--------------------------------------| | I | 74F169 | 115MHz | 35mA | #### ORDERING INFORMATION | | ORDER CODE | | | | |--------------------|----------------------------------------------------------------------|-------------|--|--| | DESCRIPTION | COMMERCIAL RANGE $V_{CC}$ = 5V $\pm 10\%$ , $T_{amb}$ = 0°C to +70°C | PKG<br>DWG# | | | | 16-pin plastic DIP | N74F169N | SOT38-4 | | | | 16-pin plastic SO | N74F169D | SOT109-1 | | | #### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE | PINS | DESCRIPTION | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW | |---------------------------------|------------------------------------------|-----------------------|------------------------| | D <sub>0</sub> - D <sub>3</sub> | Parallel data inputs | 1.0/1.0 | 20μA/0.6mA | | CEP | Count Enable parallel input (active Low) | 1.0/1.0 | 20μA/0.6mA | | CET | Count Enable Trickle input (active Low) | 1.0/2.0 | 20μA/1.2mA | | CP | Clock input (active rising edge) | 1.0/1.0 | 20μA/0.6mA | | PE | Parallel Enable input (active Low) | 1.0/1.0 | 20μA/0.6mA | | U/D | Up/Down count control input | 1.0/1.0 | 20μA/0.6mA | | Q <sub>0</sub> - Q <sub>3</sub> | Flip-flop outputs | 50/33 | 1.0mA/20mA | | TC | Terminal count output (active Low) | 50/33 | 1.0mA/20mA | NOTE: One (1.0) FAST Unit Load (U.L.) is defined as: 20μA in the High state and 0.6mA in the Low state. 74F169 #### LOGIC SYMBOL #### LOGIC SYMBOL (IEEE/IEC) #### **FUNCTIONAL DESCRIPTION** The 74F169 uses edge-triggered J-K-type flip-flops and have no constraints on changing the control or data input signals in either state of the clock. The only requirement is that the various inputs attain the desired state at least a setup time before the rising edge of the clock and remain valid for the recommended hold time thereafter. The parallel load operation takes precedence over the other operations, as indicated in the Mode Select Table. When $\overline{PE}$ is Low, the data on the $D_0$ - $D_3$ inputs enter the flip-flops on the next rising edge of the Clock. In order for counting to occur, both $\overline{CEP}$ and $\overline{CET}$ must be Low and $\overline{PE}$ must be High; the U/D input determines the direction of counting. The Terminal Count ( $\overline{TC}$ ) output is normally High and goes Low, provided that $\overline{CET}$ is Low, when a counter reaches zero in the Count Down mode or reaches 15 in the Count Up mode. The TC output state is not a function of the Count Enable Parallel (CEP) input level. Since the TC signal is derived by decoding the flip-flop states, there exists the possibility of decoding spikes on TC. For this reason the use of TC as a clock signal is not recommended (see logic equations below). - 1) Count Enable = CEP·CET·PE - 2) Up: $\overline{TC} = Q_0 \cdot Q_3 \cdot (U/\overline{D}) \cdot \overline{CET}$ - 3) Down: $\overline{TC} = Q_0 \cdot Q_1 \cdot Q_2 \cdot Q_3 \cdot (U/\overline{D}) \cdot \overline{CET}$ #### **MODE SELECT — FUNCTION TABLE** | | | INP | JTS | | | ОИТРИТ | s | - OPERATING MODE | | |----|-------------------------|-----|-----------------------|---|----------------|----------------|-----|------------------------|--| | СР | U/D CEP | | CET PE | | D <sub>n</sub> | Q <sub>n</sub> | TC | OPERATING MODE | | | 1 | X X X I I L (1) Pa | | Parallel load (Dn→Qn) | | | | | | | | 1 | X X X X H (1) | | | | | | | | | | 1 | h | _ | Ι | h | Х | Count Up | (1) | Count Up (increment) | | | 1 | 1 | _ | _ | h | Х | Count Down | (1) | Count Down (decrement) | | | 1 | Х | h | Х | h | Х | q <sub>n</sub> | (1) | Hold (do nothing) | | | 1 | Х | Х | Х | h | Х | q <sub>n</sub> | Н | | | - H = High voltage level steady state - h = High voltage level one setup time prior to the Low-to-High clock transition - L = Low voltage level steady state - I = Low voltage level one setup time prior to the Low-to-High clock transition - q = Lower case letters indicate the state of the referenced output prior to the Low-to-High clock transition - X = Don't care - ↑ = Low-to-High clock transition - (1)= The TC is Low when CET is Low and the counter is at Terminal Count. Terminal Count Up is (HHHH) and Terminal Count Down is (LLLL). Product specification Philips Semiconductors # 4-bit up/down binary synchronous counter 74F169 #### **MODE SELECT TABLE** | | INP | UTS | | OPERATING MODE | |----|-----|-----|-----|----------------------------------------| | PE | CEP | CET | U/D | OPERATING MODE | | L | Х | Х | Х | Load (D <sub>n</sub> →Q <sub>n</sub> ) | | Н | L | L | Н | Count Up (Increment) | | Н | L | L | L | Count Down (Decrement) | | Н | Н | Х | X | No Change (Hold) | | Н | Х | Н | X | No Change (Hold) | H = High Voltage L = Low Voltage Level X = Don't care #### **STATE DIAGRAM** #### **LOGIC DIAGRAM** # 4-bit up/down binary synchronous counter 74F169 #### **APPLICATION** Figure 1. Synchronous Multistage Counting Scheme #### **ABSOLUTE MAXIMUM RATINGS** (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage | -0.5 to +7.0 | V | | I <sub>IN</sub> | Input current | −30 to +5 | mA | | V <sub>OUT</sub> | Voltage applied to output in High output state | –0.5 to +V <sub>CC</sub> | ٧ | | lout | Current applied to output in Low output state | 40 | mA | | T <sub>amb</sub> | Operating free-air temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | LIMITS | | UNIT | |------------------|--------------------------------------|-----|--------|-----|------| | | | Min | Nom | Max | | | V <sub>CC</sub> | Supply voltage | 4.5 | 5.0 | 5.5 | ٧ | | V <sub>IH</sub> | High-level input voltage | 2.0 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | V | | I <sub>IK</sub> | Input clamp current | | | -18 | mA | | loH | High-level output current | | | -1 | mA | | l <sub>OL</sub> | Low-level output current | | | 20 | mA | | T <sub>amb</sub> | Operating free-air temperature range | 0 | | 70 | °C | # 4-bit up/down binary synchronous counter 74F169 #### DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.) | | | | | _ | LIMITS | | | | |-----------------|-------------------------------------|----------------------|-----------------------------------------------|----------------------------|---------------|-------|------|----| | SYMBOL | PARAMETE | R | TEST CONDITIONS <sup>NO TA</sup> | MIN | TYP<br>NO TAG | MAX | UNIT | | | V | High level output voltage | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | ±10%V <sub>CC</sub> | 2.5 | | | ٧ | | V <sub>OH</sub> | High-level output voltage | | $V_{IH} = MIN, I_{OH} = MAX$ | ±5%V <sub>CC</sub> | 2.7 | 3.4 | | ٧ | | V | DL Low-level output voltage | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | ±10%V <sub>CC</sub> | | 0.35 | 0.50 | ٧ | | V <sub>OL</sub> | | | $V_{IH} = MIN, I_{OL} = MAX$ | ±5%V <sub>CC</sub> | | 0.35 | 0.50 | ٧ | | V <sub>IK</sub> | Input clamp voltage | | $V_{CC} = MIN, I_I = I_{IK}$ | | | -0.73 | -1.2 | V | | l <sub>l</sub> | Input current at maximun voltage | n input | $V_{CC} = MAX, V_1 = 7.0V$ | | | | 100 | μА | | I <sub>IH</sub> | High-level input current | | $V_{CC} = MAX, V_I = 2.7V$ | $V_{CC} = MAX, V_I = 2.7V$ | | | 20 | μΑ | | I | Law lavel input ourrent | CET | $V_{CC} = MAX, V_I = 0.5V$ | | | | -1.2 | mA | | I <sub>IL</sub> | Low-level input current | Others | $V_{CC} = MAX, V_I = 0.5V$ | | | | -0.6 | mA | | los | Short-circuit output curre | nt <sup>NO TAG</sup> | V <sub>CC</sub> = MAX | | -60 | | -150 | mA | | Icc | Supply current (total) <sup>4</sup> | | V <sub>CC</sub> = MAX | | | 35 | 52 | mA | #### NOTES: - 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. - 2. All typical values are at $V_{CC} = 5V$ , $T_{amb} = 25$ °C. - 3. Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. - 4. I<sub>CC</sub> is measured after applying a momentary 4.5V, then ground to the clock input with all other inputs grounded and all outputs open. # 4-bit up/down binary synchronous counter 74F169 #### **AC ELECTRICAL CHARACTERISTICS** | | | | | | LIMIT | s | | | |------------------|----------------------------------------|-----------------|-----|--------------------------------------------------------------------------|-------|-------------------------------------------------------|------|-----| | SYMBOL | PARAMETER | TEST CONDITIONS | ] | <sub>amb</sub> = +25°<br>V <sub>CC</sub> = +5V<br>50pF, R <sub>L</sub> = | , | $T_{amb} = 0^{\circ}C$ $V_{CC} = +5$ $C_{L} = 50pF$ , | UNIT | | | | | | MIN | TYP | MAX | MIN | MAX | | | f <sub>MAX</sub> | Maximum clock frequency | Waveform 1 | 100 | 115 | | 90 | | MHz | | t <sub>PLH</sub> | Propagation delay | Waveform 1 | 3.0 | 6.5 | 8.5 | 3.0 | 9.5 | ns | | t <sub>PHL</sub> | CP to Q <sub>n</sub> (PE, High or Low) | | 4.0 | 9.0 | 11.5 | 4.0 | 13.0 | ns | | t <sub>PLH</sub> | Propagation delay | Waveform 1 | 5.5 | 12.0 | 15.5 | 5.5 | 17.0 | ns | | t <sub>PHL</sub> | CP to TC | | 4.0 | 8.5 | 11.0 | 4.0 | 12.5 | ns | | t <sub>PLH</sub> | Propagation delay | Waveform 2 | 2.5 | 4.5 | 6.0 | 2.5 | 7.0 | ns | | t <sub>PHL</sub> | CET to TC | | 2.5 | 6.0 | 8.0 | 2.5 | 9.0 | ns | | t <sub>PLH</sub> | Propagation delay | Waveform 3 | 3.5 | 8.5 | 15.0 | 3.5 | 15.5 | ns | | t <sub>PHL</sub> | U/D to TC | | 4.0 | 8.0 | 10.5 | 4.0 | 12.0 | ns | #### **AC SETUP REQUIREMENTS** | SYMBOL | PARAMETER | TEST CONDITIONS | T <sub>amb</sub> = | HTS<br>+25°C<br>+5.0V<br>R <sub>L</sub> = 500Ω | LIM T <sub>amb</sub> = 0°C V <sub>CC</sub> = +5. C <sub>L</sub> = 50pF, | UNIT | | |------------------------------------------|----------------------------------------------------------------|-----------------|--------------------|------------------------------------------------|----------------------------------------------------------------------------|------|----------| | | | | MIN | TYP | MIN | MAX | | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low $D_n$ to CP | Waveform 4 | 4.0<br>4.0 | | 4.5<br>4.5 | | ns<br>ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low $D_n$ to CP | Waveform 4 | 3.0<br>3.0 | | 3.5<br>3.5 | | ns<br>ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Set-up time, High or Low<br>CEP or CET to CP | Waveform 5 | 5.0<br>5.0 | | 5.5<br>5.5 | | ns<br>ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>CEP or CET to CP | Waveform 5 | 0 0 | | 0 | | ns<br>ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Set-up time, High or Low<br>PE to CP | Waveform 4 | 8.0<br>8.0 | | 9.0<br>9.0 | | ns<br>ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>PE to CP | Waveform 4 | 0 0 | | 0 | | ns<br>ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Set-up time, High or Low U/D to CP | Waveform 6 | 11.0<br>7.0 | | 12.5<br>8.0 | | ns<br>ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>U/D to CP | Waveform 6 | 0 0 | | 0 | | ns<br>ns | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP <sub>U</sub> or CP <sub>D</sub> pulse width,<br>High or Low | Waveform 1 | 5.0<br>5.0 | | 5.5<br>5.5 | | ns<br>ns | # 4-bit up/down binary synchronous counter 74F169 #### **AC WAVEFORMS** For all waveforms, $V_M = 1.5V$ The shaded areas indicate when the input is permitted to change for predictable output performance. Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency Waveform 3. Propagation Delay U/D Input to Terminal Count Output Waveform 5. Count Enable Setup and Hold Times Waveform 2. Propagation Delays CET Input to Terminal Count Output Waveform 4. Parallel Data and Parallel Enable Setup and Hold Times Waveform 6. Up/Down Control Setup and Hold Times 74F169 #### TIMING DIAGRAM (Typical Load, Count, and Inhibit Sequences) #### NOTES: The operation of the 74F169 is similar to the Illustration above. - 1. Load (preset) to BCD seven - 2. Count up to eight, nine (maximum), zero, one, and two - 3. Inhibit - Count down to one, zero (minimum), nine, eight, and seven #### **TEST CIRCUIT AND WAVEFORM** 74F168\*, 74F169 #### DIP16: plastic dual in-line package; 16 leads (300 mil) SOT38-4 #### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | b <sub>2</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | M <sub>H</sub> | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------| | mm | 4.2 | 0.51 | 3.2 | 1.73<br>1.30 | 0.53<br>0.38 | 1.25<br>0.85 | 0.36<br>0.23 | 19.50<br>18.55 | 6.48<br>6.20 | 2.54 | 7.62 | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3 | 0.254 | 0.76 | | inches | 0.17 | 0.020 | 0.13 | 0.068<br>0.051 | 0.021<br>0.015 | 0.049<br>0.033 | 0.014<br>0.009 | 0.77<br>0.73 | 0.26<br>0.24 | 0.10 | 0.30 | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01 | 0.030 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | |---------|-----|-------|----------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT38-4 | | | | | <del>92-11-17</del><br>95-01-14 | <sup>\*</sup> Discontinued part. Please see the Discontinued Product List in Section 1, page 21. 74F168\*, 74F169 #### SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | <b>D</b> <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | ٧ | w | у | <b>Z</b> <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|--------------|------------------|-------------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|-------------------------|----| | mm | 1.75 | 0.25<br>0.10 | 1.45<br>1.25 | 0.25 | 0.49<br>0.36 | 0.25<br>0.19 | 10.0<br>9.8 | 4.0<br>3.8 | 1.27 | 6.2<br>5.8 | 1.05 | 1.0<br>0.4 | 0.7<br>0.6 | 0.25 | 0.25 | 0.1 | 0.7<br>0.3 | 8° | | inches | 0.069 | 0.010<br>0.004 | 0.057<br>0.049 | 0.01 | | 0.0100<br>0.0075 | 0.39<br>0.38 | 0.16<br>0.15 | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.020 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|---------|----------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | 1330L DATE | | | SOT109-1 | 076E07S | MS-012AC | | | | <del>95-01-23</del><br>97-05-22 | | <sup>\*</sup> Discontinued part. Please see the Discontinued Product List in Section 1, page 21. 1996 Jan 05 11 ### 4-bit up/down binary synchronous counter 74F168\*, 74F169 | DEFINITIONS | | | | | | | |---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Data Sheet Identification | Product Status | Definition | | | | | | Objective Specification | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice. | | | | | | Preliminary Specification | Preproduction Product | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | | | | Product Specification | Full Production | This data sheet contains Final Specifications. Philips Semiconductors reserves the right to make changes at any time without notice, in order to improve design and supply the best possible product. | | | | | Philips Semiconductors and Philips Electronics North America Corporation reserve the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### LIFE SUPPORT APPLICATIONS Philips Semiconductors and Philips Electronics North America Corporation Products are not designed for use in life support appliances, devices, or systems where malfunction of a Philips Semiconductors and Philips Electronics North America Corporation Product can reasonably be expected to result in a personal injury. Philips Semiconductors and Philips Electronics North America Corporation customers using or selling Philips Semiconductors and Philips Electronics North America Corporation Products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors and Philips Electronics North America Corporation for any damages resulting from such improper use or sale. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 Philips Semiconductors and Philips Electronics North America Corporation register eligible circuits under the Semiconductor Chip Protection Act. © Copyright Philips Electronics North America Corporation 1996 All rights reserved. Printed in U.S.A. (print code) Date of release: July 1994 Document order number: 9397 9397-750-05087 <sup>\*</sup> Discontinued part. Please see the Discontinued Product List in Section 1, page 21.