|                                          |                |              |               |            |   |                                                       |                                       |      |      |          | RE                                                                        | VISI    | ON | s |     |       |      |            |             |       |               |                     |          |     |           |   |
|------------------------------------------|----------------|--------------|---------------|------------|---|-------------------------------------------------------|---------------------------------------|------|------|----------|---------------------------------------------------------------------------|---------|----|---|-----|-------|------|------------|-------------|-------|---------------|---------------------|----------|-----|-----------|---|
| LTR                                      |                |              |               |            |   |                                                       | · · · · · · · · · · · · · · · · · · · | DESC | CRIP | TION     |                                                                           |         |    |   |     |       |      |            | DAT         | E (YR | - <b>M</b> O- | DA)                 | A        | PPR | OVE       | , |
|                                          | Chang<br>simil |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     | r     |      |            | 1990 JAN 08 |       |               | 8                   | W.J. Lye |     |           | R |
|                                          |                |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     |       |      |            |             |       |               |                     |          |     |           |   |
| REV                                      |                |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     |       |      |            |             |       |               |                     |          |     |           | П |
| SHEET                                    |                |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     |       |      |            |             |       |               |                     |          |     |           | П |
| REV                                      |                |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     |       |      |            |             |       |               |                     |          |     |           |   |
| SHEET                                    |                |              |               |            |   |                                                       |                                       |      |      |          |                                                                           |         |    |   |     |       |      |            |             |       |               |                     |          |     |           |   |
| REV STA                                  |                |              | RE            | v          |   | Α                                                     |                                       | Α    |      | Α        | L                                                                         |         |    |   |     |       |      | Α          | Α           | Α     |               |                     |          |     |           |   |
| OF SHE                                   | ETS            |              | SH            | EET        |   |                                                       | 2                                     | 3    | 4    | 5        | 6                                                                         | 7       | 8  | 9 | 10  | וו    | 12   | 13         | 14          | 15    |               |                     |          |     |           |   |
|                                          | DAF            | ۱R           | Y             | D          | 4 | CHE<br>CHE                                            | PARE<br>MAL<br>BEST                   | D BY | 0    | In<br>eu | )                                                                         | on<br>4 | 9  |   | MIC | ROC I | ENSE | DA<br>ITS, | YTON<br>MEI | MORY  | , D           | <b>5444</b><br>IGIT | AL,      | 512 | <br>? X 8 | 3 |
| THIS DRA<br>FOR USE B<br>AND A<br>DEPART | Y ALL          | IS A\<br>DEP | /AIL#<br>ARTI | MENT<br>IE |   | DRAWING APPROVAL DATE  12 January 1988 REVISION LEVEL |                                       |      |      |          | BIT NONVOLATILE STATIC RAM, MONOL SILICON  SIZE CAGE CODE  A 67268 5962 — |         |    |   |     |       | 712  |            |             |       |               |                     |          |     |           |   |
| AMSC I                                   | N/A            |              |               |            | 1 |                                                       |                                       |      |      |          | Α                                                                         |         |    |   | 9   | HE    | ΕT   |            | 1           |       | OF            |                     |          | 1   |           | i |

DESC FORM 193 SEP 87

« U.S. GOVERNMENT PRINTING OFFICE: 1987 — 748-129/60911

| 1 | SU | UDI |
|---|----|-----|

1.1 Scope. This drawing describes device requirements for class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices".

1.2 Part number. The complete part number shall be as shown in the following example:



1.2.1 Device types. The device types shall identify the circuit function as follows:

| Device type | Generic number | Circuit function                    | Access time |
|-------------|----------------|-------------------------------------|-------------|
| 01          | 2004           | 512 x 8 bit, nonvolatile static RAM | 250 ns      |
| 02          | 2004           | 512 x 8 bit, nonvolatile static RAM | 300 ns      |

1.2.2 <u>Case outlines</u>. The case outlines shall be as designated in appendix C of MIL-M-38510, and as follows:

## Outline letter Case outline

1.3 Absolute maximum ratings.

1.4 Recommended operating conditions.

Supply voltage ( $V_{CC}$ ) - - - - - - - - - - - - - - - 4.5 V dc to 5.5 V dc Minimum high level input voltage ( $V_{IH}$ ) - - - - - - - +2.3 V dc Maximum high level input voltage ( $V_{IH}$ ) - - - - - - - - + $V_{CC}$  + 0.5 V dc Minimum low level input voltage ( $V_{IL}$ ) - - - - - - - - - - - - 5 V dc Maximum low level input voltage ( $V_{IL}$ ) - - - - - - - - - - - - 55°C to +125°C

STANDARDIZED
MILITARY DRAWING

DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444

### 2. APPLICABLE DOCUMENTS

2.1 Government specification, standard, and bulletin. Unless otherwise specified, the following specification, standard, and bulletin of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

**SPECIFICATION** 

**MILITARY** 

MIL-M-38510

- Microcircuits, General Specification for.

STANDARD

MILITARY

MIL-STD-883

- Test Methods and Procedures for Microelectronics.

BULLETIN

MILITARY

MIL-BUL-103

- List of Standardized Military Drawings (SMD's).

(Copies of the specification, standard, and bulletin required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### REQUIREMENTS

- 3.1 Item requirements. The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein.
- 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 and herein.
  - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1.
  - 3.2.2 Truth table. The truth table shall be as specified on figure 2.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 3.
  - 3.2.4 Case outlines. The case outlines shall be in accordance with 1.2.2 herein.
- 3.3 Electrical performance characteristics. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and apply over the full case operating temperature range.
- 3.4 Electrical test requirements. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I.
- 3.5 Marking. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the part number listed in 1.2 herein. In addition, the manufacturer's part number may also be marked as listed in MIL-BUL-103 (see 6.6 herein).

| STANDARDIZED MILITARY DRAWING                        | SIZE<br><b>A</b> |   |                | 5 | 962-87712 |  |
|------------------------------------------------------|------------------|---|----------------|---|-----------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | F | REVISION LEVEL | 1 | SHEET 3   |  |

|                                   |                        | T                                                        |                                                                                             | <del></del>   |                      | Γ             |                            | ,           |
|-----------------------------------|------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------|----------------------|---------------|----------------------------|-------------|
| Test                              | Symbol<br> <br>        | -55°C  <br> Vcc = 0 V. 4                                 | onditions<br>< T <sub>C</sub> < +125°C<br>.5 V < V <sub>CC</sub> < 5.5<br>herwise specified | type          | Group A<br>subgroups |               | its<br> <br>  Max          | Unit        |
| Input low voltage                 | I V I L                |                                                          |                                                                                             | 1,2,3         | 01,02                | -0.1          | 0.8                        | ٧           |
| Input high voltage                | V <sub>IH</sub>        |                                                          |                                                                                             | 1,2,3         | <br>  01,02<br>      | <br>  2.0<br> | <br> V <sub>CC</sub> +<br> | <b>V</b>    |
| Output low voltage                | I V <sub>OL</sub>      | I I <sub>OL</sub> = 2.1 m                                | A                                                                                           | 1,2,3         | 01,02                | <u> </u>      | 0.4                        | <br>  V<br> |
| Output high voltage               | IV <sub>OH</sub>       | I I <sub>OH</sub> = -400                                 | μA                                                                                          | 1,2,3         | 01,02                | <br>  2.4<br> | <br> <br>                  | V           |
| Power supply current<br>(active)  | I CC1                  | CE = V <sub>IL</sub> , I                                 | -•                                                                                          | 1,2,3         | 01,02                | <br>          | <br>  120<br> <br>         | mA<br> <br> |
| Power supply current<br>(standby) | I <sub>CC2</sub>       | All inputs<br>  I <sub>I/O</sub> = 0 mA                  |                                                                                             | 1,2,3         | 01,02                | <br>          | <br>  90<br> <br>          | l mA<br>l   |
| Input capacitance                 | IC IN                  | V <sub>I/O</sub> = 0 V,<br>  frequency =<br>  see 4.3.1c | T <sub>A</sub> = 25°C,<br>1.0 MHz <u>1</u> /                                                | 4             | 01,02                |               | 6                          | l pF        |
| Output capacitance                | I<br>IC <sub>OUT</sub> | V <sub>I/0</sub> = 0 V,<br>  frequency =<br>  see 4.3.1c | TA = 25°C,<br>1.0 MHz <u>1</u> /                                                            | <br>  4<br>   | <br>  01,02<br>      | <br>          | 10                         | l pF        |
| Read cycle time                   | ItAVAV                 | See figure                                               | 4 <u>2</u> /                                                                                | 9,10,11       | 01                   | 250           | [<br> <br>                 | l<br>l ns   |
|                                   | <br>                   |                                                          |                                                                                             |               | 02                   | 300           | <u> </u>                   | <u> </u>    |
| Chip enable access                | <br> t <sub>ELDY</sub> | <br>  See figure                                         | 4 2/                                                                                        | 9,10,11       | 01                   |               | 250                        | l<br>  ns   |
| time                              | <br>                   |                                                          |                                                                                             | i<br>i        | 02                   | <br>          | 300                        | 1           |
| Address access time               | I<br>Itavao            | <br>  See figure                                         | 4 2/                                                                                        | 9,10,11       | 01                   | [<br>         | l<br>l 250                 | l<br>Ins    |
|                                   | I                      | 1                                                        | _                                                                                           |               | 02                   |               | 300                        | T<br>I      |
| Output enable access              | Itorov                 | See figure                                               | 4 2/                                                                                        | 9,10,11       |                      | T             | 100                        | ns          |
| time                              | -OLQV                  |                                                          |                                                                                             |               | 02                   |               | 150                        | T           |
| Chip enable output<br>to low Z    | t <sub>ELDX</sub>      | See figure                                               | 4 2/                                                                                        | 9,10,11       | T                    | 10            | -T                         | ns          |
| See footnotes at end              | of table               | e.                                                       |                                                                                             |               |                      |               |                            |             |
| STANDAR                           |                        |                                                          | SIZE<br>A                                                                                   |               |                      | 5962-8        | 37712                      |             |
| MILITARY D                        |                        | NG<br>LY CENTER                                          |                                                                                             | REVISION LEVE |                      | SHE           |                            |             |

| TAB                                   | LE I. E                     | lectrical pe         | rformance                                                        | characteri | stics - C        | ontinued.       |           |              |           |
|---------------------------------------|-----------------------------|----------------------|------------------------------------------------------------------|------------|------------------|-----------------|-----------|--------------|-----------|
| Test                                  | <br> Symbol                 |                      | onditions                                                        | 0.50       | Device           | Group A         | Lim       | its          | Unit      |
|                                       | <br> -<br>                  | $ V_{SS} = 0 V, 4$   | < T <sub>C</sub> $<$ +1<br>.5 V $<$ V <sub>C</sub><br>therwise s | ი < 5.5 V  | type             | subgroups       |           | Max          | <br>      |
| Chip enable output<br>to high Z       | t <sub>ELDZ</sub>           | See figure           | 4 2/                                                             |            | 9,10,11          | 01,02           | 10        | 100          | ns        |
| Output enable output<br>to low Z      | t <sub>OLQX</sub>           | See figure           | 4 2/                                                             |            | 9,10,11          | 01,02           | 10        |              | ns        |
| Output enable output<br>to high Z     | t <sub>OHQZ</sub>           | See figure           | 4 2/                                                             |            | 9,10,11          | 01,02           | 10        | 100          | ns        |
| Output hold from<br>address change    | t <sub>AVQX</sub>           | See figure           | 4 1/2/                                                           |            | 9,10,11          | 01,02           | 0         | <br> <br>    | ns        |
| Write cycle time                      | <br> t <sub>ELEH</sub>      | <br>  See figure     | 5 <u>2</u> /                                                     |            | 9,10,11          | 01              | 250       | <u> </u>     | l<br>  ns |
|                                       | <u> </u>                    |                      |                                                                  |            | <u> </u>         | 02              | 300       | <u> </u>     | <u> </u>  |
| Chip enable to end of                 | t <sub>ELWH</sub>           | <br>  See figure     | 5 <u>2</u> /                                                     |            | 9,10,11          | 01              | 250       | <u> </u>     | ns        |
| write input                           | <br>                        | 1                    |                                                                  |            |                  | 02              | 300       |              | 1         |
| Address setup time                    | tavwl                       | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | 01,02           | 0         | <br> <br>    | ns        |
| Write pulse width                     | twLWH                       | <br>  See figure     | 5 <u>2</u> /                                                     |            | 9,10,11          | l 01            | 150       | !<br>        | l<br>  ns |
|                                       | !<br>                       |                      |                                                                  |            |                  | 02              | 200       |              |           |
| Write recovery time                   | I<br> tehax<br>             | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | 01,02           | 0         |              | ns        |
| Data valid to end of                  | t <sub>DVWH</sub>           | <br>  See figure     | 5 <u>2</u> /                                                     |            | 9,10,11          | 01              | 150       | <br>         | l<br>I ns |
| write cycle                           |                             | <u> </u>             |                                                                  |            |                  | 02              | 200       |              | <u> </u>  |
| Data hold time                        | i<br>twhDX<br>i             | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | 01,02           | 0         |              | l ns      |
| Write enable to<br>output in high Z   | <br> t <sub>WLQZ</sub>      | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | 01,02           | 10        | 100          | ns        |
| Output active from end of write cycle | t <sub>WHQX</sub>           | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | <br>  01,02<br> | 10        | <br> <br>    | ns        |
| Output enable to output in high Z     | I<br> t <sub>OHQZ</sub><br> | <br>  See figure<br> | 5 <u>2</u> /                                                     |            | 9,10,11          | 01,02           | 10        | 100          | ns        |
| Store cycle time                      | l<br> t <sub>SCT</sub><br>  | <br>  See figure<br> | 6 <u>2</u> /                                                     |            | <br> 9,10,11<br> | <br>  01,02<br> | <br> <br> | 1 10         | l ms      |
| See footnotes at end of table.        |                             |                      |                                                                  |            |                  |                 |           |              |           |
| STANDAR<br>MILITARY D                 |                             | _                    | SIZE<br>A                                                        |            |                  |                 | 5962-8    | 7712         |           |
| DEFENSE ELECTRONIC<br>DAYTON, OF      | CS SUPPL                    |                      | <u> </u>                                                         | REVI       | SION LEVEL       | A               | SHEE      | <b>Ξ</b> Τ 5 |           |

| TAB                                    | LE I. E              | Electrical performance characteris                                                                                        | itics - C     | ontinued.          |           |                       |            |
|----------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|-----------|-----------------------|------------|
| Test                                   | <br> Symbol          | Conditions                                                                                                                | Device        | Group A            | Limi      | its                   | <br>  Unit |
|                                        | i                    | -55°C < T <sub>C</sub> < +125°C<br> V <sub>SS</sub> = 0 V, 4.5 V < V <sub>CC</sub> < 5.5 V<br> unless otherwise specified | type<br> <br> | subgroups<br> <br> | <br>  Min | l<br>  Max            | <u> </u>   |
| Store pulse width                      | <br> t <sub>SP</sub> | See figure 6 2/                                                                                                           | 9,10,11       | 01                 | 150       | <u> </u><br>          | l ns       |
| ,                                      | ļ                    |                                                                                                                           | <u> </u>      | 02                 | 200       | <br> <br><del> </del> | <u> </u>   |
| Nonvolatile enable to output in high Z | t <sub>NHZ</sub>     | See figure 6 2/                                                                                                           | 9,10,11       | 01,02              |           | 100                   | ns         |
| Output enable from end of store        | lt <sub>OEST</sub>   | See figure 6 <u>2</u> /                                                                                                   | 9,10,11       | 01,02              | 10        | <br>                  | ns         |
| OE Disable to store function           | it <sub>SOE</sub>    | See figure 6 <u>2</u> /                                                                                                   | 9,10,11       | 01,02              | 20        | <u> </u>              | ns         |
| NE setup time from WE                  | t <sub>NS</sub>      | See figure 6 <u>2</u> /                                                                                                   | 9,10,11       | 01,02              | 0         | <u> </u>              | ns         |
| Array recall cycle                     | t <sub>RCC</sub>     | See figure 6 2/                                                                                                           | 9,10,11       | 01,02              | <br> <br> | 5                     | μs         |
| Recall pulse width to                  | ltprp                | See figure 6 2/3/                                                                                                         | 9,10,11       | 01                 | 150       | <u> </u>              | ns         |
| initiate recall                        | I                    |                                                                                                                           | <br>          | 02                 | 1 200     | <u> </u>              | <br>       |
| WE setup to NE                         | t <sub>RWE</sub>     | See figure 6 2/                                                                                                           | 19,10,11      | 01,02              | 0         | T<br> <br>            | ns         |

Tested initially and after any design or process changes which may affect this parameter, and is guaranteed to the limits specified in table I.

AC test conditions:

Input high level  $V_{IH}=3.0\ V$ . Input low level  $V_{IL}=0.0\ V$ . Input rise/fall times  $t_R=10$  ns. Output voltage high  $V_{IH}>1.5\ V$ . Output voltage low  $V_{IL}<1.5\ V$ . Output load  $C_L=100\ pF$ .

Input and output timing levels = 1.5 V.

This device features internal control of the recall cycle time,  $t_{RCP}$  is the minimum input pulse width required to initiate a recall. Once initiated, the recall cycle will have a completion time of  $t_{RDV}$  which varies. As  $t_{RCP}$  is increased above its minimum value, the cycle time  $t_{RCC}$  remains constant and  $t_{RDV}$  is reduced accordingly until reaching its minimum value. If  $t_{RCP}$  is increased further,  $t_{RDV}$  remains constant and the entire cycle time will increase. increase.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                    | ţ | 5962-87712 |  |
|------------------------------------------------------|-----------|--------------------|---|------------|--|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | <br>REVISION LEVEL |   | SHEET 6    |  |



| CE | WE  | NE      | ŌĒ  | Mode                | 1/0             | Power   |
|----|-----|---------|-----|---------------------|-----------------|---------|
| н  | Х   | Х       | X   | Not selected        | Output high Z   | Standby |
| L  | Н   | Н       | L   | Read RAM            | Output data     | Active  |
| L  | L   | H       | X   | Write "1" into RAM  | Input data high | Active  |
| L  | L   | Н       | l X | Write "O" into RAM  | Input data low  | Active  |
| L  | Н   | l L     |     | Array recall        | Output high Z   | Active  |
| L  | l L | <br>  L | l H | Nonvolatile storage | Output high Z   | Active  |
| L  | i H | l H     | Н   | Output disable      | Output high Z   | Active  |
| L  | l L | <br>  L | L   | Not allowed         | Output high Z   | Active  |
|    | Н   | L       | H   | No operation        | Output high Z   | Active  |

FIGURE 2. Truth table.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962- | 87712   |   |
|------------------------------------------------------|-----------|----------------|-------|---------|---|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | _     | SHEET 8 | 3 |





FIGURE 4. Switching waveforms (read cycle).

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-87712 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET 10   |





- 3.6 Certificate of compliance. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.6 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein.
- 3.7 Certificate of conformance. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change. Notification of change to DESC-ECS shall be required in accordance with MIL-STD-983 (see 3.1 herein).
- 3.9 Verification and review. DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein).
- 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply:
  - a. Burn-in test, method 1015 of MIL-STD-883.
    - (1) Test condition C or D using the circuit submitted with the certificate of compliance (see 3.6 herein).
    - (2)  $T_A = +125$ °C, minimum.
  - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer.
- 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply.
  - 4.3.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.
    - c. Subgroup 4 ( $C_{IN}$  and  $C_{OUT}$  measurements) shall be measured only for the initial qualification and after process or design changes which may affect capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested.

STANDARDIZED
MILITARY DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

5962-87712

REVISION LEVEL
A

13

# TABLE II. Electrical test requirements.

| MIL-STD-883 test requirements                                    | Subgroups  <br>  (per method  <br>  5005, table I) |
|------------------------------------------------------------------|----------------------------------------------------|
|                                                                  | <br>   <br>                                        |
| Final electrical test parameters   (method 5004)                 | 1*,2,3,7*,8,<br>9,10,11                            |
| Group A test requirements<br>  (method 5005)                     | <br>  1,2,3,4**,7,8, <br>  9,10,11                 |
| Groups C and D end-point   electrical parameters   (method 5005) | <br>  2,8(Hot),10<br>                              |

- \* PDA applies to subgroups 1 and 7. \*\* See 4.3.1c.

## 4.3.2 Groups C and D inspections.

- a. End-point electrical parameters shall be as specified in table II herein.
- b. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - (1) Test condition  ${\mathbb C}$  or  ${\mathbb D}$  using the circuit submitted with the certificate of compliance (see 3.6 herein).
  - (2)  $T_A = +125^{\circ}C$ , minimum.
  - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

## 5. PACKAGING

- 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510.
  - 6. NOTES
- 6.1 Intended use. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications.
- 6.2 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.3 Configuration control of SMD's. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form).

SIZE **STANDARDIZED** 5962-87712 Α **MILITARY DRAWING REVISION LEVEL** SHEET DEFENSE ELECTRONICS SUPPLY CENTER 14 DAYTON, OHIO 45444

- 6.4 Record of users. Military and industrial users shall inform the Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022.
- 6.5 Comments. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone (513) 296-5375.
- 6.6 Approved source of supply. An approved source of supply is listed in MIL-BUL-103.
  Additional sources will be added to MIL-BUL-103 as they become available. The vendor listed in MIL-BUL-103 has agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. The approved source of supply listed below is for information purposes only and is current only to the last action of this document.

| Military drawing part number | Vendor  <br>  CAGE  <br>  number | Vendor<br>similar part<br>number <u>1</u> / |  |
|------------------------------|----------------------------------|---------------------------------------------|--|
| 5962-8771201XX               | 60395                            | X2004DMB-25                                 |  |
| 5962-8771201YX               | 60395                            | X2004EMB-25                                 |  |
| 5962-8771202XX               | 60395                            | X2004DMB                                    |  |
| 5962-8771202YX               | 60395                            | X2004EMB                                    |  |

1/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE number

60395

Vendor name and address

XICOR, Incorporated 851 Buckeye Court Milpitas, CA 95035

STANDARDIZED
MILITARY DRAWING

DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444

| SIZE<br><b>A</b> |  |                | 5962-87712 |       |    |
|------------------|--|----------------|------------|-------|----|
|                  |  | REVISION LEVEL | A          | SHEET | 15 |