| | | | | | | | | RE | visi | ONS | | | | | | | | | | | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|---------|---------|--------------------|--------------|-----------------|-------------------|---------------------------------|--------------------------------------|------------------------------|----------------------------|----------------------|---------------|---| | LTR | | | | | DE | ESCRI | PTIC | N | | | | | DATE | C (YR- | MO-DA | ) | | APPR | OVED | | | В | Redrawn with changes. Converted drawing to one part-one part number SMD format. Corrected art work for Y and Z packages. | | | | | | 92-11-16 | | | • | M. A. Frye | | | | | | | | | | | С | Char | nges<br>tabl | to p<br>e II | charag<br>A. | raph<br>Chan | 4.2 | .1. | Char | nges | to t | able | I | | 93-0 | 09-10 | ) | М. | A. I | Frye | | | D | | | | utli<br>tori | | | | | | | | | | 94-0 | 01-27 | , | м. | A. I | Frye | | | | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET | D 35 | D<br>36 | D 37 | D 38 | D 39 | | | | | | | | | | | | | | | | | SHEET | + | <u> </u> | | - | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | | SHEET | 35 | 36 | 37 | 38 | 39 | D 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | | | | 35<br>D<br>15 | 36<br>D | 37<br>D | 38<br>D<br>18<br>REV | 39<br>D<br>19 | <del></del> | 21<br>D | 22<br>D | 23<br>D | 24<br>D | 25<br>D | 26<br>D | 27<br>D | 28<br>D | 29<br>D | 30<br>D | 31<br>D | 32<br>D | 33<br>D | | | SHEET REV SHEET REV STAT OF SHEET | 35 D 15 US S | 36<br>D | 37<br>D | 38 D 18 REV | 39<br>D | 20<br>Y | 21 | 22 | 23 | 24<br>D | 25<br>D | 26<br>D<br>6 | 27<br>D<br>7 | 28<br>D<br>8 | 29<br>D<br>9 | 30 | 31<br>D<br>11 | 32<br>D | 33 | | | SHEET SHEET SHEET OF SHEET PMIC N/A STANI | 35 D 15 US S DARDI | 36<br>D<br>16 | 37<br>D | 38 D 18 REV SHE PREPA Ken | 39 D 19 J CET RED BY | 20<br>Y | 21<br>D | 22<br>D | 23<br>D | 24<br>D | 25<br>D | 26<br>D<br>6 | 27<br>D<br>7 | 28<br>D<br>8 | 29<br>D<br>9 | 30<br>D<br>10 | 31<br>D<br>11 | 32<br>D | 33<br>D | | | SHEET REV STAT OF SHEET PMIC N/A STANI MII DR | 35 D 15 US S DARDI | 36<br>D<br>16 | 37<br>D | 38 D 18 REV SHI | 39 D 19 J CET RED BY | 20<br>Y<br>Rice | 21<br>D | 22<br>D | 23<br>D | 24 D 4 DI | 25 D 5 EFENS | 26 D 6 SE ELL I | 27 D 7 LECTROAYTO | 28 B SONIC | 29<br>9<br>9<br>SS SU<br>SHIO | 30<br>D<br>10<br>PPLY<br>454 | 31<br>D<br>11<br>CEN<br>44 | 32<br>D<br>12<br>TER | 33<br>D<br>13 | s | | SHEET SHEET REV STAT OF SHEET PMIC N/A STANI | 35 D 15 US S DARDI LITAI AWIN NG IS A ALL DE | 36 D 16 IZED RY G | 37<br>D<br>17 | 38 D 18 REV SHI | JODET TO SEED BY | 20<br>Y<br>Rice<br>ithadi | 21<br>D | 22<br>D | 23<br>D | 24<br>D<br>4<br>DI | 25 D 5 EFENS | 26 D 6 SE ELL I | 27 D 7 ECTROAYTO | 28 D 8 CONICON, O MEN GRAM | 29<br>9<br>9<br>SS SU<br>HIO<br>MORY | 30<br>D<br>10<br>PPLY<br>454 | 31<br>D<br>11<br>CEN<br>44 | 32<br>D<br>12 | 33<br>D<br>13 | s | | SHEET REV SHEET REV STAT OF SHEET PMIC N/A STANI MII DR THIS DRAWI FOR USE BY | 35 D 15 US S DARDI LITAI AWIN NG IS A ALL DE NCIES C | 36 D 16 ZED RY G AVAILAB PARTMED F THE | 37<br>D<br>17 | 38 D 18 REV SHE PREPA Ken CHECK Raj APPRO | J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J<br>J | 20<br>Y<br>Rice<br>ithadi | 21<br>D 1 | 22<br>D | 23<br>D | 24<br>D<br>4<br>DI | 25 D 5 EFENS | 26 D 6 SE EI I | 27 D 7 ECTROAYTO | 28 D 8 CONICON, O MEN GRAM | 29<br>9<br>9<br>SS SU<br>HIO<br>MORY | 30<br>D<br>10<br>PPLY<br>454 | 31<br>D<br>11<br>CEN<br>44 | 32<br>D<br>12<br>TER | 33<br>D<br>13 | s | 1 SHEET **OF** 39 DESC FORM 193 JUL 91 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 RHA designator. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | Circuit function | Toggle Speed | |-------------|------------------|------------------------------------|--------------| | 01 | <b>3</b> 090-50 | 16x20 9000 gate programmable array | 50 MHz | | 02 | 3090-70 | 16x20 9000 gate programmable array | 70 MHz | | 03 | 3090-100 | 16x20 9000 gate programmable array | 100 MHz | | 04 | <b>3090-12</b> 5 | 16x20 9000 gate programmable array | 125 MHz | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | Device class | Device requirements documentation | |--------------|-------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 | | Q or V | Certification and qualification to MIL-I-38535 | 1.2.4 <u>Case outline(s)</u>. The case outlines shall be as designated in MIL-STD-1835 and as follows: | <u>Terminals</u> | <u>Package style</u> | |------------------|-------------------------------------| | 175 <u>1</u> / | Pin grid array package | | 164 | Quad flat package | | 164 | Quad flat package | | 164 | Quad flat package | | 164 | Quad flat package | | | 175 <u>1</u> /<br>164<br>164<br>164 | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. 1/ 175 = actual number of pins used, not maximum listed in MIL-STD-1835 | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-89823 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>2 | | 5/ All voltage values in this drawing are with respect t STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE | | 5962-89823 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------|---------------------| | <ul> <li>Stresses above the absolute maximum rating may cause maximum levels may degrade performance and affect respectively.</li> <li>When a thermal resistance for this case is specified indicated herein.</li> <li>Maximum junction temperature shall not be exceeded except in accordance with method 5004 of MIL-STD-883.</li> <li>All voltage values in this drawing are with respect the stress of stress</li></ul> | liability.<br>1 in MIL-STD-183<br>ept for allowabl | 5 that value shall supers | ede the value | | (Copies of the specifications, standards, bulletin, and acquisition functions should be obtained from the contract | | | | | MIL-HDBK-780 - Standardized Military Drawi | ngs. | | | | MILITARY | | | | | HANDBOOK | | | | | MIL-BUL-103 - List of Standardized Milita | ry Drawings (SMD | 's). | | | MILITARY | | | | | MIL-STD-1835 - Microcircuit Case Outlines. BULLETIN | | | | | MIL-STD-883 - Test Methods and Procedures MIL-STD-973 - Configuration Management. | for Microelectr | onics. | | | MILITARY | | | | | MIL-I-38535 - Integrated Circuits, Manuf STANDARDS | acturing, denera | 1 Specification for. | | | MILITARY | * | l Considientian for | | | SPECIFICATIONS | | | | | 2.1 <u>Government specifications</u> , standards, bulletin, specifications, standards, bulletin, and handbook of the if of Specifications and Standards specified in the solicitation. | ssue listed in 1 | hat issue of the Departmen | nt of Defense Index | | 2. APPLICABLE DOCUMENTS | | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | - 95 perce | nt | | | 1.5 Digital logic testing for device classes Q and $V$ . | | | | | Case operating temperature Range( $T_C$ ) Supply voltage relative to ground( $V_{CC}$ ) Ground voltage (GND) | 55°C to<br>+4.5 V d<br>0 V dc | +125°C<br>c minimum to +5.5 V dc max | imum | | 1.4 Recommended operating conditions. 5/ | | | | | Case outline X | 20°C/W | <u>3</u> /<br><u>4</u> / | | | Supply voltage range to ground potential ( $V_{CC}$ ) DC input voltage range Voltage applied to three-state output( $V_{TS}$ ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case ( $\theta_{JC}$ ): | 0.5 V d<br>0.5 V d<br>0.5 V d<br>+260°C | c to $+7.0$ V dc<br>c to $V_{CC}$ $+0.5$ V dc<br>c to $V_{CC}$ $+0.5$ V dc | | | 1.3 Absolute maximum ratings. 2/ | | | | 2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with figure 1 and 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Logic block diagram. The logic block diagram shall be as specified in figure 3. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.8.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.8.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-I-38535 and the requirements herein. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 4 | - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-I-38535, appendix A). - 3.11 Operational notes. Additional information shall be provided by the device manufacturer (see 6.7 herein). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device classes M. - a. Delete the sequence specified as initial (pre-burn-in) electrical parameters through interim (post-burn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - c. Interim and final electrical test parameters shall be as specified in table IIA herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A. B. C. D., and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>5 | ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M subgroups 7, 8A and 8B tests shall consist of verifying functionality of the device. These tests form a part of the vendors test tape and shall be maintained and available upon request. For device classes Q and V subgroups 7, 8A and 8B shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's technical review board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on 5 devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC standard number 17 may be used for reference. - e. Subgroup 4 ( $C_{IN}$ and $C_{OUT}$ measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is five devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.2.1 Additional criteria for device class M . Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes M the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>6 | TABLE I. <u>Electrical performance characteristics</u>. | Test | Symbol | Conditions<br>$4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$ | Group A<br>Subgroups | Device<br>type | Lin | iits | Unit | |-----------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | | | Min | Max | | | High Level output<br>voltage | v <sub>он</sub> | $V_{CC} = 4.5 \text{ V}, V_{IL} = 0.8 \text{V}$<br>$I_{OH} = -4.0 \text{ mA}, V_{IH} = 2.0 \text{ V}$ | 1,2,3 | Ali | 3.7 | | V | | | , | V <sub>CC</sub> = 4.5 V and 5.5 V<br>V <sub>IL</sub> = 0.9 V and 1.1 V<br>V <sub>IH</sub> = 3.5 V and 3.85 V<br>I <sub>OH</sub> = -4.0 mA | | | | | | | Low level output<br>voltage | v <sub>oL</sub> | V <sub>CC</sub> = 5.5 V, I <sub>OL</sub> = 4.0V<br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.0 V | 1,2,3 | ALL | | 0.4 | ٧ | | | | $V_{CC}$ = 4.5 V and 5.5 V $V_{IL}$ = 0.9 V and 1.1 V $V_{IH}$ = 3.5 V and 3.85 V $I_{OH}$ = 4.0 mA | | | | | | | Operating power supply | <sup>I</sup> cc | v <sub>cc</sub> = 5.5 v <u>1</u> / | 1,2,3 | 01 | | 245 | mA | | current | | | | 02 | | 250 | | | | | | | 03 | | 260 | | | | | | | 04 | | 270 | | | Quiescent power supply<br>current | Icco | CMOS inputs,<br>V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V | 1,2,3 | ALL | | 3.0 | mA | | Quiescent power supply<br>current | Icco | TTL inputs,<br>V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V | 1,2,3 | ALL | | 15 | mA | | Power-down supply<br>current | ICCPD | PWR DWN = 0.0 V,<br>V <sub>CC</sub> = V <sub>IN</sub> = 5.5 V | 1,2,3 | All | | 2.5 | mA | | Input leakage current | IIL | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = 0 V<br>and 5.5 V | 1,2,3 | ALL | -20 | 20 | uA | | Output leakage current | I <sub>OL</sub> | v <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = 0 V<br>and 5.5 V | 1,2,3 | ALL | -20 | 20 | uA | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>7 | $\label{thm:table I.} \begin{tabular}{ll} \textbf{Electrical performance characteristics} & \textbf{-} \textbf{Continued.} \end{tabular}$ | Test | Symbol | Conditions<br>4.5 V < V <sub>CC</sub> < 5.5 V | Group A<br>Subgroups | Device<br>type | Lin | nits | Unit | |-------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|------------------------|------------------------|------| | | | $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{C} \leq +125^{\circ}\text{C}$<br>unless otherwise specified | | | Min | Min Max | | | Horizontal long line,<br>pull-up current | I <sub>RLL</sub> | v <sub>CC</sub> = 5.5 v, v <sub>IN</sub> = 0 v<br>and 5.5 v | 1,2,3 | All | | 2.5 | mA | | High level input voltage | V <sub>IHT</sub> | TTL inputs | 1,2,3 | All | 2.0 | | V | | Low level input voltage | V <sub>ILT</sub> | TTL inputs | 1,2,3 | All | | 0.8 | V | | High level input<br>voltage | v <sub>IHC</sub> | CMOS inputs | 1,2,3 | All | 0.7<br>V <sub>CC</sub> | | ٧ | | Low level input<br>voltage | VILC | CMOS inputs | 1,2,3 | All | | 0.2<br>V <sub>CC</sub> | V | | Power down (PWR DWN)voltage 2/ | V <sub>PD</sub> | PWR DWN = 0.0 V | 1,2,3 | ALL | 3.5 | | ٧ | | Input capacitance<br>except XTL1 AND XTL2 | c <sub>IN</sub> | See 4.4.1e | 4 | All | | 15 | pF | | Input capacitance XTL1 and XTL2 | c <sup>IN</sup> | See 4.4.1e | 4 | All | | 20 | рF | | Output capacitance | сопт | See 4.4.1e | 4 | ALL | | 15 | pF | | Functional test | | See 4.4.1c | 7,8A,8B | All | | | | | Interconnect + t <sub>PID</sub> + | t <sub>B1</sub> | Measured on 20 columns | 9,10,11 | 01 | | 304 | ns | | 20(t <sub>ILO</sub> ) + t <sub>OP</sub> | | | | 02 | | 195 | | | | | | | 03 | | 150 | | | | | | | 04 | | 118 | | | tcKO + tICK + tCKI + | t <sub>B2</sub> | Tested on all CLB's | 9,10,11 | 01 | | 32 | ns | | meer comiect | | | | 02 | - | 21 | | | | | | | 03 | | 18 | | | | 1 | 1 | | 04 | | 15 | ŀ | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | : | REVISION LEVEL<br>D | SHEET<br>8 | $\begin{tabular}{ll} \textbf{TABLE I.} & \underline{\textbf{Electrical performance characteristics}} & - \textbf{Continued.} \\ \end{tabular}$ | Test | Symbol | Conditions $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$ | Group A<br>Subgroups | Device<br>type | Lim | iits | Unit | |------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{C} \leq +125^{\circ}\text{C}$<br>unless otherwise specified | | | Min | Max | | | t <sub>CKO</sub> + t <sub>DLO</sub> + | t <sub>B3</sub> | Tested on all CLB's | 9,10,11 | 01 | | 53 | ns | | t <sub>CKO</sub> + t <sub>QLO</sub> + t <sub>LO</sub> + t <sub>DICK</sub> + interconnect | | | | 02 | | 34 | | | | | | | 03 | | 26 | | | | | | | 04 | | 22_ | | | tILO + tECCK + interconnect | t <sub>B4</sub> | Tested on all CLB's | 9,10,11 | 01 | | 35 | ns | | interconnect | | | | 02 | | 23 | | | | | | | 03 | | 19 | | | | | | | 04 | | 17 | | | t <sub>CKPO</sub> + t <sub>OPS</sub> - t <sub>B5</sub> | t <sub>B5</sub> | Tested on all CLB's | 9,10,11 | 01 | | 73 | ns | | | | | | 02 | | 53 | | | | | | | 03 | | 44 | | | | | | | 04 | | 40 | | | Interconnect + t <sub>86</sub> | t <sub>B6</sub> | One long line pull-up | 9,10,11 | 01 | | 73 | ns | | <sup>t</sup> CKO <sup>+ t</sup> QLO <sup>+</sup><br>t <sub>PUS</sub> + t <sub>ICK</sub> | | | | 02 | | 48 | _ | | 100 201 | | | | 03 | | 44 | | | | | | | 04 | | 37 | | | Interconnect + | t <sub>B7</sub> | Other long line pull-up | 9,10,11 | 01 | | 83 | ns | | <sup>t</sup> CKO <sup>+ t</sup> QLO <sup>+</sup><br><sup>t</sup> PUS <sup>+ t</sup> ICK | | | | 02 | | 55 | | | 100 2010 | | | | 03 | | 49 | | | | | | | 04 | | 40 | | | Interconnect + | t <sub>B8</sub> | No pull-up, lower long | 9,10,11 | 01 | | 47 | ns | | <sup>t</sup> CKO <sup>+ t</sup> QLO <sup>+</sup><br>tIO <sup>+ t</sup> ICK | | lines | | 02 | | 31 | | | 10 100 | | | | 03 | | 25 | | | | | | | 04 | | 22 | | | Interconnect + | t <sub>B9</sub> | No pull-up, upper long | 9,10,11 | 01 | | 57 | ns | | tcKO + tQLO + tICK + tIO | | lines | | 02 | | 38 | | | 100 10 | | | | 03 | | 32 | | | | | | 04 | | 28 | | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>9 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$ | Group A<br>Subgroups | Device<br>type | Lim | iits | Unit | |-----------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$<br>unless otherwise specified | | | Min | Max | | | Logic input to output | t <sub>ILO</sub> | See figures 4 and 5 as applicable | <u>3</u> / | 01 | | 14 | ns | | (combinational) | 1.5 | | | 02 | | 9.0 | | | | | | | 03 | | 7.0 | | | | | | | 04 | | 5.5 | | | Reset input to output | t <sub>RIO</sub> | | 3/ | 01 | | 15 | ns | | | | | 02 | | 8.0 | | | | | | | 03 | | 7.0 | | | | | | | 04 | | 6.0 | | | | Reset direct width | <sup>t</sup> RPW | <u>3</u> / | 01 | 12 | | ns | | | | "" | | | 02 | 8.0 | | | | | | | | 03 | 7.0 | | | | | | | | 04 | 6.0 | | | | aster reset pin to CLB t <sub>MRQ</sub> | ] | <u>3</u> / | 01 | | 40 | ns | | | output (X, Y) | lika | | | 02 | | 34 | | | | | | ļ | 03 | | 31 | | | | | | | 04 | | 30 | | | K clock input to CLB | <sup>t</sup> cko | 1 | 3/ | 01 | | 12 | ns | | output | CRO | | | 02 | | 8.0 | | | | | | | 03 | | 6.0 | | | | | | | 04 | | 5.0 | | | Clock K to the outputs | t <sub>QLO</sub> | | 3/ | 01 | | 25 | ns | | X or Y when Q is<br>return through | QLU | | | 02 | | 13 | ] | | function generators<br>to drive X or Y | | | 03 | | 10 | 1 | | | | | | | 04 | | 8 | 1 | | K clock logic-input | t | 1 | 3/ | 01 | 12 | | ns | | K clock logic-input t <sub>ICK</sub> | | 2' | 02 | 8.0 | | 1 | | | | | | 03 | 7.0 | | 1 | | | | | | 04 | 5.5 | | 1 | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>10 | $\begin{tabular}{ll} {\sf TABLE I.} & \underline{{\sf Electrical performance characteristics}} - {\sf Continued.} \\ \end{tabular}$ | Test | Symbol | Conditions | Group A | Device | Lim | its | Unit | |------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-----|------|------| | | | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$<br>unless otherwise specified | Subgroups | type | Min | Max | | | K clock logic-input | t <sub>CKI</sub> | See figures 4 and 5<br>as applicable | 3/ | All | 1.0 | | ns | | Logic input setup to K | <sup>t</sup> DICK | | <u>3</u> / | 01 | 8.0 | | ns | | clock | | | | 02 | 5.0 | | | | | | | | 03 | 4.0 | | | | | | | | 04 | 3.0 | | | | Logic input hold from K | t <sub>CKD1</sub> | | <u>3</u> / | 01 | 6.0 | | ns | | clock | 0 | | | 02 | 4.0 | | | | | | | | 03 | 2.0 | | | | | | | | 04 | 1.5 | | | | Logic input setup to | t <sub>ECCK</sub> | | <u>3</u> / | 01 | 10 | | ns | | enable clock | Look | | | 02 | 7.0 | | | | | | | | 03 | 5.0 | | | | | | | | 04 | 4.5 | | | | Logic input hold to enable clock | <sup>t</sup> CKEC | | 3/ | All | 2.5 | | ns | | Clock (high) <u>4</u> / <u>5</u> / | t <sub>CH</sub> | | 3/ | 01 | 9.0 | | ns | | | " | 4 | | 02 | 5.0 | | | | | | | | 03 | 4.0 | | | | | | : | | 04 | 3.0 | | | | Clock (low) 4/ 5/ | t <sub>CL</sub> | | <u>3</u> / | 01 | 9.0 | | ns | | | " | | _ | 02 | 5.0 | | | | | | | | 03 | 4.0 | | | | | | | | 04 | 3.0 | | | | Pad (package pin) to | t <sub>PID</sub> | | <u>3</u> / | 01 | | 10.0 | ns | | input direct | | | | 02 | | 6.0 | | | | | | | 03 | | 4.0 | | | | | | | 04 | | 3.0 | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 11 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test Symbol | Symbol | Conditions $4.5_{0} V \leq V_{CC} \leq 5.5_{0} V$ | Group A<br>Subgroups | Device<br>type | Lir | nits | Unit | |-------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | $4.5 \text{ V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{ V}$<br>$-55^{\circ}\text{C} \leq \text{T}_{\text{C}} \leq +125^{\circ}\text{C}$<br>unless otherwise specified | | | Min | Max | | | Fast (CMOS only) input | t <sub>PGCC</sub> | See figures 4 and 5 | <u>3</u> / | 01 | | 8.5 | ns | | pad through clock<br>buffer to any CLB or | | as applicable | | 02 | | 6.5 | | | IOB clock input | | | | 03,04 | | 6.0 | | | I/O clock to I/O RI t <sub>TP</sub> | t <sub>IKRI</sub> | | <u>3</u> / | 01 | | 11 | ns | | input (FF) | | | | 02 | | 5.5 | | | | | | | 03 | | 4.0 | | | | | | | 04 | | 3.0 | | | I/O clock to pad-input tpick | <u>3</u> / | 01 | 30 | <u> </u> | ns | | | | setup | | | | 02 | 20 | | | | | | | | 03 | 17 | | ļ | | · · · · · · · · · · · · · · · · · · · | | - | | 04 | 16 | | | | I/O clock to pad-input<br>hold | <sup>t</sup> IKPI | | <u>3</u> / | ALL | 1.0 | | ns | | I/O clock to pad (fast) | to pad (fast) t <sub>OKPO</sub> | <u>3</u> / | 01 | | 18 | ns | | | | | | | 02 | | 13 | | | | | | | 03 | | 10 | | | | | | | 04 | | 9.0 | | | I/O clock to pad-output | took | | <u>3</u> / | 01 | 15 | | ns | | setup | | | | 02 | 10 | | | | | | | | 03 | 9.0 | | | | | | | | 04 | 8.0 | | | | I/O clock to pad-output<br>hold | <sup>t</sup> oko | | <u>3</u> / | ALL | 0 | | ns | | I/O clock (high) <u>5</u> / | clock (high) 5/ t <sub>IOH</sub> | 1 | <u>3</u> / | 01 | 9.0 | | ns | | J _ IOH | | | 02 | 5.0 | | | | | | | | 03 | 4.0 | | | | | | 1 | | | 04 | 3.0 | | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>12 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions $4.5 \text{ V} \leq \text{V}_{CC} \leq 5.5 \text{ V}$ | Group A<br>Subgroups | Device<br>type | Lim | nits | Unit | |------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>unless otherwise specified | | | Min | Max | 1 | | I/O clock (low) <u>5</u> / | t <sub>IOL</sub> | See figures 4 and 5<br>as applicable | <u>3</u> / | 01 | 9.0 | | ns | | | 102 | | | 02 | 5.0 | | | | | | | | 03 | 4.0 | | | | | | | | 04 | 3.0 | | | | Output (enabled fast) | topf | | <u>3</u> / | 01 | | 15 | ns | | to pad | " | | | 02 | | 9.0 | | | | | | | 03 | | 6.0 | | | | | | | 04 | | 5.0 | | | Output (enabled slow) | t <sub>OPS</sub> | | <u>3</u> / | 01 | | 40 | ns | | to pad | | | | 02 | | 33 | ] | | | | | 03 | | 24 | | | | | | | | 04 | | 20 | | | Three-state to pad t <sub>TSHZ</sub> begin high impedance (fast) | t <sub>TSH7</sub> | | <u>3</u> / 01 | | 14 | ns | | | | 13112 | | | 02 | | 12 | | | (1401) | | | | 03 | | 10 | | | | | | | 04 | | 9.0 | | | Three-state to pad end | t <sub>TSON</sub> | | 3/ | 01 | | 20 | ns | | high impedance (fast) | 1301 | | | 02 | | 14 | | | , | | | | 03 | | 12 | | | | | | | 04 | | 11 | | | Master RESET to input | t <sub>RRI</sub> | 1 | 3/ | 01 | | 37 | ns | | RI | l KKI | | | 02 | | 33 | 1 | | | | | | 03,04 | | 27 | | | Master RESET to output | t <sub>RPO</sub> | | <u>3</u> / | 01 | | 55 | ns | | (FF) | RPO | | _ | 02 | | 47 | | | | | | | 03 | | 34 | | | | | | | 04 | | 32 | | | Bidirectional buffer | t <sub>BIDI</sub> | | 3/ | 01 | | 4.0 | ns | | delay | I KIDI I | =' | 02 | | 2.0 | | | | | | | | 03 | | 1.8 | | | | | | 04 | | 1.7 | | | | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>13 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | | Group A<br>Subgroups | Device<br>type | Lin | nits | Unit | |-----------------------------------------------------------------------------|------------------|---------------------------------------------------------------|----------------------|----------------|-----|------|------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | | | Min | Max | | | TBUF data input to | t <sub>IO</sub> | See figure figures 4 and 5 | <u>3</u> / | 01 | | 8.0 | ns | | output | | as applicable | | 02 | | 5.0 | | | | | | | 03 | | 4.7 | | | | | | | 04 | | 4.5 | | | TBUF three-state to output active and valid (single pull-up) double pull-up | <sup>t</sup> on | | <u>3</u> / | ALL | | 17 | ns | | TBUF three-state to | t <sub>PUS</sub> | | <u>3</u> / | 01 | | 46 | ns | | output inactive<br>(single pull-up) | 100 | 02 | 02 | | 38 | | | | | | | | 03 | | 26 | | | | | | | 04 | | 26 | | | TBUF three-state to | t <sub>PUF</sub> | | <u>3</u> / | 01 | | 22 | ns | | output inactive (pair of pull-ups) | tive (pair | | | 02 | | 19 | | | | | | | 03,04 | | 17 | | 1/ Tested initially and after any design or process change that may affect this parameter and guaranteed to the limits specified in table I with the following conditions: Global clock at 16MHz for device 01, and 25 MHz for devices 02, 03, and 04. 20 outputs at 5 MHz 50 outputs at 1 MHz Alternate clock at 10 MHz 100 configurable logic blocks (CLB) at 5 MHz 150 CLBs at 1 MHz 20 horizontal long lines at 5 MHz 30 vertical long lines at 1 MHz 50 inputs at 5 MHz 10 inputs at 10 MHz - $\underline{\mathbf{Z}}/$ PWRDWN transitions must occur during operational $\mathbf{V}_{\mathbf{CC}}$ levels. - 3/ Parameter is not directly tested. Devices are first 100 percent functionally tested. Benchmark patterns ( $t_{B1-9}$ ) are then used to determine the compliance of this parameter. For class M only characterization data is taken at initial device testing, prior to the introduction of significant changes, and at least twice yearly to monitor correlation between benchmark patterns and this parameter. - $\underline{4}$ / Minimum CLOCK widths for the auxiliary buffer are 1.25 times the $t_{CH}$ and $t_{CL}$ . - 5/ These parameters are for clock pulses internal to the chip. Externally applied clock, increases value by 20 percent. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 14 | PRINCIPAL DIMENSIONS AND DATUMS (LID SIDE UP - DIE FACING UP) FIGURE 1. Case outline. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>15 | FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>16 | ## TERMINAL DETAILS SECTION A-A TERMINAL DETAIL FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>D | SHEET<br>17 | | Symbol | Inc | hes | Millimeters | | Notes | |--------|-------|-------|-------------|-------|-------| | | Min | Max | Min | Max | | | Α | .125 | .145 | 3.18 | 3.68 | | | A1 | .100 | .120 | 2.54 | 3.05 | ļ | | A2 | .060 | .070 | 1.52 | 1.78 | 1 | | D I | 1.510 | 1.530 | 38.35 | 38.86 | 4 | | D1 | 1.060 | 1.100 | 26.92 | 27.94 | 4.5 | | D3 | 1.000 | Ref. | 25.40 | 1 | 1 | | E | 1.510 | 1.530 | 38.35 | 38.86 | 4 | | E1 | 1.060 | 1.100 | 26.92 | 27.94 | 4,5 | | E3 | 1.000 | Ref. | 25.40 | | | #### NOTES - The US goverment preferred system of measurement is the metric SI system. However, this item was originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. - Datum plane -H- is located at the underside of leads, where leads exit package body. - Datum A B and -D- to be determined where center leads exit package body at datum -H-. - 4. These dimensions are to be determined at the datum plane -H-. - Dimensions D1 and E1 define maximum ceramic body dimensions including glass protrusion and mismatch of ceramic body top and bottom. - Pin #1 identifier location. Pin #1 is the middle pin on the side with center justified. Identifier mark may be a notch, dot, or triangle. - 7. Packages are shipped with uniformed leads - 8. Top side mark location, product mark is located on the nonlid side of package; i.e., lid side facing down. When mounted in this position, the pin out is clockwise. FIGURE 1. Case outline - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 18 | PRINCIPAL DIMENSIONS AND DATUMS (LID SIDE UP - DIE FACING UP) FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>19 | ## TERMINAL DETAILS SECTION A-A TERMINAL DETAIL FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 21 | | Symbol | ymbol Inches | | Millimeters | | Notes | |--------|--------------|-------|-------------|-------|-------| | | Min | Max | Min | Max | | | Α | .125 | .145 | 3.18 | 3.68 | | | A1 | .100 | .120 | 2.54 | 3.05 | | | A2 | .060 | .070 | 1.52 | 1.78 | | | D | 1.510 | 1.530 | 38.35 | 38.86 | 4 | | D1 | 1.060 | 1.100 | 26.92 | 27.94 | 4,5 | | D3 | 1.000 | Ref. | 25.40 | | | | E | 1.510 | 1.530 | 38.35 | 38.86 | 4 | | E1 | 1.060 | 1.100 | 26.92 | 27.94 | 4,5 | | E3 | 1.000 | Ref. | 25.40 | 2.10 | 1 | ## NOTES - 1. The US goverment preferred system of measurement is the metric SI system. However, this item was originally designed using inch-pound units of measurement. In the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. - Datum plane -H- is located at the underside of leads, where leads exit package body. - 3. Datum A B and -D- to be determined where center leads exit package body at datum -H-. - These dimensions are to be determined at the datum plane -H-. - 5. Dimensions D1 and E1 define maximum ceramic body dimensions including glass - protrusion and mismatch of ceramic body top and bottom. 6. Pin #1 identifier location. Pin #1 is the middle pin on the side with center justified. Identifier mark may be a notch, dot, or triangle. - Packages are shipped with uniformed leads - Top side mark location, product mark is located on the lid side of package; i.e., lid side facing up. When mounted in this position, the pin out is counterclockwise. FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 22 | FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |---------------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>D | SHEET 23 | ## Cases Z and T (See note 6) ## NOTES: - 1. Dimensions are in inches. - 2. Metric dimensions are for reference only. - 3. Packages are shipped flat as depicted - 4. Lead dimensions call out includes lead finish. - The leads of this package style shall be protected from mechanical distortion and damage such that dimensions pertaining to relative lead/body "true positions" and lead "coplanarity" are always maintained until the next higher level package attachment process is complete. Package lead protection mechanisms (tie bars) are shown on the drawing for reference only. When microcircuit devices contained in this package style are shipped for use in Government equipment, or shipped directly to the Government as spare parts or mechanical qualification samples, lead "true position" and "coplanarity" protection shall be in place. Case Z represents marking the device on the nonlid side of device, i.e., lid side facing down. When mounted - 6. Case Z represents marking the device on the nonlid side of device, i.e., lid side facing down. When mounted in this position, the pin out is clockwise. Case T represents marking the device on the lid side of the device i.e., lid side facing up. When mounted in this position, the pin out is counterclockwise. FIGURE 1. Case outline - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 24 | Cases Z and T | Inches | mm | Inches | mm | |--------|--------|--------|-------| | .0010 | 0.025 | .050 | 1.27 | | .001 | 0.03 | .060 | 1.52 | | .002 | 0.05 | .080 | 2.03 | | .004 | j 0.10 | .086 | 2.18 | | .005 | 0.13 | .095 | 2.41 | | .008 | 0.20 | .100 | 2.54 | | .010 | 0.25 | .115 | 2.92 | | .012 | 0.30 | .160 | 4.06 | | .0175 | 0.445 | .200 | 5.08 | | .018 | 0.46 | .645 | 16.38 | | .020 | 0.51 | 1.000 | 25.50 | | .021 | 0.53 | 1.130 | 28.70 | | . 025 | 0.64 | 1.290 | 32.77 | | .030 | 0.76 | 1.500 | 38.10 | | .040 | 1.02 | 2.300 | 58.42 | | | | 2.500 | 63.50 | NOTE: Metric equivalents are for reference only. FIGURE 1. <u>Case outline</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 25 | Case outline X All Device All All Device Device type type type Terminal Terminal Terminal Terminal Terminal Terminal symbol number symbol number symbol number <u>I/O</u> LDC-I/O D15 **c1** 0/I-8A Α2 NC Α3 NC С2 A9-I/O D16 A7-1/0 1/0 С3 GND E1 Α4 1/0 1/0 E2 A5 1/0 С4 A10-I/0 **A6** 1/0 **C5** 1/0 E3 E14 HDC-I/O Α7 С6 I/0 1/0 E15 1/0 84 1/0 с7 I/0 1/0 Α9 1/0 С8 1/0 E16 F1 1/0 A10 С9 I/0 1/0 A12-I/0 A11 1/0 ¢10 1/0 F2 1/0 c11 1/0 F3 I/0 A12 1/0 F14 1/0 A13 1/0 c12 1/0 F15 A14 1/0 c13 I/0 F16 1/0 A15 NC c14 GND 1/0 M2-I/O G1 A16 NC C15 В1 I/0 c16 1/0 G2 1/0 A11-I/0 1/0 PWRDN G3 В2 D1 В3 1/0 D2 1/0 G14 1/0 V<sub>CC</sub> TCLKIN-I/O G15 1/0 В4 1/0 D3 I/0 G16 В5 I/0 D4 A6-I/O В6 1/0 **D**5 1/0 н1 A13-I/O Н2 В7 I/0 1/0 D6 $v_{cc}^{cc}$ В8 1/0 D7 1/0 нЗ H14 В9 1/0 **D8** GND B10 1/0 D9 V<sub>CC</sub> B11 1/0 D10 H15 INIT-I/O H16 1/0 1/0 B12 D11 1/0 B13 1/0 D12 1/0 J1 1/0 M1-RDATA J2 1/0 B14 D13 1/0 B15 MO-RTRIG D14 $v_{cc}$ J3 GND J14 GND B16 1/0 NC = no connect FIGURE 2. Terminal connections. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>26 | ## Case outline X - Continued. | Device<br>type | ALL | Device<br>type | ALL | Device<br>type | ALL | |---------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | J15 J16 K1 K2 K3 K14 K15 K16 L1 L2 L3 L14 L15 L16 M1 M2 M3 M14 M15 M16 N1 N2 N3 N4 N5 N6 N7 | I/O I/O A5-I/O A14-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | N8 N9 N10 N11 N12 N13 N14 N15 N16 P1 P2 P3 P4 P5 P6 P7 P8 P9 P10 P11 P12 P13 P14 P15 P16 R1 | GND V <sub>CC</sub> I/O I/O I/O I/O D7-I/O GND I/O I/O A2-I/O A0-WS-I/O V <sub>CC</sub> I/O RDY/BUSY-RCLK-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | R2<br>R3<br>R4<br>R5<br>R6<br>R7<br>R8<br>R9<br>R10<br>R11<br>R12<br>R13<br>R14<br>R15<br>R16<br>T1<br>T2<br>T3<br>T4<br>T5<br>T6<br>T7<br>T8<br>T9<br>T10<br>T11<br>T12<br>T13<br>T14 | CCLK DD-DIN-I/O I/O D1-I/O I/O D2-I/O CS1-I/O D4-I/O CS0-I/O I/O I/O I/O DNE-PG RESET I/O NC NC NC I/O | NC = no connect FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 27 | ## Case outlines Y, Z, U, and T | Device<br>type | All | Device<br>type | ALL | Device<br>type | All | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27 | VCC<br>A13-I/O<br>A6-I/O<br>I/O<br>I/O<br>I/O<br>A12-I/O<br>A7-I/O<br>I/O<br>A11-I/O<br>A8-I/O<br>I/O<br>A10-I/O<br>A9-I/O<br>VCC<br>GND<br>PWRDWN<br>TCLKIN-I/O<br>I/O<br>I/O | 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 | I/O | 57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81<br>82<br>83 | I/O I/O I/O I/O I/O I/O I/O M1-RDATA GND M0-RTRIG VCC M2-I/O HDC-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>28 | ## Case outlines Y, Z, U, and T - Continued. | Device<br>type | All | Device<br>type | All | Device<br>type | All | |----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 85<br>86<br>87<br>88<br>89<br>90<br>91<br>92<br>93<br>94<br>95<br>96<br>97<br>98<br>99<br>100<br>101<br>102<br>103<br>104<br>105 | I/O | 112<br>113<br>114<br>115<br>116<br>117<br>118<br>119<br>120<br>121<br>122<br>123<br>124<br>125<br>126<br>127<br>128<br>129<br>130<br>131<br>132<br>133 | I/O I/O I/O D5-I/O CSO-I/O I/O I/O I/O I/O I/O OD4-I/O I/O VCC GND D3-I/O CS1-I/O I/O I/O I/O I/O I/O I/O I/O I/O I/O | 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 | 1/0 1/0 1/0 1/0 1/0 1/0 1/0 DO-DIN-1/0 CCLK VCC GND_ AO-WS-1/0 A1-CS2-1/0 1/0 1/0 A2-1/0 A3-1/0 1/0 1/0 A15-1/0 A4-1/0 1/0 A14-1/0 A5-1/0 | | 107<br>108<br>109<br>110<br>111 | 1/0<br>1/0<br>1/0<br>06-1/0<br>1/0 | 135<br>136<br>137<br>138 | 1/0<br>1/0<br>1/0<br>D1-1 <u>/0</u><br>RDY/BUSY-RCLK-1/0 | 162<br>163<br>164 | 1/0<br>1/0<br>GND | FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET 29 | NOTE: Each configurable logic block includes a combinatorial logic section, two flip-flops, and program memory controlled multiplexer selection of function. It has: Five logic variable inputs: a, b, c, d, and e. a direct data input: di an enable clock: ec a clock (invertible): k an asynchronous reset: rd two outputs: x and y FIGURE 3. Logic block diagram. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>30 | ## I/O BLOCK (IOB) NOTE: The input/output block includes input and output storage elements and I/O options selected by configuration memory cells. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is programmable. A clock line that triggers the flip-flop on the rising edge is an active low latch enable (latch transparent) signal and vice versa. Passive pull-up can only be enable on inputs, not on outputs. All user inputs are programmed for TTL or CMOS thresholds. FIGURE 3. Logic block diagram - Continued. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>31 | FHRDHN VCC (VALID) NOTE: All timings except $t_{TSHZ}$ and $t_{TSON}$ are measured at 1.5 V levels with 50 pF minimum output load. For input signals, rise and fall times are less than 6.0 ns, with low amplitude = 0.0 V, and high amplitude = 3.0 V. FIGURE 4. Timing diagrams and switching characteristics. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 32 | ## CONFIGURABLE LOGIC BLOCK (CLB) SWITCHING CHARACTERISTICS FIGURE 4. Timing diagrams and switching characteristics - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>33 | NOTE: All timings except tTSHZ and tTSON are measured at 1.5 V with 50 pF minimum load output. For input signals, rise and fall times are $\leq$ 6ns, low amplitude = 0 V and high = 3 V. t\_{TSHZ} is determined when the output shifts 10 percent (of the output voltage swing) from $V_{OL}$ level or $V_{OH}$ level. See figure 5, circuit A herein for circuit used. $t_{TSON}$ is measured at 0.5 $V_{CC}$ level with $V_{IN}$ = 0.0 for three-state to active high, and $V_{IN}$ = $V_{CC}$ for three-state to active low. See figure 5, circuit B herein for circuit used. t<sub>TSHZ</sub> FIGURE 4. Timing diagrams and switching characteristics - Continued. t<sub>TSON</sub> → I/O PAD OUTPUT | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89823 | |-----------------------------------------------------------------|-----------|---------------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>34 | Circuit A Circuit B FIGURE 5. Load circuit. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE | | 5962-89823 | |------------------------------------------------------------------------------------|------|----------------|------------| | | | REVISION LEVEL | SHEET 35 | TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line | Test | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgro<br>(in accorda<br>MIL-I-38535, | ance with | |------------------|-----------------------------------------------|------------------------------------------------------------------|---------------------------------------|-----------------------------------| | no. requirements | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | | 2 | Static burn-in<br>(method 1015) | Required | Required | Required | | 3 | Same as line 1 | | | 1*,7* Δ | | 4 | Dynamic burn-in<br>(method 1015) | Not<br>required | Not<br>required | Not<br>required | | 5 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,<br>10,11 | | 6 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br> 8A,8B,9,10,<br> 11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | | 7 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B,9,<br>10,11 Δ | | 8 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br> 8A,8B | 2,3,<br>8A,8B | | 9 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | Blank spaces indicate tests are not applicable. 7/ See 4.4.1d. TABLE IIB. Delta limits at +25°C. | Parameter 1/ | Device types | |-----------------------------------|--------------| | | ALL_ | | I <sub>CCO</sub> standby | ±300 µA | | I <sub>II</sub> , I <sub>OI</sub> | ±2 nA | <sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>36 | <sup>2/</sup> Any or all subgroups may be combined when using high-speed testers. 3/ Subgroups 7 and 8 functional tests shall verify the truth table. $<sup>\</sup>frac{4}{4}$ / \* indicates PDA applies to subgroup 1 and 7. $\frac{5}{4}$ / \*\* see 4.4.1e. $<sup>\</sup>overline{\underline{6}}/$ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = +25$ °C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device classes Q and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after life test perform final electrical parameter tests, subgroups 1, 7, and 9. #### 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. #### 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 Comments. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377. - 6.5 Symbols, definitions, and functional descriptions. | PWRDWN | POWER-DOWN. | |--------|--------------------------| | MO | MODE O. | | RTRIG | READ TRIGGER. | | M1 | MODE 1. | | RDATA | READ DATA. | | M2 | MODE 2. | | HDC | | | LDC | LOW DURING CONFIGURATION | | RESET | RESET | | DONE | DONE | | PG | | | BCLKIN | BCLKIN | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-89823 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>D | SHEET<br>37 | | 6.5 | Symbols, | <u>definitions</u> , and functional descriptions Continued. | |-----|----------|----------------------------------------------------------------------| | | XTL1 | | | | XTL2 | | | | CCLK | | | | DOUT | | | | DIN | | | | cso | | | | CS1 | | | | cs2 | | | | WS | | | | RCLK | | | | RDY/BU | SY During peripheral parallel mode configuration, this pin indicates | | | | when the chip is ready for another byte of data to be written into | | | | it. After configuration is complete, this pin becomes a user | | | | programmed I/O pin. | | | TCLKIN | | | | INIT | | | | DO-D7 | | | | AO-A15 | | | | 1/0 | | | | Vcc | | | | GŇĎ | | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique part numbers. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique part number. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format New MIL-H-38534 Standardized Military Drawings | Example PIN under new system 5962-XXXXXZZ(H or K)YY | Manufacturing<br>source listing<br>QML-38534 | Document <u>listing</u> MIL-BUL-103 | |------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|-------------------------------------| | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | # 6.7 Additional operating data. - a. Power on delay is $2^{14}$ cycles from the non-master mode. This provides 11 to 33 ms of wait time. - b. Power on delay is $2^{16}$ cycles for the master mode. This provides 43 to 130 ms of wait time. - c. Clear is 375 cycles $\pm 25$ cycles and may take as long as 250 to 750 $\mu$ s. - d. During normal power up, $V_{CC}$ must rise from 2.0 V to $V_{CC}$ minimum in less than 10 ms. If this does not occur, configuration must be delayed by using RESET. ## 6.8 Sources of supply. - 6.8.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.8.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>D | SHEET<br>38 | #### APPENDIX ## 10. SCOPE - 10.1 Scope. This appendix contains the PIN substitution information to support the one part-one part number system. SMD $59\overline{62-89823}$ XXM supersedes SMD 5962-89823. For new designs, after the date of this document the NEW PIN shall be used in lieu of the OLD PIN. For exsisting designs prior to the date of this document the NEW PIN can be used in lieu of the OLD PIN. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. The PIN substitution data shall be as follows. - 20. APPLICABLE DOCUMENTS This section is not applicable to this appendix. - 30. SUBSTITUTION DATA | New PIN | Old PIN | |-----------------|--------------------------| | 5962-8982301MXX | 5962-8982301XX | | 5962-8982301MYX | 5962-8982301YX | | 5962-8982301MZX | 5962-8982301ZX | | 5962-8982301MUX | not originally available | | 5962-8982301MTX | not originally available | | 5962-8982302MXX | 5962-8982302XX | | 5962-8982302MYX | 5962-8982302YX | | 5962-8982302MZX | 5962-8982302ZX | | 5962-8982302MUX | not originally available | | 5962-8982302MTX | not originally available | | 5962-8982303MXX | not originally available | | 5962-8982303MYX | not originally available | | 5962-8982303MZX | not originally available | | 5962-8982303MUX | not originally available | | 5962-8982303MTX | not originally available | | 5962-8982304MXX | not originally available | | 5962-8982304MYX | not originally available | | 5962-8982304MZX | not originally available | | 5962-8982304MUX | not originally available | | 5962-8982304MTX | not originally available | | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89823 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>D | SHEET<br>39 |