REVISIONS APPROVED DATE (YR-MO-DA) DESCRIPTION LTR REV SHEET REV 16 SHEET REV **REV STATUS** 14 12 13 OF SHEETS 10 11 2 3 4 5 1 SHEET PREPARED BY DEFENSE ELECTRONICS SUPPLY CENTER PMIC N/A Jeffery D. Bowling DAYTON, OHIO 45444 STANDARDIZED CHECKED BY Ray Monnin MILITARY MICROCIRCUIT, MEMORY, DIGITAL, CMOS DRAWING 16K X 4 SRAM WITH SEPARATE I/O AND APPROVED BY TRANSPARENT WRITE, MONOLITHIC Michael A. Frye THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS SILICON AND AGENCIES OF THE DRAWING APPROVAL DATE DEPARTMENT OF DEFENSE 5962-90594 CAGE CODE SIZE 92-12-04 67268 Α AMSC N/A REVISION LEVEL 16 OF 1 SHEET DESC FORM 193 JUL 91 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. 5962-E496 ### 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device types</u>. The device types shall identify the circuit function as follows: | Device type | Generic number 1/ | <u>Circuit function</u> | Access time | |----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 01<br>02<br>03<br>04 | | 16K $\times$ 4 SRAM separate I/O and transparent write 16K $\times$ 4 SRAM separate I/O and transparent write 16K $\times$ 4 SRAM separate I/O and transparent write 16K $\times$ 4 SRAM separate I/O and transparent write | 45 ns<br>35 ns<br>25 ns<br>20 ns | 1.2.2 <u>Case outlines</u>. The case outlines shall be as designated in appendix C of MIL-M-38510, and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package Style | |----------------|------------------------|------------------|-----------------------------------| | X | CDIP3-T28 or GDIP4-T28 | 28 | dual-in-line | | Y | GDFP2-F28 | 28 | flat pack | | Z | CQCC4-N28 | 28 | rectangular leadless chip carrier | | U | CQCC3-N28 | 28 | rectangular leadless chip carrier | 1.2.3 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. ## 1.3 Absolute maximum ratings. | Supply voltage range to ground potential ( $V_{CC}$ ) | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to +7.0 V dc<br>-0.5 V dc to +7.0 V dc<br>20 mA<br>1.0 W<br>+260°C | |-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | Thermal resistance, junction-to-case $(\theta_{JC})$ : Cases X, Y, and Z | See MIL-STD-1835<br>+150°C<br>-65°C to +150°C<br>-55°C to +125°C | ## 1.4 Recommended operating conditions. | Supply voltage range (V <sub>CC</sub> ) | +4.5 V dc minimum to +5.5 V dc maximum | |----------------------------------------------------|----------------------------------------| | - · · · · · · · · · · · · · · · · · · · | II V nc | | | | | | U.O V OC INDATRIUM | | Case operating temperature range (T <sub>C</sub> ) | -55°C to +125°C | | Case operating temperature range (1 <sub>C</sub> ) | -)) C to 1123 C | - 1/ Generic numbers are listed on the Standardized Military Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-BUL-103. - $^{2/}$ V<sub>IL</sub> minimum = -3.0 V for pulse width less than 20 ns. - IL millimum junction temperature may be increased to 175°C during burn-in and steady state life. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>2 | # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standard, and bulletin.</u> Unless otherwise specified, the following specification and standard, and bulletin of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** MILITARY MIL-M-38510 - Microcircuits, General Specification for. STANDARD MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-1835 - Microcircuit Case Outlines. BULLETIN MILITARY MIL-BUL-103 - List of Standardized Military Drawings (SMDs). (Copies of the specification, standard, and bulletin required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 Non-Government publications. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DoDISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of LATCH-UP in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Eye Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) - 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. - 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 and herein. - 3.2.1 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.2 Truth tables. The truth tables shall be as specified on figure 2. - 3.2.3 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 3 | TABLE I. <u>Electrical performance characteristics</u>. | | | Conditions 1/2/ | Group A | Device | Limits | | <br> Unit | |-----------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------|-----|------------| | Test | Symbol | -55°C ≤ T <sub>C</sub> ≤ $+125$ °C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | 3 | | Output high voltage | v <sub>oh</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = -4.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> , V <sub>IL</sub> | 1, 2, 3 | ALL | 2.4 | | V | | Output low voltage | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 8.0 mA<br> V <sub>IN</sub> = V <sub>IH</sub> , V <sub>IL</sub> | 1, 2, 3 | ALL | 1 | 0.4 | V | | Input high voltage | v <sub>IH</sub> 3/ | | 1, 2, 3 | ALL | 2.2 | | V | | Input low voltage | V <sub>IL</sub> <u>3</u> / | | 1, 2, 3 | ALL | | 0.8 | ٧ | | Input leakage current | IIX | <br> V <sub>IN</sub> = 5.5 V to GND | 1, 2, 3 | All | <br> -10 | 10 | μА | | Output leakage current | Ioz | V <sub>CC</sub> = 5.5 V,<br> V <sub>OUT</sub> = 5.5 V and GND | 1, 2, 3 | All | -10 | 10 | μA | | Operating supply | I <sub>cc1</sub> | V <sub>CC</sub> = 5.5 V, CE = V <sub>IL</sub> , 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, | 1, 2, 3 | 01,02 | <u> </u> | 140 | mA | | current | | $I_{OUT} = 0$ mA, $f = f_{MAX} $ $4/$ | | 03 | <u> </u> | 155 | <u> </u> | | | | | | 04 | | 175 | | | Standby power supply | I <sub>CC2</sub> | $ V_{CC} = 5.5 \text{ V}, \overline{CE} \ge V_{IH},$ $ A = 5.5 \text{ V}, \overline{CE} \ge V_{IL}$ $ A = 5.5 \text{ V}, \overline{CE} \ge V_{IL}$ | 1, 2, 3 | 01,02 | }<br> | 50 | mA | | current TTL | | VIH' I OUT = 0 mA, | | 03 | <u> </u> | 60 | 4 | | | | f = 0 <u>4</u> / | | 04 | <u> </u> | 70 | ļ | | Standby power supply current CMOS | I <sub>CC</sub> 3 | <br> CE ≥ (V <sub>CC</sub> -0.2 V), all<br> other inputs ≤ 0.2 V or ≥ | 1, 2, 3 | 01-03 | | 20 | mA . | | | | (v <sub>CC</sub> = 0.2 v),<br>v <sub>CC</sub> = 5.5 v, f = 0 <u>4</u> / | | 04 | | 25 | | | Input capacitance | C <sub>IN</sub> 5/ | V <sub>CC</sub> = 5.0 V, V <sub>IN</sub> = 0 V<br> T <sub>A</sub> = 25°C, f = 1 MHz<br> (see 4.3.1c) | 4 | ALL | | 8 | pF | | Output capacitance | c <sub>out</sub> 5/ | V <sub>CC</sub> = 5.0 V, V <sub>OUT</sub> = 0 V<br> T <sub>A</sub> = 25°C, f = 1 MHz<br> (see 4.3.1c) | 4 | ALL | | 8 | pF | | Functional tests | | See 4.3.1d | 7,8 | ALL | | | | See footnotes at end of table. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>4 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | | | Conditions 1/2/<br>-55°C < T. 5 +125°C | Group A | Device | L: | imits | Unit | |---------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------|-----------|--------|----------|-------|--------------| | Test | Symbol<br> <br> | $-55^{\circ}C \leq T_{C} \leq +125^{\circ}C$ $4.5 \text{ V} \leq V_{CC} \leq 5.5 \text{ V}$ unless otherwise specified | subgroups | types | Min | Max | 1 | | Read cycle time | <sup>t</sup> avav | See figures 3 and 4 | 9, 10, 11 | 01 | 45 | - | ns | | | A A A A | · | 1 | 02 | 35 | | L | | | ļ | | 1 | 03 | 25 | + | Ļ | | Ì | | | - | 04 | 20 | | <u> </u> | | Address access time | t <sub>AVQV</sub> | | 9, 10, 11 | 01 | - | 45 | ns | | 1 | YAMA | | | 02 | | 35 | 1 | | Ì | | | | 03 | - | 25 | 1 | | i | | <u> </u> | - | 04 | - | 20 | <del> </del> | | Output hold from address change | <sup>t</sup> av <b>Q</b> X | | 9, 10, 11 | All | 5 | | ns | | Chip enable access | tELQV | | 9, 10, 11 | 01 | <u> </u> | 45 | ns | | time | EFAA | | | 02 | | 35 | + | | | | | | 03 | - | 25 | 1 | | | | | | 04 | - | 20 | <del> </del> | | Chip enable to 5/6/<br>output active | t <sub>ELQX</sub> | | 9, 10, 11 | ALL | 5 | | ns | | Chip select to 5/6/ | t <sub>EHQZ</sub> | | 9, 10, 11 | 01,02 | - | 15 | ns | | output inactive | EUAT | | | 03 | | 10 | + | | | İ | | | 04 | - | 8 | - | | Output analys to sustain | 1 | | 9, 10, 11 | 01 | | 25 | ns | | Output enable to output valid | COLQV | | | 02 | | 20 | 1 | | | | | | 03 | | 12 | 1 | | | | | j | 04 | | 10 | | | Output enable to <u>5</u> / <u>6</u> /<br>output active | t <sub>OLQX</sub> | 1 | 9, 10, 11 | | 3 | | ns | See footnotes at end of table. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>5 | TABLE I. <u>Electrical performance characteristics</u> - Continued. | | Combal | Conditions 1/2/ | Group A | <br> <br> Device | Li | imits | <br> Unit | |-------------------------------|--------------------|--------------------------------------------------------------------------------------------------|-----------|------------------|----------|---------------|------------| | Test | Symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Output enable to 5/6/ | toHQZ | | 9, 10, 11 | 01,02 | | 15 | ns | | output inactive | | | | 03 | | 10 | | | | | | ļ | 04 | | 8 | | | Chip enable to <u>5</u> / | t <sub>ELPU</sub> | <u> </u> | 9, 10, 11 | ALL | 0 | | ns | | Chip enable to 5/ | t <sub>EHPD</sub> | | 9, 10, 11 | 01 | | 45 | ns | | power down | | | | 02 | | 35 | 1 | | | | | | 03 | | 25 | - | | | | <del> </del> | | 04 | <u> </u> | 20 | | | Write cycle time | tavav | | 9, 10, 11 | 01 | 40 | <u> </u> | ns | | | | | | 02 | 30 | - | 1 | | | | | | 03 | 20 | | + | | | | 4 | | 04 | 20 | - | ļ | | Chip enable to write | tELWH | | 9, 10, 11 | 01 | 35 | <del>-</del> | i ns | | end | t <sub>ELEH</sub> | | | 02 | 25 | <del>- </del> | 1 | | | | | | 03 | 20 | ļ | 1 | | | ļ | 4 | | 04 | 17 | <u> </u> | | | Address set-up to end | tAVWH | | 9, 10, 11 | 01 | 35 | | i ns | | of write | tAVEH | | | 02 | 25 | | 1 | | | | | | 03 | 20 | | 1 | | | | | ļ<br> | 04 | 17 | | - | | Address hold from write end | twhax | | 9, 10, 11 | ALL | 0 | | ns | | Address set-up to write start | t<br>AVWL<br>tavel | | 9, 10, 11 | All | 0 | | ns | See footnotes at end of table. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | # TABLE I. <u>Electrical performance characteristics</u> - Continued. | | | Conditions 1/2/ | A | Device | Li | mits | Unit | |-----------------------------|-------------------|-----------------------|-----------|--------|--------------|------|----------| | Test Symbol | | Group A<br> subgroups | types | Min | Max | ļ | | | Write enable pulse | twLwH | See figures 3 and 4 | 9, 10, 11 | 01 | 35 | | ns | | width | tWLEH | | | 02 | 25 | 1 | | | | | | | 03 | 20 | | | | | ļ<br> | <u> </u> | | 04 | 17 | | | | Data set-up to write | tovwH | | 9, 10, 11 | 01 | 20 | | ns | | end | †DVEH | | | 02 | 15 | | | | | | | | 03 | 13 | | <u>-</u> | | | | | | 04 | 10 | | | | Data hold from write<br>end | twHDX<br>teHDX | | 9, 10, 11 | ALL | 0 | | ns | | Write enable low 5/ | twLQV | | 9, 10, 11 | 01 | <u> </u> | 35 | ns | | to output valid | MEGA | | | 02 | | 30 | - | | | | | | 03 | <u> </u><br> | 25 | _ | | | İ | | <u> </u> | 04 | <u> </u> | 20 | | | Data valid to 5/ | t <sub>DVQV</sub> | T<br> | 9, 10, 11 | 01 | <u> </u> | 35 | ns | | output valid | PAGA. | | | 02 | | 30 | | | | | | 1 | 03,04 | | 20 | | - $\underline{1}$ / AC tests are performed with transition times of 5 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load on figure 3, circuit A. - $\underline{2}$ / Both $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ are represented by $\overline{\text{CE}}$ in table I. - These are absolute values with respect to device ground and all overshoots and undershoots due to system or tester noise are included. - $\underline{4}$ / At f = $f_{MAX}$ address and data inputs are cycling at the maximum frequency of $1/t_{AVAV}$ . - $\frac{5}{2}$ / Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - 6/ Transition is measured at steady state high level -500 mV or steady state low level +500 mV on the output from the 1.5 V level on the input, $c_L = 5$ pF (including scope and jig). See figure 3, circuit B. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 7 | | Device<br>types | ALL | |-------------------------------------------------------------------------|---------------------------------------| | Case<br>outlines | X, Y, Z, and U | | Terminal<br>number | Terminal symbol | | 1 2 3 4 4 5 6 6 7 8 9 10 11 1 12 13 14 15 16 17 18 19 20 21 22 23 24 25 | A A A A A A A A A A A A A A A A A A A | | 25<br>26<br>27<br>28 | A<br>A<br>V <sub>CC</sub> | FIGURE 1. Terminal connections. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90594 | |---------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET<br>8 | | CE <sub>1</sub> | CE <sub>2</sub> | WE | ŌĒ | Mode | D <sub>OUT</sub> | Power | |-----------------|-----------------|----|----|----------------|------------------|---------| | н | x | х | х | Not selected | High Z | Standby | | x | н | х | х | Not selected | High Z | Standby | | L | <br> L | L | L | Write | D <sub>OUT</sub> | Active | | L | L | L | н | Write | High Z | Active | | L | <br> L | н | L | l<br>Read | D <sub>OUT</sub> | Active | | L | L | н | H | Output disable | High Z | Active | FIGURE 2. <u>Truth table</u>. Circuit A Output load Circuit B Output load \*Including scope and jig. (minimum values) AC test conditions | Input rise and fall times ≤ 5 ns Input timing reference levels 1.5 V Output reference levels 1.5 V | |----------------------------------------------------------------------------------------------------| |----------------------------------------------------------------------------------------------------| FIGURE 3. Output load circuit and test conditions. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>9 | DESC FORM 193A JUL 91 | 9004708 0004973 431 📟 JUL 91 9004708 0004974 378 # Notes on read operation: - WE is high for read cycles. For read cycle number 1, device is continously selected, CE<sub>1</sub>, CE<sub>2</sub>, - OE = V<sub>IL</sub>. 3. For read cycle number 2, addresses are valid prior to or coincident with CE1 and or CE2 transition low. - Notes on write operation: 1. WE or CE<sub>1</sub> or CE<sub>2</sub> must be high during address transitions. 2. A write occurs during the overlap of CE<sub>1</sub> and CE<sub>2</sub> low and WE low. All signals must be low to initiate a write and any signal can terminate a write by going high. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. FIGURE 4. Timing waveforms - Continued. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>11 | - 3.2.4 <u>Functional tests</u>. Various functional tests used to test this device are contained in appendix A. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. - 3.2.5 <u>Die overcoat</u>. Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each coated microcircuit inspection lot (see inspection lot as defined in MIL-M-38510) shall be subjected to and pass the internal moisture content test at 5000 ppm (method 1018 of MIL-STD-883). The frequency of the internal water vapor testing may not be decreased unless approved by the preparing activity. Samples may be pulled any time after seal. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 Marking. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103 (See 6.6 herein). - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.6 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change</u>. Notification of change to DESC-EC shall be required in accordance with MIL-STD-883 (see 3.1 herein). - 3.9 <u>Verification and review</u>. DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition D or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90594 | |------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>12 | #### TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups<br>(per method<br>5005, table I) | |--------------------------------------------------------------------|--------------------------------------------| | Interim electrical parameters<br>(method 5004) | | | Final electrical test parameters (method 5004) | 1*,2,3,7*,8A,<br>8B,9,10,11 | | Group A test requirements<br>(method 5005) | 1,2,3,4**,7***,<br>(8A,8B)***,<br>9,10,11 | | Groups C and D end-point<br>electrical parameters<br>(method 5005) | 2,3,7,8A,8B | <sup>\*</sup> PDA applies to subgroups 1 and 7. #### 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for the initial test and after any process or design changes which may affect input or output capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested. - d. Subgroup 7 and 8A, 8B tests shall be sufficient to verify the truth tables. - e. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. Procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on 5 devices with zero failures. Latch-up test shall be considered destructive. JEDEC Standard No. 17 may be used as a guideline when performing O/V testing. #### 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions; method 1005 of MIL-STD-883: - (1) Test condition D or E. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | <b>5962</b> -90594 | |------------------------------------------------------|-----------|----------------|--------------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>13 | <sup>\*\*</sup> For subgroup see 4.3.1c. \*\*\* For subgroups 7, 8A, and 8B, see 4.3.1d. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMDs</u>. All proposed changes to existing SMDs will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377. - 6.6 Approved sources of supply. Approved sources of supply are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-90594 | |-------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | #### APPENDIX #### FUNCTIONAL ALGORITHMS #### 10. SCOPE - 10.1 Scope. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Load memory with a checkerboard-bar pattern by incrementing from Location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. - 30.2 Algorithm B (pattern 2). ### 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (All "O's"). - Step 2. Read data in location 0. Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially, for each location in the array. - Read complement data in maximum address location. Step 6. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Repeat steps 6 through 8 decrementing X-fast sequentially for, each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90594 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>15 | #### 30.3 Algorithm C (pattern 3). #### 30.2.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (All "O's"). - Step 2. Read data in Location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially, for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. # 30.4 Algorithm D (pattern 4). # 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90594 | |---------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>16 |