| | REVISIONS | | | | | | | | | | | | | | | | | | | | | | | | | |-------------------------|-------------|----------------|-----|---------|-----|------|-----------|------|------|----|----------|--------|--------------------------------------------------------------------------------------|-----------|----|----------|-------|-----|-------|----------------------------------------------|-----|----------|----------|------|----------| | LTR | | | | | | | DES | CRIP | 4OIT | | | | | | | | | DAT | E (YI | R-MO- | DA) | Γ, | \PPR | OVEC | <u> </u> | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | Γ | Γ | П | Γ | | Γ | | SHEET | | | | | | | | | | | | | | | | | | | | | 厂 | | $\vdash$ | | 一 | | REV | | | | | | | | | | | | | | | | | | | | | | | | | | | SHEET | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | | | | | | | | REV STATUS<br>OF SHEETS | ┡ | RE | | | | | L., | Ш | | | | | | | | | | | | | | | | | | | PMIC N/A | <u> </u> | SH | EET | | PRE | PARE | 3<br>D BY | 28 | 5 | | 7 | 8 | 9 | | 11 | | | 14 | 15 | <u>. </u> | 17 | <b>L</b> | | 20 | 21 | | STANDA! MILIT. DRAW | AR'<br>VINC | Y<br>G<br>AILA | BLE | | 2 | PSY | BY BY | | Ce M | us | er<br>Le | -<br>子 | 64K x 8 ELECTRICALLY ERASABLE PROGRAMMAE<br>READ ONLY MEMORY (EEPROM), MONOLITHIC SI | | | | ABL F | ON | | | | | | | | | AND AGENO<br>DEPARTMENT | IES C | F TH | E | s<br> - | | | 10- | 18 | | | · | | | SIZE<br>A | | | | 68 | | | | | -9 | 086 | 9 | | AMSC N/A | | | | $\perp$ | | | | | | | | | <u> </u> | S | HE | <u> </u> | • | 1 | | OF | | 40 | | | | + U.S. GOVERNMENT PRINTING OFFICE, 1987 -- 748-129/60911 5962-E368 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in-conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RMA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>Radiation hardness assurance (RHA) designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | <u>Generic number</u> | <u>Circuit function</u> | Access time | Write speed | Write mode | Endurance | |-------------|-----------------------|-------------------------|-------------|-------------|------------|-----------| | 01 | 28C512 | 64K x 8 EEPROM | 250 ns | 1,0 ms | Byte/Page | 10,000 cy | | 02 | и | 64K x 8 EEPROM | 250 ns | 5 ms | Byte/Page | 10,000 cy | | 03 | H | 64K x 8 EEPROM | 200 ns | 10 ms | Byte/Page | 10,000 cy | | 04 | H | 64K x 8 EEPROM | 200 ns | 5 ms | Byte/Page | 10,000 cy | | 05 | | 64K x 8 EEPROM | 150 ns | 10 ms | Byte/Page | 10,000 cy | | 06 | 4 | 64K x 8 EEPROM | 150 ns | 5 ms | Byte/Page | 10,000 cy | | 07 | * | 64K x 8 EEPROM | 120 ns | 10 ms | Byte/Page | 10,000 cy | | 08 | * | 64K x 8 EEPROM | 120 ns | 5 ms | Byte/Page | 10,000 cy | | 09 | 28C513 | 64K x 8 EEPROM | 250 ns | 10 ms | Byte/Page | 10,000 cy | | 10 | # | 64K x 8 EEPROM | 250 ns | 5 ms | Byte/Page | 10,000 cy | | 11 | | 64K x 8 EEPROM | 200 ns | 10 ms | Byte/Page | 10,000 cy | | 12 | W | 64K x 8 EEPROM | 200 ns | 5 ms | Byte/Page | 10,000 cy | | 13 | | 64K x 8 EEPROM | 150 ns | 10 ms | Byte/Page | 10,000 cy | | 14 | * | 64K x 8 EEPROM | 150 ns | 5 ms | Byte/Page | 10,000 cy | | 15 | | 64K x 8 EEPROM | 120 ns | 10 ms | Byte/Page | 10,000 cy | | 16 | | 64K x 8 EEPROM | 120 ns | 5 ms | Byte/Page | 10,000 cy | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: | <u>Device class</u> | Device requirements documentation | |---------------------|-------------------------------------------------------------------------------------------------------------------------| | Ħ | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 | | 8 or \$ | Certification and qualification to MIL-M-38510 | | Q or V | Certification and qualification to MIL-I-38535 | | STANDARDIZED MILITARY DRAWING | size<br>A | SIZE 5962-90869 | | | | | | |------------------------------------------------------|-----------|-----------------|----------------|--|-------|---|--| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | REVISION LEVEL | | SHEET | 2 | | 1.2.4 <u>Case outline(s)</u>. For device classes M, B, and S, case outline(s) shall meet the requirements in appendix C of MIL-M-38510 and as listed below. For device classes Q and V, case outline(s) shall meet the requirements of MIL-I-38535, appendix C of MIL-M-38510, and as listed # Outline letter #### Case outline - See figure 1 (32-lead, $1.685^{\circ}$ x $.600^{\circ}$ x $.225^{\circ}$ ), dual in-line package - C-12 (32-terminal, .560" x .458" x .120"), rectangular chip carrier package See figure 1 (32-lead, .830" x .416" x .120"), flat package See figure 1 (36-lead, .760" x .760" x .120"), pin grid array - 1.2.5 Lead finish. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. # 1.3 Absolute maximum ratings. 1/2/ -0.5 V dc to +6.0 V dc 3/ -55°C to +125°C -65°C to +150°C Lead temperature (soldering, 10 seconds) - - - - -+300°C 28°C/W 4/ See MIL-M-38510, appendix C 22°C/W 4/ 20°C/W 4/ 1.0 watt +175°C 5/ 10,000 cycles/byte (minimum) Data retention ------10 years minimum ## 1.4 Recommended operating conditions. 4.5 V dc minimum to 5.5 V dc meximum 0.0 V dc 2.0 V dc to V<sub>CC</sub> + 1.0 V dc -0.1 V dc to 0.8 V dc -55°C to +125°C # 1.5 <u>Digital logic testing for device classes Q and V.</u> Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) - - - - 6/ percent $\frac{2}{3}$ All voltages referenced to $\frac{1}{3}$ ( $\frac{1}{3}$ ) Negative undershoots to a minimum of -1.0 V are allowed with a maximum of 20 ns pulse width. # STANDARDIZED MILITARY DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER** DAYTON, OHIO 45444 | SIZE<br>A | | 5962-9 | 1859 | | | |-----------|----------------|--------|-------|---|--| | | REVISION LEVEL | • | SHEET | 3 | | $<sup>{</sup>f y}$ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. <sup>4/</sup> When the thermal resistance for this case is specified in MIL-M-38510, appendix C, that value shall supersede the value indicated herein. <sup>5/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. <sup>6/</sup> When a QML source exists, a value shall be provided. ## 2. APPLICABLE DOCUMENTS 2.1 <u>Government specifications, standards, bulletin, and handbook.</u> Unless otherwise specified, the following specifications, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. ## SPECIFICATIONS MILITARY MIL-M-38510 Microcircuits, General Specification for. MIL-1-38535 Integrated Circuits, Manufacturing, General Specification for. ## STANDARDS MILITARY MIL-STD-480 Configuration Control-Engineering Changes, Deviations and Waivers. MIL-STD-883 - Test Methods and Procedures for Microelectronics. ## BULLETIN **HILITARY** MIL-BUL-103 - List of Standardized Military Drawings (SMD's). ## **HANDBOOK** **MILITARY** MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. # ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the characterization of LATCH-UP in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Avenue, N.W., Washington, DC 20006.) # AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, Pennsylvania 19103). (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) # STANDARDIZED MILITARY DRAWING DEPENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE | | 5962-9 | 5962-90869 | | | | | |------|----------------|--------|------------|---|--|--|--| | | REVISION LEVEL | | SHEET | 4 | | | | 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. This is a fully characterized military detail specification and is suitable for qualification of device classes B and S to the requirements of MIL-M-38510. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit shall be as specified in 4.4.5e. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table IA and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table IA. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in NIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAM" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-3TD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-1-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes D and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-ECS of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | 5962-90869 | | | | | |---------------------------------------------------------|-----------|------------|----------------|---|-------|---| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | | REVISION LEVEL | - | SHEET | 5 | - 3.10 <u>Microcircuit group assignment for device classes M, B, and S</u>. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 42 (see MIL-M-38510, appendix E). - 3.11 <u>Serialization for device class S</u>. All device class S devices shall be serialized in accordance with MIL-M-38510. - 3.12 <u>Processing of EEPROMs</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.12.1 <u>Conditions of the supplied devices</u>. Devices will be supplied in cleared state (Logic "1's"). No provision will be made for supplying written devices. - 3.12.2 <u>Clearing of EEPROMs</u>. When specified, devices shall be cleared in accordance with the procedures and characteristics specified in 4.6.4. - 3.12.3 <u>Writing of EEPROMs</u>. When specified, devices shall be written in accordance with the procedures and characteristics specified in 4.6.3. - 3.12.4 <u>Verification of state of EEPROMs</u>. When specified, devices shall be verified as either written to the specified pattern or cleared. As a minimum, verification shall consist of performing a read of the entire array to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure and the device shall be removed from the lot or sample. - 3.12.5 <u>Power supply sequence of EEPROMs:</u> In order to reduce the probability of inadvertent writes, the following power supply sequences shall be observed: - a. A logic high state shall be applied to WE and/or CE at the same time or before the application of $V_{\text{CC}}$ . - b. A logic high state shall be applied to WE and/or $\overline{\text{CE}}$ at the same time or before the removal of $v_{\text{CC}}$ . - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device classes M, B, and S. - a. Delete the sequence specified as 3.1.9 3.1.13 (preburn-in electrical parameters through interim postburn-in electrical parameters of method 5004) and substitute lines 1 through 6 of table IIA herein. - b. Prior to burn-in, the devices shall be programmed (see 4.6.3 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern, see figure 4). The pattern shall be read before and after burn-in. Devices having bits not in the proper state after burn-in shall constitute a device failure and shall be included in the percent defective allowable (PDA) calculation and shall be removed from the lot (see 4.2.3 herein). | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90869 | | | |------------------------------------------------------|-----------|----------------|------------|-------|---| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | <u> </u> | SHEET | 6 | - c. For device class M, the burn-in test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device classes B and S, the burn-in test circuit shall be submitted to the qualifying activity. - (1) Static burn-in for device classes S (method 1015 of MIL-STD-883, test condition A). - (a) All inputs shall be connected to GND. Outputs may be open or connected to 4.5 V minimum. Resistors R1 are optional on both inputs and outputs, and required on outputs connected to $V_{\rm CC}$ ±0.5 V. R1 = 220 ohms to 47 kilohms. For static II burn-in, reverse all input connections (i.e. $V_{\rm SS}$ to $V_{\rm CC}$ ). - (b) $V_{CC} = 4.5 \text{ V minimum}$ . - (c) Ambient temperature ( $T_A$ ) shall be +125°C minimum. - (d) Test duration for the static test shall be 48 hours minimum. The 48 hour burn-in shall be broken into two sequences of 24 hours each (static I and static II) followed by interim electrical measurements. - (2) Dynamic burn-in for device classes M, B, and S (method 1015 of MIL-STD-883, test condition D or F) using the circuit submitted (see 4.2.1c herein). - d. Interim and final electrical parameters shall be as specified in table IIA herein. - e. For classes S and B devices, post dynamic burn-in electrical parameter measurements may, at the manufacturer's option, be performed separately or included in the final electrical parameter requirements. - f. An endurance test including a data retention bake, as specified in method 1033 of MIL-STD-833, prior to burn-in (e.g., may be performed at wafer sort) shall be included as part of the screening procedure, with the following conditions: - (1) Cycling may be chip, block, byte, or page at equipment room ambient and shall cycle all bytes a minimum of 10,000 cycles. - (2) After cycling, perform a high temperature unbiased storage 48 hours at +150°C minimum. The storage time may be accelerated by a higher temperature in accordance with the Arrhenius relationship and with the apparent activation energy of .6 eV. The maximum storage temperature shall not exceed +200°C for assembled devices and +300°C for unassembled devices. All devices shall be programmed with a charge opposite the state that the cell would read in its equilibrium state (e.g., worst case pattern, see 3.12.3 herein). - (3) Read the data retention pattern and test using subgroups 1, 7, and 9 (at the manufacturer's option high temperature equivalent subgroups 2, 8A, and 10 or low temperature equivalent subgroups 3, 8B, and 11 may be used in lieu of subgroups 1, 7, and 9) after cycling and bake, but prior to burn-in. Devices having bits not in the proper state after storage shall constitute a device failure. - g. After the completion of all screening, the devices shall be erased and verified prior to delivery. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-1-38535. The burn-in test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-1-38535. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535 and as detailed in table IIB herein. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | 596 | 5962 - 903 - 9 | | | |------------------------------------------------------|-----------|----------------|----------------|--|--| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | · | REVISION LEVEL | SHEET 7 | | | | TADIE | T A | Electrical | nactormanca | characteristics. | |-------|-----|------------|-------------|-------------------| | IABLE | IA. | PERCICIONE | periornance | Character ratios. | | 3 ALL | -5 | 5 | μΑ | |-------|-------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------| | 5 | | 5 | | | | - | | μА | | l | -10 | 10 | μΑ | | 3 | -10 | 10 | | | 3 All | 2.4 | | ٧ | | | | 0.4 | ٧ | | | 2.0 | 6.0 | ٧ | | | -0.5 | 0.8 | ٧ | | 3 ALL | 12 | 13 | ٧ | | | | 50 | mA | | | | 3 | mA | | | | 500 | ДА | | | 3 All 3 All 3 All 3 All 3 All 3 All | 3 All 2.4 3 All 2.0 3 All -0.5 3 All 12 3 All 3 | 3 All 2.4 3 All 0.4 3 All 2.0 6.0 3 All -0.5 0.8 3 All 12 13 3 All 50 3 All 3 | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90 | 0869 | | |---------------------------------------------------------|-----------|----------------|---------|-------|---| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | • | SHEET | 8 | | Test | Symbol | | Conditio | ons | Group A | Device | <u>Lii</u> | nits | Unit | |-------------------------------------|-------------------|----------------------------------------------|--------------------------------------------------------|------------------------------------------------|-------------------------------|-----------------|------------|------|---------------| | | | V <sub>SS</sub> = 0<br>unless | C ≤ T <sub>C</sub> ≤ +1<br>) V; 4.5 V ≤<br>s otherwise | 25°C<br>: V <sub>CC</sub> ≤ 5.5 \<br>specified | subgroups<br>(test<br>method) | types | Min_ | Max | | | Input capacitance 3/4/ | CIN | V <sub>IN</sub> = 0<br>T <sub>C</sub> = +25 | V, f = 1.0<br>5°C, see 4.4 | MHz, | 4<br>(3012) | ALL | | 10.0 | pF | | Output capacitance 3/4/ | C <sub>OUT</sub> | V <sub>OUI</sub> = 0<br>T <sub>C</sub> = +25 | ) V, f = 1.0<br>5°C, see 4.4 | MHz,<br>.1d | 4<br>(3012) | All | | 10.0 | pF | | Functional tests | | See 4.4. | 1b | | 7, 8<br>(3014) | ALL | | | | | | | See figu | ıres 5, 6, a | | | 01,02, | 250 | | | | Read cycle time | t <sub>AVAV</sub> | аррин | aute. | <u>5</u> / | 9, 10, 11 | 09,10 | 200 | | ns | | | | | | | (3003) | 11,12<br>05,06, | 150 | | | | | | | | | - | 13,14<br>07,08, | 120 | | | | | | İ | | | | 15,16 | | 250 | | | Address access time | | | | | 2 40 44 | 01,02,<br>09,10 | | 250 | | | Address access time | <sup>t</sup> AVQV | | | | 9, 10, 11<br>(3003) | 11,12 | | 200 | ns | | | | | | | | 05,06,<br>13,14 | | 150 | | | | | | | | | 07,08,<br>15,16 | | 120 | | | | | | | | | 01,02, | | 250 | | | CE access time | t <sub>ELQV</sub> | | | | 9, 10, 11 | 09,10 | | 200 | ns . | | | | | | | (3003) | 11,12<br>05,06, | | 150 | • | | | | | | | | 13,14 | | 120 | | | | | | | | | 15,16 | | 120 | | | DE accesa time | toLav | | | | 9, 10, 11<br>(3003) | ALL | | 50 | ns | | CE to output in low Z | <sup>t</sup> ELQX | See figu<br>applic | res 5, 6, a<br>able. | nd 7 as | 9, 10, 11<br>(3003) | ALL | 0 | | ns | | Chip disable to output in high Z 4/ | <sup>t</sup> EHQZ | | | | 9, 10, 11<br>(3003) | All | | 50 | ns | | See footnotes at end of to | able. | | | | | | | | | | STANDARDIZE | D | · · · · · · · · · · · · · · · · · · · | SIZE | | | | -90869 | | <del>" </del> | | TABLE IA. | Electrical | performance | characteristics | - | Continued. | |-----------|------------|-------------|-----------------|---|------------| |-----------|------------|-------------|-----------------|---|------------| | | , | · · · · · · · · · · · · · · · · · · · | | | | | | |----------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------|-------------------|-------------|-----| | Test | Symbol | Conditions $-55^{\circ}C \le T_C \le +125^{\circ}C$ $V_S = 0 \ V; \ 4.5 \ V \le V_{CC} \le 5.5 \ V$ Unless otherwise specified | Group A<br>subgroups<br>(test<br>method) | Device<br>types | <u>Lim</u><br>Min | nits<br>Max | Uni | | OE to output in low Z | toLex | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | 0 | | ns | | Output disable to output in high Z 4/ | t <sub>OHQZ</sub> | | 9, 10, 11<br>(3003) | ALL | | 50 | ns | | Output hold from address change | t <sub>AXQX</sub> | See figures 5, 6, and 7 as applicable. 5/ | 9, 10, 11<br>(3003) | ALL | 0 | | ns | | Write cycle time | tunul1 | | 9, 10, 11<br>(3003) | 01,03,<br>05,07,<br>09,11,<br>13,15 | | 10 | ns | | | *EHEL1 | | | 02,04,<br>06,08,<br>10,12,<br>14,16 | | 5 | | | Address setup time | t<br>AVML<br>tavel | | 9, 10, 11<br>(3003) | ALL | . 0 | | ns | | Address hold time | t<br>WLAX<br>ELAX | | 9, 10, 11<br>(3003) | All | 50 | | ns | | Write setup time | t<br>ELWL<br>t | | 9, 10, 11<br>(3003) | ALL | 0 | | ns | | Write hold time | twhen<br>tehwn | | 9, 10, 11<br>(3003) | All | 0 | | ns | | OE setup time | t OHUL | | 9, 10, 11<br>(3003) | ALL | 10 | | ns | | OE hold time | t WHOL | | 9, 10, 11<br>(3003) | All | 10 | | ns | | Write pulse width (page or byte write) | t<br>WLWH<br>teleh | | 9, 10, 11<br>(3003) | All | .100 | | μѕ | See footnotes at end of table. | STANDARDIZED | |----------------------------------| | MILITARY DRAWING | | EFENSE ELECTRONICS SUPPLY CENTER | | DAYTON, OHIO 45444 | SIZE 5962-90869 REVISION LEVEL SHEET 10 | Test | Symbol | -55 | Conditi<br>*C ≤ T <sub>C</sub> ≤ + | ons<br>·125°C<br>≤ V <sub>CC</sub> ≤ 5.5 | Group A<br>subgroups | Device<br>types | | mits | Unit | |-------------------------------------------|----------------------|----------------------------|------------------------------------|------------------------------------------|----------------------|-----------------|---------|------|------| | <u> </u> | | V <sub>SS</sub> =<br>unles | 0 V; 4.5 V<br>s otherwise | ≤ V <sub>CC</sub> ≤ 5.5<br>specified | V (test<br>method) | | Min_ | Max | | | Data setup time | t<br>DVWH<br>tDVEH | See fi<br>appli | gures 5, 6,<br>cable. | and 7 as <u>5</u> / | 9, 10, 11<br>(3003) | ALL | 50 | | ns | | Data hold time | t<br>WHDX<br>tehdx | | | | 9, 10, 11<br>(3003) | All | 10 | | ns | | Byte load cycle | t<br>WHWL2<br>tehel2 | | | | 9, 10, 11<br>(3003) | All | .20 | 100 | μs | | | | | | | | 01,02,<br>09,10 | | 250 | | | Last byte loaded to data polling | t<br>WHEL<br>tehel | | | | 9, 10, 11 | 03,04, | | 200 | ns | | | ENEL | | | | | 05,06,<br>13,14 | | 150 | | | | | | | | | 07,08,<br>15,16 | | 120 | | | CE setup time | t <sub>ELWL</sub> | | | | 9, 10, 11<br>(3003) | | 5 | | μs | | OE setup time<br>(chip erase) | t <sub>OVHI</sub> L | | | | 9, 10, 11<br>(3003) | All | 5 | | μs | | WE pulse width (chip<br>clear) | t <sub>WLWH2</sub> | | | | 9, 10, 11<br>(3003) | All | 10 | | ms | | CE hold time<br>(chip erase) | t <sub>WHEH</sub> | | | | 9, 10, 11<br>(3003) | All | 5 | | μs | | DE hold time | <sup>t</sup> WHOH | | | | 9, 10, 11<br>(3003) | All | 5 | | μs | | High voltage<br>(chip erase) | V <sub>H</sub> | | | | 9, 10, 11<br>(3003) | ALL | 12 | 13 | ٧ | | Clear recovery | <sup>t</sup> OHEL | See figu | ures 5, 6,<br>cable. | and 7 as | 9, 10, 11<br>(3003) | ALL | | 50 | ms | | Data hold time during chip erase cycle 6/ | <sup>t</sup> whox | | | | 9, 10, 11<br>(3003) | ALL | 1 | | μs | | See footnotes at end of to | able. | | | <u> </u> | | | | | | | STANDARDIZE | D | | SIZE | | | | | | | | <b>MILITARY DRAW</b> | /ING | | A | | į | 5962 | 2-90869 | , | | TABLE IA. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>V <sub>SS</sub> = 0 V; 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | Device<br>types | Lin<br>Min | nits<br>Max | Unit | |--------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|------------|-------------|------| | Data setup time 6/ | , <sup>t</sup> dh <b>u</b> l | See figures 5, 6, and 7 as applicable. | 9, 10, 11<br>(3003) | All | 1 | | μs | - Connect all address inputs and OE to V<sub>I</sub> and measure I<sub>OZL</sub> and I<sub>OZH</sub> with the output under test connected to V<sub>I</sub>. Terminal conditions for the output leakage current test shall be as follows: a. V<sub>II</sub> = 2.0 V: V<sub>II</sub> = 0.8 V. b. For I<sub>OZH</sub>: Select an appropriate address to acquire a logic "1" on the designated output. Apply V<sub>IH</sub> to CE. Measure the leakage current while applying the specified voltage. c. For I<sub>OZH</sub>: Select an appropriate address to acquire a logic "0" on the designated output. Apply V<sub>IH</sub> to CE. Measure the leakage current while applying the specified voltage. - 2/ A functional test shall verify the dc input and output levels and applicable patterns as appropriate, all input and I/O pins shall be tested. Terminal conditions are as follows: - a. inputs: H = 2.0 V: L = 0.8 V. - b. Outputs: H = 2.4 V minimum and L = 0.4 V maximum. c. The functional tests shall be performed with $V_{CC} = 4.5$ and $V_{CC} = 5.5 \text{ V}$ . - 3/ All pins not being tested are to be open. - 4/ Tested initially and after any design or process changes which may affect that parameter, and therefore shall be guaranteed to the limits specified in table IA. - 5/ Tested by application of specified timing signals and conditions. Equivalent a.c. test conditions: Output load: See figure 8 Input rise and fall times ≤10 ns Input pulse levels: 0.4 and 2.4 V. Timing measurement reference levels: Inputs 1 V and 2 V. Outputs 0.8 V and 2 V. 6/ This parameter not applicable for internal timer controlled devices. TABLE IB. Single event phenomena (SEP) test limits. 1/ 2/ | Device | Temperature | Memory | V <sub>CC</sub> = 4.5 V | | Bias for<br>latch-up test<br>V <sub>CC</sub> = 5.5 V<br>(minimum) | |--------|----------------|---------|-----------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------| | type | +125°C (±10°C) | pattern | Effective<br>threshhold LET<br>no upsets<br>(Mev/(mg/cm²) | Effective Maximum device threshhold LET cross_section (cm ) | | | | | | | | | - 1/ This blank table will be filled in when a qualified vendor exists. - 2/ For SEP test conditions, see 4.4.5 herein. - Value to be determined. - $\frac{7}{4}$ / Worst case temperature $T_A = +125$ °C. # **STANDARDIZED** MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-9 | 0869 | | | |-----------|----------------|--------|-------|----|--| | | REVISION LEVEL | | SHEET | 12 | | # 4.2.3 Percent defective allowable (PDA). - a. The PDA for class S devices shall be 5 percent for static burn-in and 5 percent for dynamic burn-in, based on the exact number of devices submitted to each separate burn-in. - b. The PDA for class B devices shall be in accordance with MIL-M-38510 for dynamic burn-in. - c. Static burn-in I and II failures shall be cumulative for determining PDA. - d. Those devices whose measured characteristics, after burn-in, exceed the specified delta $(\Delta)$ limits or electrical parameter limits specified in table IA, subgroup 1, are defective and shall be removed from the lot. The verified failures divided by the total number of devices in the lot initially submitted to burn-in shall be used to determine the percent defective for the lot and the lot shall be accepted or rejected based on the specified PDA. - e. The PDA for device classes Q and V shall be in accordance with MIL-1-38535 for dynamic burn-in. # 4.3 Qualification inspection. - 4.3.1 <u>Qualification inspection for device classes B and S</u>. Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.1.1 <u>Qualification extension for device class B or S</u>. When authorized by the qualifying activity, if a manufacturer qualifies one device type which is identical (i.e., same die), to other device types on this specification, the slower device types may be part I qualified, upon the request of the manufacturer, without any further testing. The faster device types may be part I qualified by performing only group A qualification testing. - 4.3.2 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.3.3 <u>Electrostatic discharge sensitivity inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. | STANDA | RDIZED | |----------|---------| | MILITARY | DRAWING | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | <b>59</b> 62-9 | J <b>∞9</b> | | | |-----------|----------------|----------------|-------------|----|--| | | REVISION LEVEL | | SHEET | 13 | | FIGURE 1. Case outline. # STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER SIZE A 5962-90869 REVISION LEVEL SHEET DESC FORM 193A SEP 87 + U & GOVERNMENT PRINTING OFFICE 1888--550-547 14 DAYTON, OHIO 45444 Case Z - Continued | <br> Variations | (all dimensi | ions shown i | n inches) | |----------------------------------------------|----------------|----------------|-----------| | <br> Symbol | Min | Max | Notes | | A | . 090 | . 120 | 4 | | l b | .015 | .020 | | | bl<br>C | .015<br> .004 | .019<br>I .007 | | | l C1 | .004 | .006 | į | | l D | 430 | .830 | | | E<br>! E1 | .430 <br> | .488<br>.498 | | | E2 | .330 | | | | E3 | .030 | B SC | | | l e H | .050 | 1.228 | | | , n<br> k | .008 | .015 | 2,5 | | kI | .025 | ref | 2,5 | | | .270 | .370 | 1 3 | | 1 Q | .026<br> .005 | .045<br> | 1 3 | | <u> </u> | 1 | .045 | <u> </u> | | N | 3. | 2 | 6 | | Inches | ma | Inches | m | Inches | HED | |--------|------|--------|------|--------|-------| | . 004 | 0.10 | 1 .020 | 0.51 | .270 | 6.86 | | .005 | 0.13 | . 025 | 0.64 | .350 | 8.89 | | .006 | 0.15 | .026 | 0.66 | .370 | 9.40 | | .007 | 0.18 | .030 | 0.76 | .472 | 11.99 | | .008 | 0.20 | .045 | 1.14 | .488 | 12.40 | | .015 | 0.38 | .050 | 1.27 | .498 | 12.65 | | 019 | 0.48 | . 120 | 3.05 | 1.228 | 31.19 | # NOTES: - 1. Index area: An identification mark shall be located adjacent to pin 1 within the shaded area shown. Alternatively, a tab (dim k) may be used as shown. 2. Dimension Q shall be measured from the point on the lead located opposite the braze pad. - This dimension includes lid thickness. Optional, see note 2. If pin 1 identification is used instead of this tab, the minimum dimension does not apply. - 5. (N) indicates number of leads. - 6. All dimensions in inches.7. Includes braze fillet. - 8. Uses a metal lid. - 9. Metric requirements are for general information only. FIGURE 1. Case outline - Continued. **STANDARDIZED** SIZE 5962-90869 A MILITARY DRAWING DÉFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL SHEET 16 DAYTON, OHIO 45444 + U S GOVERNMENT PRINTING OFFICE 1985-880-547 | Device types | 01-0 | 8 | 09-16 | |-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | Case outlines | X, Y, and<br>Z | U | Y | | Terminal<br>number | Term | inal symbo | l | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | NC<br>NC<br>A15<br>A12<br>A6<br>A5<br>A4<br>A3<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1<br>A1 | NC<br>NC<br>NC<br>NC<br>A15<br>A12<br>A6<br>A4<br>A3<br>A1<br>A100<br>1/02<br>1/02 | A15<br>A14<br>A12<br>A7<br>A65<br>A4<br>A3<br>A1<br>NC<br>1/01<br>VSS<br>NC<br>1/05<br>1/06 | | 17<br>18<br>19<br>20<br>21 | 1/04<br>1/05<br>1/06<br>1/07 | 1983<br>1/04<br>1/05 | | | 22 | CE | 1/06 | 1/07 | | 23 | A <sub>10</sub> | 1/07 | Œ | | 24 | ŌĒ | Œ | A <sub>10</sub> | | 25 | <b>^</b> 11 | A <sub>10</sub> | Œ | | 26<br>27<br>28<br>29<br>30 | A9<br>A8<br>A13<br>A14<br>WE<br>VCC_ | Œ<br>A11<br>A9<br>A8<br>A13 | NC<br>A <sub>11</sub><br>A <sub>9</sub><br>A <sub>8</sub><br>A <sub>13</sub><br>WE<br>V <sub>CC</sub> | | 31<br>32<br>33<br>34 | ACC | A <sub>14</sub><br>NC<br>NC<br>NC | ACC<br>ACC | | 35<br>36 | | V <sub>CC</sub> | | NC = no connection FIGURE 2. Terminal connections. # STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A FREVISION LEVEL SHEET 18 | Mode | Œ | Œ | ŪĒ. | 1/0 | |----------------------------|-----------------|-----------------|-----------------|-----------------| | Read | VIL | VIL | V <sub>IH</sub> | DOUT | | Write | V <sub>IL</sub> | V <sub>IH</sub> | VIL | DIN | | Standby | VIH. | X | X | High Z | | Write inhibit | Х | X | A <sup>IH</sup> | Dout on Z | | Write inhibit | V <sub>IH</sub> | Х | х | High Z | | Write inhibit | X | V <sub>IL</sub> | X | Dout on Z | | Write inhibit | VIL | V <sub>IL</sub> | V <sub>IL</sub> | No<br>operation | | Software chip<br>clear | VIL | A <sup>IH</sup> | v <sub>IL</sub> | DIN | | Software write protect | VIL | AIH | VIL | DIN | | High voltage<br>chip clear | V <sub>IL</sub> | A <sup>H</sup> | V <sub>IL</sub> | A <sup>IH</sup> | $V_{IH}$ = High logic, "1" state, $V_{IL}$ = Low logic, "0" state. X = Logic "don't care state, High Z = High impedance state. $V_{IH}$ = Chip clear voltage, $D_{IH}$ = Data in FIGURE 3. <u>Truth table</u>. # STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-90869 REVISION LEVEL SHEET 19 DESC FORM 193A SEP 87 # U S. GOVERNMENT PRINTING OFFICE 1988—\$50-547 | 1 | - 1 | | | | | | | | | | r | | | | | |-----|-----|-----|----|----|----|------|----|----|------------|-----|-----------|----------|----------|------|-----| | İ | i | o i | 1 | 2 | 3 | 4 j | 5 | 6 | 225 | 226 | | | 509 | 510 | 511 | | l R | 0 | AA <br> AA | <b>M</b> | AA | AA. | M | | 1 0 | 1 | 55 | 55 | 55 | 55 | 55 J | 55 | 55 | 5 <b>5</b> | 55 | 55 | 55 | 55 | 55 | 55 | | W | 2 | AA ı 🗚 | AA | AA | AA | AA | AA | | | 3 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | | I A | | 1 | 1 | | | I | | | 1 | | | | | | | | ] D | | 7 | | | | | | | | | | | | | | | D | | | | | | | | | | | 1 | | <u> </u> | 1 | | | l R | 125 | AA | м | AA | AA | AA | M | M | AA | м | I<br>I AA | I AA | AA | AA | AA | | ΙE | 126 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | <br> 55 | 55 | 55 | 55 | 55 | | l s | 127 | AA | AA | AA | AA | M | M | AA | м | м | <br> M | I AA | <br> AA | I AA | AA | | s | 128 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | 55 | <br> 55 | 55 | 55 | 55 | 55 | # NOTES: - 4. Manufacturers at their option may employ an equivalent pattern provided it is a topologically true alternating bit pattern. FIGURE 4. Data pattern. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-90869 | | |------------------------------------------------------|-----------|----------------|------------|--| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | • | REVISION LEVEL | SHEET 20 | | | 1 | | | | - | |------------------------------------------------------|-------------|------------------------|-------------|----------------------------------------| | | | | | | | İ | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | ] | | | | | | | | | | | | | | | | | | | | | | | | İ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NOTE: When a qualified source exi | sts, a circ | cuit shall be provided | and placed | on this page. | | | | | | | | | | | | | | FIGURE 9. | Radiation h | mardness bias circuit. | | | | | | | | | | STANDARDIZED | SIZE | | 5042.0 | 0840 | | MILITARY DRAWING | Α | | 5962-9 | V <b>COY</b> | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | | SHEET 27 | | | | | | | | DESC FORM 193A<br>SEP 87 | | | • U 5 GOVER | ************************************** | ■ 9004708 0007406 T94 **■** NOTES: - Software chip clear timings are referenced to WE or CE inputs, whichever is last to go low; and the WE or CE inputs, whichever is first to go high. - 2. The command sequence must conform to the page write timing. FIGURE 10. Software chip clear and software write protect algorithm (all device types). STANDARDIZED MILITARY DRAWING DÉFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-90869 REVISION LEVEL SHEET 28 # NOTES: - Reset software data protection timings are referenced to the WE or CE inputs, whichever is last to go low, and the WE or CE inputs, whichever is first to go high. - A minimum of one valid byte write must follow the first three bytes of the command sequence. - 3. The command sequence and subsequent data must conform to page write timing. FIGURE 11a. Set software write protect and software protected write algorithm. # STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-90869 REVISION LEVEL SHEET 29 TABLE IIA. <u>Electrical test requirements</u>. 1/2/3/4/5/6/ | Line | Test | (per m | Subgroups<br>ethod 5005 t | Subgrou<br>(per MIL-I-<br>table | <b>-38</b> 5 <b>35</b> , | | |------|-----------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------| | no. | requirements | Device<br>class<br>M | Device<br>class<br>B | Device<br>class<br>S | Device<br>class<br>Q | Device<br>class<br>V | | 1 | Interim electrical<br>perameters<br>(see 4.2) | | 1,7,9<br>or<br>2,8A,10 | 1,7,9<br>or<br>1,2,8A,10 | 1,7,9<br>or<br>2,8A,10 | 1,7,9<br>or<br>1,2,8A,10 | | 2 | Static burn-in I & II<br>method 1015 | Not<br>required | Not<br>required | Required | Not<br>required | Required | | 3 | Same as line 1 | | | 1+,7+ △ | | 1*,7* △ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* A | | 1*,7* 🗴 | | 6 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,88,9,10,<br>11 | 1*,2,3,7*,<br>8A,88,9,<br>10,11 | 1*,2,3,7*,<br>8A,8B,9,10, | 1*,2,3,7*,<br>8A,88,9,<br>10,11 | | 7 | Group A test<br>requirements 7/ | 1,2,3,4**,<br>7,8A,88,9,<br>10,11 | 1,2,3,4**,<br>7,8A,88,9,<br>10,11 | 1,2,3,4**,<br>7,8A,8B,9,<br>10,11 | 1,2,3,4**,<br>7,8A,88,9,<br>10,11 | 1,2,3,4**,<br>7,8A,88,9,<br>10,11 | | 8 | Group B end-point<br>electrical<br>parameters | | | 1,2,3,7,<br>8A,8B,9,<br>10,11 A | | 1,2,3,7,<br>8A,88,9,<br>10,11 A | | 9 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,88 | 1,2,3,7,<br>8A,88,9,<br>10,11 <u>A</u> <u>8</u> / | | 1,2,3,7,<br>8A,8B,9,<br>10,11 <u>∆</u> <u>8</u> / | | | 10 | Group D end-point<br>electrical<br>parameters | 2,3,7,<br>8A,88 | 2,3,7,<br>8A,88 | 2,3,7,<br>8A,8B | 2,3,7,<br>8A,8B | 2,3,7,<br>8A,8B | | 11 | Group E end-point<br>electrical<br>parameters | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-9 | 90869 | | | |--------------------------------------------------------------------------------------|-----------|---------------|--------|-------|----|--| | | | REVISION LEVI | a. | SHEET | 31 | | # TABLE IIA. <u>Electrical test requirements</u> - Continued. Blank spaces indicate tests are not applicable. Any or all subgroups may be combined when using high-speed testers. Subgroups 7 and 8 functional tests shall verify the truth table. \* indicates PDA applies to subgroup 1 and 7. \*\* see 4.4.1e. $\Delta$ indicates delta limit (see table IIC) shall be required where specified, and the delta values shall be computed with reference to the previous electrical parameters (see table IIC). See table III. Delta limits required for initial qualification and after any design or process changes. TABLE IIB. Additional screening for device class V. | Test | MIL-STD-883, test method | Lot requirement | | |------------------------------------|-----------------------------------------|-----------------|--| | Particle impact<br>noise detection | 2020 | 100% | | | Internal visual | 2010, condition A or approved alternate | 100% | | | Nondestructive<br>bond pull | 2023<br>or approved alternate | 100% | | | Reverse bias burn-in | 1015 | 100% | | | Burn-in | 1015, total of 240 hrs.<br>at +125°C | 100% | | | Radiographic | 2012 | 100% | | TABLE IIC. Delta limits at +25°C. | Test 1/ | Device types | |------------------------------------|----------------------------------------| | | ALL | | I <sub>CC3</sub> standby | ±10% of specified<br>value in table IA | | IIH, IIL | ±10% of specified<br>value in table IA | | <sup>1</sup> OHZ' <sup>1</sup> OLZ | ±10% of specified value in table IA | 1/ The above parameters shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ . **STANDARDIZED** SIZE 5962-90869 A MILITARY DRAWING DÉFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL SHEET 32 DAYTON, OHIO 45444 TABLE III. Input\output pulse levels for table I subgroups 7, 8, 9, 10, and 11. | Symbol | Terminals | A | В | Device type | Units | |-------------------|---------------------------------------------|--------------------------|--------------------------|----------------------------------------------------------|----------------------| | V <sub>CC</sub> | v <sub>cc</sub> | 4.5 | 5.5 | ALL | ٧ | | V <sub>IH</sub> | Logic inputs<br>address and<br>control pins | 2.4 | 2.4 | ALL | ٧. | | v <sub>IL</sub> | Logic inputs<br>address and<br>control pins | 0.4 | 0.4 | ALL | ٧ | | V <sub>ОН</sub> | Logic output<br>compare level | 2.0 | 2.0 | All | ٧ | | V <sub>OL</sub> | Logic output<br>compare level | 0.8 | 0.8 | ALL | v | | <sup>†</sup> AVQV | Address | 250<br>200<br>150<br>120 | 250<br>200<br>150<br>120 | 01,02,09,10<br>03,04,11,12<br>05,06,13,14<br>07,08,15,16 | ns<br>ns<br>ns<br>ns | | <sup>t</sup> ELQV | Chip enable | 250<br>200<br>150<br>120 | 250<br>200<br>150<br>120 | 01,02,09,10<br>03,04,11,12<br>05,06,13,14<br>07,08,15,16 | ns<br>ns<br>ns<br>ns | | tolev | Output enable | 50.0 | 50.0 | ALL | ns | | <sup>t</sup> AXQX | 1/0 <sub>0</sub> -1/0 <sub>7</sub> | 0.0 | 0.0 | All | ns | | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-, Ú | 869 | | |---------------------------------------------------------|-----------|----------------|----------|---------|---| | DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | | SHEET 3 | 3 | # 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. For device class M subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes 8 and S subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes 0 and V subgroups 7 and 8 shall include verifying the functionality of the device, these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. Procedures and circuits shall be submitted to DESC-ECS for class M devices. For classes B and S, the procedures and circuits shall be submitted to the qualifying activity. For classes Q and V, the procedures and circuits shall be submitted to DESC-ECS and shall be as indicated in the QM plan and will be under the control of the device manufacturer's technical review board (TRB). Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. - d. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is fifteen devices with no failures, and all input and output terminals tested. - All devices selected for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be cleared and verified, (except device submitted for groups B, C, and D testing). - 4.4.2 <u>Group B inspection.</u> The group B inspection end-point electrical parameters shall be as specified in table IIA herein. - a. For device class S only steady-state life test circuits shall be conducted using test condition D and the circuit described in 4.2.1c herein, or equivalent as approved by the qualifying activity. - b. For device class S only, end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 5 of group 8 inspections and shall consist of tests specified in table IIC herein. - c. All devices selected for class S electrical testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified (except devices submitted to group C and D). - 4.4.3 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIC herein. - 4.4.3.1 Additional criteria for device classes M. B. and S. - a. Steady-state life test conditions, method 1005 of MIL-STD-883: - (1) The devices selected for testing shall be programmed with a checkerboard pattern. After completion of all testing, the devices shall be cleared and verified (except devices submitted for group D testing). - (2) Test condition D or E. For device class M, the test circuit shall be submitted to DESC-ECS for review with the certificate of compliance. For device classes B and S, the test circuit shall be submitted to the qualifying activity. - (3) $T_A = +125$ °C, minimum. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-90 | 1869 | | |------------------------------------------------------------------------------------|-----------|---------------|---------|-------|----| | | | REVISION LEVE | | SHEET | 34 | - (4) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - b. An endurance test, as specified in method 1033 of MIL-STD-883, shall be added to group C, subgroup 1 inspection prior to performing the steady-state life test (see 4.4.3.1a) and extended data retention (see 4.4.3.1c). Cycling may be block, byte, or page from devices passing group A after the completion of the requirements of 4.2 herein. Initially two groups of devices shall be formed, cell 1 and cell 2. The following conditions shall be met: - (1) Cell 1 shall be cycled at -55°C and cell 2 shall be cycled at +125°C for a minimum of 10,000 cycles for device types. - (2) Perform group A subgroups 1, 7, and 9 after cycling. Form new cells (cell 3 and cell 4) for steady state life and extended data retention. Cell 3 for steady-state life test consists of one-half ofthe devices from cell 1 and one-half of the devices from cell 2. Cell 4 for extended data retention consists of the remaining devices from cell 1 and cell 2. - (3) Extended data retention test shall consist of the following: - a. All devices shall be programmed with a charge on all memory cells in each device, such that loss of charge (e.g., leakage in the cell) can be detected (e.g., worst case pattern). - b. Unbiased bake for 1000 hours (minimum) at +150°C (minimum). The unbiased bake time may be accelerated by using higher temperature in accordance with the Arrhenius Relationship and with the apparent activation of 0.6 eV. The maximum bake temperature shall not exceed +200°C for packaged devices or +300°C for unassembled devices. - c. Read the pattern after bake and perform end-point electrical tests in accordance with table IIA herein for group C. - (4) The sample plans for cell 1, cell 2, cell 3, and cell 4 shall individually be the same as for group C, subgroup 1, as specified in method 5005 of MIL-STD-883, and shall individually pass the specified sample plan. - c. After the completion of all testing, the devices shall be cleared and verified prior to delivery. - 4.4.3.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The steady-state life test circuit shall be submitted to DESC-ECS with the certificate of compliance and shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535. After the completion of all testing, the devices shall be erased and verified prior to delivery. - 4.4.4 <u>Group D inspection</u>. For group D inspection end-point electrical parameters shall be as specified in table IIA herein. The devices selected for testing shall be programmed with a checkerboard pattern (see figure 10). After completion of all testing, the devices shall be erased and verified. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RMA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. RMA quality conformance inspection sample tests shall be performed at the RMA level specified in the acquisiton document or to a higher qualified level. RMA tests for device classes Q and V shall be performed in accordance with MIL-I-38535 and 1.2.1 herein. - a. RHA tests for device classes B, S, Q, and V for levels M, D, R, and H or for device class M for levels M and D shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - b. End-point electrical parameters shall be as specified in table 1A herein. RHA samples need not be tested at -55°C or +125°C prior to total dose irradiation. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | 5962-90869 | | | | | |--------------------------------------------------------------------------------------|-----------|------------|----------------|---|-------|----| | | | | REVISION LEVEL | - | SHEET | 35 | - c. Prior to total dose irradiation, each selected sample shall be assembled in its qualified package. The samples shall pass the specified group A electrical parameters for subgroups specified in table IIA herein. Additionally, classes Q and V for quality conformance inspection may be at wafer level. - d. The devices shall be subjected to radiation hardness assurance tests as specified in MIL-M-38510 for device classes M, B, and S, and MIL-I-38535 for device classes Q and V, for the RHA level being tested, and meet the postirradiation end-point electrical parameter limits as defined in table IA at T<sub>A</sub> = +25°C ±5°C, after exposure. - e. Prior to and during total dose irradiation, the devices shall be biased to the worst case conditions established during characterization (see figure 9 herein). - f. Single Event Phenomena (SEP) testing shall be performed on all class \$ and V devices. SEP testing shall be performed at initial qualification and after any design or process changes which may affect the upset or latchup characteristics of the device. Test four devices with zero failures. ASTM standard F1192-88 may be used as a guideline when performing SEP testing. For device class V, the device parametrics that influence single event upset immunity shall be monitored at the wafer level as part of a TRB approved wafer level hardness plan. The test conditions for SEP are as follows: - (1) The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed. - (2) The fluence shall be greater than 100 errors or $\geq$ $10^7$ ions/cm<sup>2</sup>. - (3) The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ion/cm<sup>2</sup>/s. The cross section shall be verified to be flux independent by measuring the cross section at two flux rates which differ by at least an order of magnitude. - (4) The particle range shall be ≥ 20 microns in silicon. - (5) The test temperatures shall be +25°C and the maximum rated operating temperature ±10°C. - (6) Bias conditions shall be $V_{CC}$ = 4.5 V dc for the upset measurements and $V_{CC}$ = 5.5 V dc for the latch-up measurements. - (7) For SEP test limits, see table IB herein. - g. For device classes M, B, and S, subgroups 1 and 2 of table V method 5005 of MIL-STD-883 shall be tested as appropriate for device construction. - h. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-I-38535. Device parametric parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-I-38535. - i. Transient dose rate survivability testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-I-38535. Device parametric parameters that influence latch-up and device burn-out shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-I-38535. - When specified in the purchase order or contract, a copy of the following additional data shall be supplied. - (1) RHA delta limits. - (2) RHA upset levels. | STANDARDIZED MILITARY DRAWING DEPENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | 5962-90869 | | | | |------------------------------------------------------------------------------------|-----------|---------------|---|-------|----| | | | REVISION LEVE | - | SHEET | 36 | - (3) Test conditions (SEP). - (4) Number of upsets (SEP). - (5) Number of transients. - (6) Occurence of latch-up. - 4.5 <u>Delta measurements for device classes 8, S, 9, and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits, are listed in table IIC. - 4.6 Methods of inspection. Methods of inspection shall be as specified in the appropriate tables and as follows. - 4.6.1 <u>Voltages and current</u>. All voltages given are referenced to the microcircuit ground terminal. Currents given are conventional and positive when flowing into the referenced terminal. - 4.6.2 <u>Life test, burn-in, cool down, and electrical test procedure</u>. When devices are measured at +25°C following application of the steady state life or burn-in test condition, all devices shall be cooled to +35°C or within +10°C of the power stable condition prior to removal of bias voltages/signals. Any electrical tests required shall first be performed at -55°C or +25°C prior to any required tests at +125°C. - 4.6.3 <u>Writing procedure</u>. The waveforms and timing relationships shown on figure 6 and the conditions specified in table IA shall be adhered to. Initially and after each chip clear (see 4.6.4), all bits are in the high state (output at $V_{OH}$ ). - 4.6.3.1 Byte write operation. Information is introduced by selectively writing "L" (logic "0" level) or "H" (logic "1" level) into the desired bit. A written "L" can be changed to an "H" by writing an "H". No clearing is necessary (see 4.6.4). - 4.6.3.2 <u>Page write operation</u>. The page write operation can be initiated during any write operation. Following the initial byte write cycle, the host can write an additional 1 to 127 bytes in the same manner as the first byte was written. Each successive byte load cycle, started by the WE (CE) HIGH to LOW transition, must begin within 150 $\mu$ s of the falling edge of the preceding WE (CE) high to low transition, [twlwh1+twhwl2] or [teleh1+tehel2]. If a subsequent WE HIGH to LOW transition is not detected within 150 $\mu$ s, the internal automatic write cycle will commence. The successive writes need not be sequential; however, the page address (A7 through A16) for each write during a page write operation shall be the same. - 4.6.3.3 <u>Data polling operation</u>. During the internal writing cycle after a byte or page write operation, an attempt to read the last byte written will produce the complement of that data on all I/O or I/O7 (i.e., write data 0xxx xxxx and read data 1xxx xxx). Once the writing cycle has completed, all I/O or I/O 7 will reflects true data (i.e., write data 0xxx xxx read data 0xxx xxx). - 4.6.3.4 <u>Toggle bit</u>. Toggle bit determines the end of the internal write cycle. While the internal write cycle is in progress, I/O, toggles from 1 to 0 and 0 to 1 on sequential polling reads. When the internal write cycle is complete, the toggling stops and the device is ready for additional read/write operations. - 4.6.4 Clearing procedure. The waveforms and timing relationship shown on figures 5, 6, 7, and 8 and the conditions specified in table IA shall be adhered to. Initially and after each chip clear, all bits are in the high state (output at $V_{\rm DH}$ ). - 4.6.4.1 <u>Byte clearing</u>. A byte is cleared by simultaneously writing an "HM state into each bit at the selected address (see 4.6.3). This can be done by a byte write cycle or a page mode write cycle (see figure 6). | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | 5962-90869 | | | | |--------------------------------------------------------------------------------------|-----------|------------|---------------|---|-------| | | | | REVISION LEVE | - | SHEET | - 4.6.4.2 <u>Software chip clear</u>. Software chip clear is performed by executing a series of instructions to the device (see figure 10). At the end of the step sequence, the device begins and completes chip clear internally. The waveforms and timing relationships shown on figures 6 and 7, and the test conditions and limits specified in table IA apply. - 4.6.4.3 <u>High voltage chip clear</u>. The device is cleared by setting the $\overline{\text{OE}}$ (output enable) pin to $V_{\mu}$ (see figure 7) while all other inputs are set in the normal byte erase mode (see 4.6.4.2). After chip clear, all bits are in the "H" state (applies to all device types). - 4.6.5 Read mode operation. The device is in the read mode whenever the CE and OE pins are at V<sub>1</sub>. The waveforms and timing relationships shown on figure 5 and the test conditions and limits specified in table IA shall be applied. - 4.6.6 Extended page load. The write cycle must be "stretched" by maintaining WE low, assuming a write enable-controlled cycle, and leaving all other control inputs (CE\_OE) in the proper page load cycle state. Since the page load timer is reset on the falling edge of WE, keeping this signal low will inhibit the page timer. When WE returns high, the input data is latched and the page load cycle timer begins a CE controlled write. The same is true, with CE holding the timer reset instead of WE. - 4.6.7 <u>Software data protection</u>. Device types 01-15 software data protection offers a method of preventing inadvertent writes. The instructions, waveforms, and timing relationships shown on figures 5, 6, 11a and Figure 11b, and the conditions specified in table IA shall apply. - 4.6.7.1 <u>Set Software Protection</u>. Device types 01-15 are placed in protected state by writing a series of instructions (see figure 11A) to the device. Once protected, writing to the device may only be preformed by executing the same sequence of instructions appended with either a byte write operation or page write operation. The waveforms and timing relationship shown on figure 6 and the test conditions and limits specified in table IA apply. - 4.6.7.2 <u>Reset Software Data Protection</u>. Device types 01-15 protection feature is reset by writing a series of instructions (see figure 11b) to the device. The waveforms and timing relationships shown on figure 6 and the test conditions and limits specified in table IA apply. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. - 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandantory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 Record of users. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | 596 | 2-90869 | |------------------------------------------------------------------------------------|-----------|----------------|----------| | | | REVISION LEVEL | SHEET 38 | | 6.4 <u>Comments</u> . Comments on this drawing telephone (513) 296-5375. | should be | di rect | ed to DESC-ECS, | Dayton, Ohio | o 45444, or | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | 6.5 <u>Abbreviations, symbols, and definit</u><br>herein are defined in MIL-M-38510, MIL-STD | ions. The | abbrev<br>as fol | iations, symbols<br>lows: | , and defin | itions used | | CIN COUT Input GND Suppt ICC Suppt IIL Input IIL Case TC Ambie VA Output | and bidire of zero volt y current of current his current his temperature and temperature supply of enable and over-voltes yet enable and over-voltes yet enable and over-voltes over-volte | ctional age po will gh ure voltage district litage house fexter t suppresses faximum abbrevalways n a "f | l output, termin tential e e enable voltage ither a minimum nal system point ly at least that rom the memory a since the devic iations use lowe "t" and is foll rom-to" sequence | during chip or a maximur of view. much time or re specified e never produce r case chara owed by four that defin | o erase In limit for each Thus, address (even though most d from the device vides data later acters with upper r descriptors. | | Signal name from which interval is defined transition direction for first signal Signal name to which interval is defined transition direction for second signal a. Signal definitions: | | | | | | | A = Address D = Data in Q = Data out W = Write enable E = Chip enable O = Output enable | | | | | | | <ul> <li>b. Transition definitions:</li> <li>H = Transition to high</li> <li>L = Transition to low</li> <li>V = Transition to valid</li> <li>X = Transition to invalid or don'</li> <li>Z = Transition to off (high imped</li> </ul> | | | | | | | | | | | | | | STANDARDIZED | SIZE<br>A | | | 5962-9086 | su . | | MILITARY DRAWING | A | | | | ··· | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | i | | REVISION LEVEL | | SHEET 39 | | SC FORM 193A | <del></del> | | · · · · · · · · · · · · · · · · · · · | e u 3 acves | PROBLET PRINTING OFFICE 1885-850-817 | # 6.5.3 Waveforms. | WAVEFORM<br>SYMBOL | INPUT | -OUTPUT | | | |-----------------------------------------|---------------------------------------|----------------------------|--|--| | | MUST BE<br>VALID | WILL BE<br>VALID - | | | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM H TO L | | | | _/7///// | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM L TO H | | | | *************************************** | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | | | | | HIGH<br>IMPEDANCE | | | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL-M-38510, MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN under new system | Manufacturing source listing | Document<br><u>listing</u> | |-----------------------------------------------------------------------|------------------------------|------------------------------|----------------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | # 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes B and S</u>. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-ECS and have agreed to this drawing. - 6.7.3 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | ∋ <b>-62-90869</b> | | | 869 | | | |--------------------------------------------------------------------------------------|-----------|--------------------|----------------|--|-------|----|--| | | | | REVISION LEVEL | | SHEET | 40 | | DESC FORM 193A SEP 87 e U S GOVERNMENT PRINTING OFFICE 1986-850-547