| | T | | | | | | | R | EVIS | IONS | | | | | | | | | <u>.</u> | | |-------------------------------------------------------------------------------------------------------|----|-------------|--------------|----------|----------------|-------|----------------|----|------|------|-------|---------------------------------------------|-------|----------|-------------|-------|----|----------|-------------|----| | LTR | | DESCRIPTION | | | | | | | | I | ATE | (YR-M | D-DA) | <u> </u> | APPE | ROVED | ) | | | | | | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET<br>REV | | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | | | | | | | | | | | | | | | REV STATE | | | | RE<br>SH | VEET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | ZED | | PREP | ARED B | f Bow | ling | | | D | EFENS | | | | s su<br>HIO | | | TER | | | | DRAWING APPROVED THIS DRAWING IS AVAILABLE | | | Je<br>OVED B | eff Boi | aling<br>A. Fr | ye | | BI | CMOS | , 8 | K x | , MEMORY, DIGITAL,<br>8 STATIC RANDOM ACCES | | | ss | | | | | | | FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE DEPARTMENT OF DEFENSE 94-06-28 | | | | SIZ | | Ι | E CO | | | | | 915 | | | | | | | | | | AMSC N/A | | | | REVI | SION L | EVEL | — <del>-</del> | | | A | | 1 | 1 | | OF | | | 21 | | | | ESC FORM 193 | | | | | | | | | | J.,, | ' | | ' | | | | | <u> </u> | <del></del> | | <u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited. 5962-E313-94 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device types. The device types shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | Access time | |-------------|----------------|-------------------------|-------------| | 01 | 7B185 | 8K X 8 SRAM | 15 ns | | 02 | 7B185 | 8K X 8 SRAM | 12 ns | | 03 | 78185 | 8K X 8 SRAM | 10 ns | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class # Device requirements documentation М Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 Q or V Certification and qualification to MIL-I-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|-------------------------------------|------------------|---------------------------------------------------| | Y<br>Z | CQCC4-N28<br>CDIP3-T28 or GDIP4-T28 | 28<br>28 | rectangular leadless chip carrier<br>dual-in-line | | ₹ | GD FP2 - F28 | 28 | flat pack | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>2 | DESC FORM 193A JUL 91 | 1.3 Absolute maximum ratings. 1/ | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------|------------------| | Supply voltage range to ground potential ( $V_{CC}$ ) - DC output current | 0<br>+<br>S<br>+ | 0.5 V dc to +7.0 V dc<br>0 mA<br>.853 W<br>260°C<br>ee MIL-STD-1835<br>175°C<br>65°C to +150°C<br>55°C to +125°C | | | 1.4 Recommended operating conditions. | | | | | Supply voltage (V <sub>CC</sub> ) Ground voltage (GND) | 2<br> | 4.5 V dc minimum to +5.5 \<br>V dc<br>.2 V dc to V <sub>cc</sub> V dc<br>0.5 V dc to 0.8 V dc <u>2</u> /<br>55°C to +125°C | /dcmaximum | | 1.5 Digital logic testing for device classes $Q$ and $V$ . | | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | <u>3</u> | / percent | | | 2. APPLICABLE DOCUMENTS | | | | | 2.1 <u>Government specifications, standards, bulletin, and specification</u> , standards, bulletin, and handbook of the is of Specifications and Standards specified in the solicitatherein. | sue listed in th | at issue of the Department | of Defense Index | | SPECIFICATIONS | | | | | MILITARY | | | | | MIL-1-38535 - Integrated Circuits, Manufacturing, | General Specifi | cation for. | | | STANDARDS | | | | | MILITARY | | | | | MIL-STD-883 - Test Methods and Procedures for Mic<br>MIL-STD-973 - Configuration Management.<br>MIL-STD-1835 - Microcircuit Case Outlines. | roelectronics. | | | | BULLETIN | | | | | MILITARY | | | | | MIL-BUL-103 - List of Standardized Military Drawi | ngs (SMD's). | | | | HANDBOOK | | | | | MILITARY | | | | | MIL-HDBK-780 - Standardized Military Drawings. | | | | | 1/ Stresses above the absolute maximum rating may cause operation at the maximum levels may degrade performa 2/ V <sub>IL</sub> negative undershoots to a minimum of -3.0 V dc a 3/ Values will be added when they become available. | nce and affect re | eliability. | I | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Mon-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-1-38535 for device classes Q and V and herein. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth tables. The truth tables shall be as specified on figure 2. - 3.2.4 <u>Die overcoat</u>. Polyimide and silicone coatings are allowable as an overcoat on the die for alpha particle protection only. Each coated microcircuit inspection lot (see inspection lot as defined in MIL-I-38535) shall be subjected to and pass the internal moisture content test at 5000 ppm (see method 1018 of MIL-STD-883). The frequency of the internal water vapor testing shall not be decreased unless approved by the preparing activity for class M. The TRB will ascertain the requirements as provided by MIL-I-38535 for classes Q and V. Samples may be pulled any time after seal. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | |-----------------------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | TABLE I. Electrical performance characteristics. | Test | Symbol | Conditions $1/$<br>-55°C $\leq$ T <sub>o</sub> $\leq$ +125°C | Group A | Device | Lim | its | | |-------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------|-----------|--------|-----|-----|--------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | - <br> | | Output high voltage | v <sub>oH</sub> | V <sub>CC</sub> = 4.5 V, I <sub>O</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> , V <sub>IL</sub> | 1, 2, 3 | ALL | 2.4 | | v | | Output low voltage | v <sub>oL</sub> | $V_{CC} = 4.5 \text{ V, } I_{OL} = 8.0 \text{ mA}$<br>$V_{IN} = V_{IH}, V_{IL}$ | 1, 2, 3 | ALL | | 0.4 | v | | Input high voltage <u>2</u> / | v <sub>IH</sub> | | 1, 2, 3 | ALL | 2.2 | | V | | Input low voltage 2/ | v <sub>IL</sub> | | 1, 2, 3 | ALL | | 0.8 | v | | Input leakage current | ııx | V <sub>CC</sub> = 5.5 V,<br>V <sub>IN</sub> = 5.5 V to GND | 1, 2, 3 | ALL | -10 | 10 | μΑ | | Output leakage current | <sup>I</sup> oz | V <sub>CC</sub> = 5.5 V,<br>V <sub>OUT</sub> = 5.5 V and GND | 1, 2, 3 | ALL | -10 | 10 | μA | | Operating supply current | I <sub>CC1</sub> | V <sub>CC</sub> = 5.5 V, I <sub>OUT</sub> = 0 mA | 1, 2, 3 | _01 | | 145 | _ mA | | | | $\overline{CE} = V_{IL}, f = f_{MAX} 3$ | | 02 | | 150 | _ | | | | | | 03 | | 155 | | | Standby power supply | I <sub>CC2</sub> | $V_{CC} = 5.5 \text{ V}, \overline{CE}_1 \ge V_{IH},$ $I_{OUT} = 0 \text{ mA, } f = f_{max} \underline{3}/$ | 1, 2, 3 | 01 | | 50 | _ mA | | current TTL | | $I_{OUT} = 0 \text{ mA, } f = f_{\text{max}} \frac{3}{2}$ | 3/ | 02 | | 55 | _ | | | | | | 03 | | 60 | | | Input capacitance 4/ | CIN | $V_{CC} = 5.0 \text{ V}$ $T_A = 25^{\circ}\text{C}, f = 1 \text{ MHz}$ (see 4.4.1e) | 4 | ALL | | 10 | pF | | Output capacitance 4/ | Соит | V <sub>CC</sub> = 5.0 V<br>T <sub>A</sub> = 25°C, f = 1 MHz<br>(See 4.4.1e) | 4 | ALL | | 10 | рF | | Functional tests | | See 4.4.1c | 7, 8A, 8B | ALL | | | | | Read cycle time | † <sub>AVAV</sub> | For timing waveforms, | 9, 10, 11 | 01 | 15 | | ns | | | | see figure 4. | | 02 | 12 | | | | | | | | 03 | 10 | | | | Address access time | † <sub>AVQV</sub> | | 9, 10, 11 | 01 | | 15 | ns | | | | | | 02 | | 12 | | | | | | | 03 | | 10 | | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-91594 | |---------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET<br>5 | TABLE I. Electrical performance characteristics. | | | Conditions 1/ | Group A | Device | Limits | | Unit | |-----------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------|-----------|--------------|------------|----------|--------------| | Test | Symbol | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Chip enable access time | t <sub>ELQV</sub> | For timing waveforms, | 9, 10, 11 | 01 | | 15 | _ ns | | <u>5</u> / | 5/ see figure 4. | | | 02 | | 12 | _ | | | | | | 03 | | 10 | - | | Output hold from address change | <sup>t</sup> AVQX | | 9, 10, 11 | ALL | 3 | | ns | | Chip enable to output | t <sub>ELQX</sub> | | 9, 10, 11 | 01 | 3 | ļ | _ ns | | active <u>4/5/</u> | | | | 02,03 | 2 | <u> </u> | <del> </del> | | Chip disable to output | t <sub>EHQZ</sub> | | 9, 10, 11 | 01 | | 7_ | _ ns | | inactive <u>4/5/6</u> / | | | | 02 | ļ <u>-</u> | 6 | _ | | | | | | 03 | | 5 | | | Output enable to output | toLQV | | 9, 10, 11 | 01 | ļ | 8 | _ ns | | valid | 5221 | | | 02 | ļ | 6 | _ | | | | _ | | 03 | | 5_ | _ | | Output enable to 4/ | <sup>t</sup> oLQX | | 9, 10, 11 | ALL | 2 | | ns | | Output disable to output | t <sub>OHQZ</sub> | | 9, 10, 11 | 01 | | 7_ | _ ns | | inactive <u>4/6</u> / | Unite | | | 02 | | 6_ | _ | | | | | | 03 | ļ | 5 | | | Write cycle time | tAVAV | | 9, 10, 11 | 01 | 15 | | _ ns | | | 1 | | | 02 | 12 | <u> </u> | _ | | | | _ | | 03 | 10_ | | | | Chip enable to write end 5/ | t <sub>ELWH</sub><br>t <sub>ELEH</sub> | | 9, 10, 11 | 01 | 10 | | ns | | _ | tEHWH<br>tEHEL | | | 02,03 | 8 | | | | Address set-up to end of write 5/ | t<br>AVWH<br>t | | 9, 10, 11 | 01 | 10 | | _ ns | | Address set-up to write start 5/ | t <sub>AVWL</sub> | | 9, 10, 11 | 02,03<br>ALL | 0 | | ns | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | # TABLE I. <u>Electrical performance characteristics</u>. | Test | Symbol | Conditions $1/$ -55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | Group A | Device | Limi | its | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------|-----------|--------|------|-----|------| | | 0,11201 | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | - | | Write recovery time 5/ | twhax<br>telax | For timing waveforms, see figure 4. | 9, 10, 11 | ALL | 0 | | ns | | Write enable pulse<br>width | twLWH | | 9, 10, 11 | 01 | 10 | | _ ns | | | | | | 02,03 | 8 | | | | Data set-up to write | tovwii | | 9, 10, 11 | 01 | 7 | | _ ns | | end <u>5</u> / | t <sub>DVEL</sub> | | | 02 | 6 | | _ | | Charles of the Control Contro | | | | 03 | 5 | | | | Data hold from write end 5/ | t <sub>WHDX</sub> | | 9, 10, 11 | ALL | 0 | | ns | | Write enable high to output active 4/ | <sup>t</sup> wHQX | | 9, 10, 11 | ALL | 2 | | ns | | Write enable low to | twLQZ | | 9, 10, 11 | 01 | | 7 | _ ns | | output inactive 4/5/ | <sup>t</sup> EHQZ | | | 02 | | 6 | _ | | | | | | 03 | | 5 | | - $\underline{1}$ / AC tests are performed with input rise and fall times of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load in figure 3, circuit A. - These are absolute values with respect to device ground and all overshoots and undershoots due to system or tester noise are included. - At $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency of $1/t_{AVAV}$ . Tested initially and after any design or process changes that affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - The parameters which refer to the transition of $\overline{\text{CE}}_1$ or $\overline{\text{CE}}_2$ reference the transition of $\overline{\text{CE}}_1$ or the opposite transition of CE<sub>2</sub>. - Transition is measured at steady state high level -200 mV or steady state low level +200 mV on the output from the 1.5 V level on the input, $C_L = 5$ pF (including scope and jig). See figure 3, circuit B. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON ONLO 45444 | SIZE<br>A | | 5962-91594 | |--------------------------------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 7 | | Device<br>types | А | LL | |------------------------------------------------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Case<br>outlines | 2,1 | Y | | Terminal<br>number | Term<br>symb | | | 1 2 3 4 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 | NC A A A A A A A I/O I/O I/O I/O I/O I/O I/O I/O CE1 OE A A CEE V CC | A<br>A<br>A<br>A<br>A<br>A<br>A<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O | NC = no connection FIGURE 1. <u>Terminal connections</u>. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>8 | | CE <sub>1</sub> | ce <sup>5</sup> | WE | ŌĒ | INPUTS/OUTPUTS | MODE | |-----------------|-----------------|----|----|----------------|------------------------| | _ н | x | х | х | HIGH Z | DESELECT/<br>POWERDOWN | | x | L | х | x | HIGH Z | DESELECT | | <u> </u> | н | Н | L | DATA OUT | READ | | L | н | L | х | DATA IN | WRITE | | L | н | н | н | HIGH Z | DESELECT | Figure 2. <u>Truth table.</u> | | | T | 1 | |------------------------------------------------------|-----------|----------------|------------| | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-91594 | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | Note: Capacitance includes scope and jig. (minimum values) AC test conditions | Input pulse levels Input rise and fall times Input timing reference levels Output reference levels | |----------------------------------------------------------------------------------------------------| |----------------------------------------------------------------------------------------------------| FIGURE 3. Output load circuit and test conditions. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | - 1. <u>De</u>vice is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>. 2. WE is held high during read cycles. 3. Address valid prior to or coincident with CE<sub>1</sub> transition low or CE<sub>2</sub> transition high. FIGURE 4. Timing waveform diagrams. | STANDARDIZED<br>MILITARY DRAWING | SIZE | | 5962-91594 | |------------------------------------------------------|------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 11 | FIGURE 4. <u>Timing waveform diagrams</u> - continued. | STANDARDIZED MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>12 | WRITE CYCLE 2 SEE NOTES 1,3,5, AND 6 # NOTES: - 1. At any given temperature and vol tage condition, $t_{WLQZ}$ is less than $t_{WHQX}$ for any given device. - 2. Data I/O is high impedance if OE = V<sub>IH</sub>. 3. When data input is applied to the device I/O, the device output should be in the high-impedance state. - During this period the I/O pins are in the output state, and input signals should not be applied. Address valid prior to or coincident with CE transition low. - 6. If CE goes high simultaneously with WE high, the output remains in a high-impedance state. 7. Either CE<sub>1</sub> or CE<sub>2</sub> may be used to control the write cycle. If CE<sub>1</sub> is used, CE<sub>2</sub> should be high when WE is low. FIGURE 4. <u>Timing waveform diagrams</u> - continued. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-91594 | |---------------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 13 | - 3.2.5 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and post irradiation parameter limits</u>. Unless otherwise specified, the electrical performance characteristics and post irradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 130 (see MIL-I-38535, appendix A). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>14 | - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in for device class M (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-1-38535. Inspections to be performed shall be those specified in MIL-1-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. # 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference. - e. Subgroup 4 ( $C_{\mathrm{IN}}$ and $C_{\mathrm{OUT}}$ measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>15 | TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line Test no. requirements | | Subgroups (in accordance<br>with MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-I-38535, table III) | | |----------------------------|-----------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | | 2 | Static burn-in I and<br>II (method 1015) | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7* Δ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* A | | 6 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,<br>10,11 | | 7 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | | 8 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B ∆ | 1,2,3,7,<br>8A,8B,9,<br>10,11 Δ | | 9 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | | 10 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | - $\frac{1}{2}$ / Blank spaces indicate tests are not applicable. $\frac{2}{2}$ / Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7 and 8 functional tests shall verify the truth table. - 4/ \* indicates PDA applies to subgroup 1 and 7. 5/ \*\* see 4.4.1e. - $\overline{\underline{6}}/$ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). 7/ See 4.4.1d. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-91594 | |---------------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>16 | # TABLE IIB. Delta limits at +25°C. | Parameter <u>1</u> / | Device types | |--------------------------|--------------| | | All | | I <sub>CC2</sub> standby | ±5 mA | | IIX, IOZ | ±1 μA | - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RKA levels for device classes Q and V shall be M, D, R, and H and for device class - a. End-point electrical parameters shall be as specified in table II herein. - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device classes Q and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. - PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V. - 6. NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38535, MIL-STD-1331, and as follows: | C | <br>Input terminal capacitance. | |--------------------------------------------|------------------------------------| | C <sub>IN</sub><br>C <sub>out</sub><br>GND | <br>Output terminal capacitance. | | COUT | <br>Ground zero voltage potential. | | | <br>Supply current. | | ‡cc | <br>Input current. | | ¦ΙΧ | <br>Output current. | | ‡oz | <br>Case temperature. | | I CC<br>I IX<br>I OZ<br>T C<br>VCC | <br>Positive supply voltage. | | | | 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. # 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE FROM<br>H TO L | | _///// | CHANGE FROM<br>L TO H | WILL CHANGE FROM<br>L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | | | HIGH<br>IMPEDANCE | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | 6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN under new system | Manufacturing source listing | Document<br><u>Listing</u> | |------------------------------------------------------------|------------------------------|------------------------------|----------------------------| | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML -38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML -38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | # 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-91594 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET | #### APPENDIX ## FUNCTIONAL ALGORITHMS #### 10. SCOPE - 10.1 <u>Scope</u>. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. - 30.2 Algorithm B (pattern 2). - 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-91594 | |------------------------------------------------------|-----------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 20 | ## APPEND 1X ## 30.3 Algorithm C (pattern 3). # 30.3.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. # 30.4 Algorithm D (pattern 4). ## 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-91594 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 21 |