|                                                      |                     |                 |     |      |        |        |         | RE          | evisi | ONS |              |     |      |     |          |             |              |                       |      |    |
|------------------------------------------------------|---------------------|-----------------|-----|------|--------|--------|---------|-------------|-------|-----|--------------|-----|------|-----|----------|-------------|--------------|-----------------------|------|----|
| LTR                                                  |                     |                 |     |      | D      | ESCR   | IPTIC   | N           |       |     |              |     | D.   | ATE | (YR-MO   | -DA)        |              | APPRO                 | OVED |    |
|                                                      |                     |                 |     |      |        |        |         |             |       |     |              |     |      |     |          |             |              |                       |      |    |
| REV<br>SHEET                                         |                     |                 |     |      |        |        |         |             |       |     |              |     |      |     |          |             |              |                       |      |    |
| REV                                                  |                     |                 | -   |      |        |        |         |             |       |     |              |     |      |     |          |             |              |                       |      |    |
| SHEET                                                | 15                  | 16              | 17  | 18   |        |        |         |             |       |     |              |     |      |     |          |             |              |                       |      |    |
| REV STAT                                             |                     |                 |     | RE   | V      |        |         |             |       |     |              |     |      |     |          |             |              |                       |      |    |
| OF SHEETS                                            | S<br>               |                 |     | SH   | EET    |        | 1       | 2           | 3     | 4   | 5            | 6   | 7    | 8   | 9        | 10          | 11           | 12                    | 13   | 14 |
| PMIC N/A                                             |                     |                 |     | PREP | ARED E |        | ph A. I | Kerby       |       | D   | efen:        |     |      |     |          | PPLY<br>454 |              | rer                   |      |    |
|                                                      | ARDI<br>ITAF<br>WIN | <b>X</b>        |     | CHEC | KED BY |        | V. Ng   | uyen        |       |     |              | IRC | JIT, | DI  | GIT      | AL, .       | ADV <i>I</i> | ANCE                  |      |    |
| THIS DRAWIN<br>FOR USE BY A<br>AND AGEN<br>DEPARTMEN | LL DE               | PARTME<br>F THE | NTS |      | OVED E | Mor    | nica L  |             | king  | D-' | <b>LAb</b> E | FL: | IP-F | LOP | WIT      |             | LEAF         | RIGG:<br>R, T'<br>HIC |      | ,  |
| AMSC N/A                                             |                     |                 |     | DRAW | ING #  | APPROV | AL DA   | TE<br>94-03 | -31   | SIZ |              | Γ - | E CO | DF  | <u> </u> | EO          | 62 0         | 321                   |      |    |
| ANGC WA                                              |                     |                 |     | REVI | SION L | EVEL   |         |             | _     | A   |              | (   | 726  |     |          |             | UZ-3         |                       | ,    |    |
|                                                      |                     |                 |     |      |        |        |         |             |       | SHE | ET 1         | OF  | 18   |     |          |             |              |                       |      |    |

DESC FORM 193

JUL **9**1

 $\underline{\texttt{DISTRIBUTION}}\ \ \textbf{STATEMENT}\ \ \textbf{A}. \quad \textbf{Approved for public release; distribution is unlimited}.$ 

5962-E011-94

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN shall be as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (~) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                                                 |
|-------------|----------------|-------------------------------------------------------------------------|
| 01          | 54ABT273       | Octal edge-triggered D-type flip-flop with clear, TTL compatible inputs |

1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                       |
|--------------|-------------------------------------------------------------------------------------------------------------------------|
| М            | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 |
| Q or V       | Certification and qualification to MIL-I-38535                                                                          |

1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835, and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style       |
|----------------|------------------------|------------------|---------------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | Dual-in-line        |
| S              | GDFP2-F20 or CDFP3-F20 | 20               | Flat pack           |
| 2              | CQCC1-N2O              | 20               | Square chip carrier |

1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>2 |

DESC FORM 193A JUL 91

```
1.3 Absolute maximum ratings. 1/2/3/
    -0.5 V dc to +7.0 V dc
                                                             -0.5 \text{ V dc to} + 7.0 \text{ V dc} \frac{4}{}
                                                              -0.5 \text{ V dc to} + 5.5 \text{ V dc} \quad \frac{4}{}
                                                              -18 mA
                                                              -50 mA
                                                              +96 mA
                                                              -65°C to +150°C
                                                              +300°C
    See MIL-STD-1835
                                                              +175°C
    Maximum power dissipation (PD) - - - - - - - - -
                                                              500 mW
1.4 Recommended operating conditions. 2/3/
    +4.5 V dc to +5.5 V dc
                                                              +0.0 V dc to V<sub>CC</sub>
                                                              +0.0 V dc to VCC
                                                              0.8 V
                                                              2.0 V
                                                              -55°C to +125°C
                                                              10 ns/V
    Maximum high level output current (I _{\rm OH}) ----- Maximum low level output current (I _{\rm OL}) -----
                                                              -24 mA
                                                              48 mA
1.5 <u>Digital logic testing for device classes Q and V.</u>
    Fault coverage measurement of manufacturing
      logic tests (MIL-STD-883, test method 5012) - - - -
                                                            XX percent 5/
```

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-93217 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET<br>3 |

# | 9004708 0006981 392 🖿

Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

Unless otherwise noted, all voltages are referenced to GND.

The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C.

<sup>4/</sup> The input and output negative voltage ratings may be exceeded provided that the input and output clamp current ratings are observed.

<sup>5</sup>/ Values will be added when they become available.

#### 2. APPLICABLE DOCUMENTS

2.1 Government specification, standards, bulletin, and handbook. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

**SPECIFICATION** 

MILITARY

MIL-I-38535

- Integrated Circuits, Manufacturing, General Specification for.

**STANDARDS** 

MILITARY

MIL-STD-883

Test Methods and Procedures for Microelectronics.

MIL-STD-973 MIL-STD-1835 Configuration Management.
Microcircuit Case Outlines

BULLETIN

MILITARY

MIL-BUL-103

List of Standardized Military Drawings (SMD's).

HANDBOOK

**MILITARY** 

MIL-HDBK-780

- Standardized Military Drawings.

(Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein.
  - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 <u>Truth table</u>. The truth table shall be as specified on figure 2.
  - 3.2.4 <u>Logic diagram</u>. The logic diagram shall be as specified on figure 3.
- 3.2.5 <u>Ground bounce Load circuit and waveforms</u>. The ground bounce Load circuit and waveforms shall be as specified on figure 4.
- 3.2.6 <u>Switching waveforms and test circuit</u>. The switching waveforms and test circuit shall be as specified on figure 5.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>4 |

DESC FORM 193A JUL 91

**9**004708 0006982 229 **1** 

- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. Test conditions for these specified characteristics and limits are as specified in table I.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535.
- 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 127 (see MIL-I-38535, appendix A).
  - 4. QUALITY ASSURANCE PROVISIONS
- 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan.
- 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table II herein, except that interim electrical tests prior to burn in are optional at the discretion of the manufacturer for device class M.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>5 |

| Test and<br>MIL-STD-883 test            | Symbol            | Test conditions $2/$<br>$-55^{\circ}C \le T_{C} \le +125^{\circ}C$<br>$4.5 \ V \le V_{CC} \le 5.5 \ V$             | Device<br>type | v <sub>cc</sub> | Group A<br>subgroups | Lin | mits <u>3</u> / | Unit                     |
|-----------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------|----------------|-----------------|----------------------|-----|-----------------|--------------------------|
| method 1/                               | <br>              | unless otherwise specified                                                                                         |                | <u> </u>        |                      | Min | Max             | <u> </u>                 |
| High level<br>output voltage<br>3006    | V <sub>ОН</sub> 1 | For all inputs affecting output under test V <sub>IN</sub> = 2.0 V or 0.8 V I <sub>OH</sub> = -3 mA                | All            | 4.5 V           | 1,2,3                | 2.5 |                 | (<br>  <b>v</b><br> <br> |
|                                         | V <sub>OH2</sub>  | For all inputs affecting<br>  output under test<br>  V <sub>IN</sub> = 2.0 V or 0.8 V<br>  I <sub>OH</sub> = -3 mA | ALL            | 5.0 V           | 1,2,3                | 3.0 |                 |                          |
|                                         | V <sub>OH3</sub>  | For all inputs affecting output under test V <sub>IN</sub> = 2.0 V or 0.8 V I <sub>OH</sub> = -24 mA               | All            | 4.5 V           | 1,2,3                | 2.0 |                 |                          |
| Low level<br>output voltage<br>3007     | V <sub>OL</sub>   | For all inputs affecting output under test  V <sub>IN</sub> = 2.0 V or 0.8 V  I <sub>OL</sub> = 48 mA              | ALL            | 4.5 V           | 1,2,3                |     | 0.55            | <br>  V<br> <br>         |
| Negative input<br>clamp voltage<br>3022 | v <sub>IC</sub> - | For input under test I <sub>IN</sub> = -18 mA                                                                      | All            | 4.5 V           | 1,2,3                |     | -1.2            | <br>  V<br>              |
| Off-state leakage<br>current            | IOFF              | For input or output under test  V <sub>IN</sub> or V <sub>OUT</sub> = 4.5 V  All other pins at 0.0 V               | All            | 0.0 V           | 1                    |     | ±100            | μ <b>A</b>               |
| High-state leakage current              | ICEX              | For output under test<br>  V <sub>OUT</sub> = 5.5 V<br>  Outputs at high logic state                               | All            | <br>  5.5 V<br> | 1,2,3                |     | 50              | <br>  μ <b>Α</b><br>     |
| Input current high 3010                 | IIH               | For input under test  VIN = VCC                                                                                    | ALL            | 5.5 V           | 1,2,3                |     | +1.0            | μΑ                       |
| Input current low<br>3009               | IIL               | For input under test  V <sub>IN</sub> = GND                                                                        | ALL            | 5.5 V           | 1,2,3                |     | -1.0            | μΑ                       |
| Output current 3011                     | I <sub>0</sub>    | V <sub>OUT</sub> = 2.5 V                                                                                           | Att            | 5.5 V           | 1,2,3                | -50 | -200            | mA                       |

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>6 |

■ 4804708 0006984 OT1 ■

| Test and<br>MIL-STD-883 test                                   | Symbol              | Test conditions $\frac{2}{}$ / -55°C ≤ T <sub>C</sub> ≤ +125°C 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V      | Device<br>type | V <sub>CC</sub>       | Group A subgroups | Lin   | nits <u>3</u> / | Unit              |
|----------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|----------------|-----------------------|-------------------|-------|-----------------|-------------------|
| method 1/                                                      |                     | unless otherwise specified                                                                          |                | _                     |                   | Min   | Max             |                   |
| Quiescent supply<br>current delta,<br>TTL input levels<br>3005 | Δ1 <sub>CC</sub>    | For input under test  V = 3.4 V  For all other inputs  V = V c or GND                               | ALL            | 5.5 V                 | 1,2,3             |       | 1.5             | πΑ                |
| Quiescent supply<br>current output<br>high<br>3005             | тссн                | VIN = VC OF GND                                                                                     | All            | 5.5 V                 | 1,2,3             |       | 400             | μΑ                |
| Quiescent supply<br>current output<br>low<br>3005              | 1 <sub>CCL</sub>    | VIN = VCA OF GND                                                                                    | ALL            | 5.5 V                 | 1,2,3             |       | 30              | mA                |
| Input capacitance<br>3012                                      | cIN                 | <br>  See 4.4.1b<br>  T <sub>C</sub> = +25°C                                                        | ALL            | 5.0 V                 | 4                 |       | 10.5            | pF                |
| Output<br>capacitance<br>3012                                  | C <sub>OUT</sub>    | See 4.4.1b<br>  T <sub>C</sub> = +25°C                                                              | Ali            | 5.0 V                 | 4                 |       | 17.0            | pF                |
| Low level<br>ground bounce<br>noise                            | V <sub>OLP</sub>    | V <sub>IH</sub> = 3.0 V<br>  V <sub>IH</sub> = 0.0 V<br>  T <sub>A</sub> = +25 °C<br>  See figure 4 | ALL            | 5.0 V                 | 4                 |       | 500             | mV                |
| Low level<br>ground bounce<br>noise                            | V <sub>OLV</sub>    | See 4.4.1c                                                                                          | ALL            | 5.0 V                 | 4                 |       | -1200           | <br>  mV<br> <br> |
| High level<br>V <sub>CC</sub> bounce<br>noise                  | V <sub>ОНР</sub>    |                                                                                                     | ALL            | 5.0 V                 | 4                 |       | 1450            | mV                |
| High level<br>V <sub>CC</sub> bounce<br>noise                  | V <sub>ОНV</sub>    |                                                                                                     | ALL            | 5.0 V                 | 4                 |       | -400            | mV<br>            |
| Functional test                                                | <u> </u>            | V <sub>IL</sub> = 0.8 V<br>  V <sub>IH</sub> = 2.0 V                                                | ALL            | 4.5 V                 | 7,8               | L     | н               | <u> </u>          |
| 3014                                                           |                     | V <sub>IH</sub> = 2.0 V<br>  Verify output V <sub>O</sub><br>  See 4.4.1d                           | ALL            | 5.5 V                 | 7,8               | L     | Н               | <br> <br>         |
| Propagation delay<br>time, CP input<br>to Qn output            | t <sub>PLH1</sub>   | c = 50 pF minimum,<br>  R = 500 $\Omega$ ,<br>  See figure 5                                        | ALL            | 5.0 V                 | 9                 | 2.5   | 6.0             | ns                |
| 3003                                                           | <u>2</u> /<br> <br> | Oce Figure 2                                                                                        |                | 4.5 V<br>and<br>5.5 V | j i               | 2.5   | 7.0             |                   |
| See footnotes at e                                             | nd of tab           | le.                                                                                                 |                |                       |                   |       |                 |                   |
| 1                                                              |                     | ARDIZED<br>Y DRAWING                                                                                | SIZE           |                       |                   |       | 5962-           | 9321              |
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444           |                     |                                                                                                     | REVI           | SION LEV              | EL                | SHEET | 7               |                   |

# 9004708 0006985 T38 **=**

| MIL-STD-883 test                             | Symbol                   | Test conditions 2/<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | Device<br>  type<br>  | v <sub>cc</sub>           | Group A<br> subgroups | •   |           | Unit              |
|----------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------------|-----------------------|-----|-----------|-------------------|
| method <u>1</u> /                            |                          | unless otherwise specified                                                                                             |                       | <u> </u>                  | ļ ,                   | Min | <br>  Max | <u> </u>          |
| Propagation delay<br>time, CP input          | t <sub>PHL1</sub>        | <br>  C <sub>L</sub> = 50 pF minimum,<br>  R <sub>L</sub> = 500Ω,<br>  See figure 5                                    | ALL                   | 5.0 V                     | 9                     | 3.3 | 6.8       | ns                |
| to Qn output <u>8</u> /<br>3003              | See figure 5             |                                                                                                                        | 4.5 V<br>and<br>5.5 V | i i                       | 3.3                   | 7.5 |           |                   |
| Propagat <u>io</u> n delay<br>time, MR input | t <sub>PHL2</sub>        | c <sub>L</sub> = 50 pF minimum,<br>  R <sub>L</sub> = 500Ω,<br>  See figure 5                                          | ALL                   | 5.0 V                     | 9                     | 2.5 | 7.5       | ns                |
| to Qn output<br>3003                         | <u>8</u> /<br> <br> <br> | See figure 5                                                                                                           |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 2.5 | 8.2       |                   |
| Maximum clock                                | f <sub>MAX</sub>         | C <sub>L</sub> = 50 pf minimum,                                                                                        | ALL                   | 5.0 V                     | 9                     | 150 |           | _ MHz             |
| frequency                                    |                          | R = 500α,<br>  See figure 5                                                                                            |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 150 |           |                   |
| Setup time, high,                            | <br>  t <sub>s1</sub>    | c = 5D pF minimum,                                                                                                     | ALL                   | 5.0 v                     | 9                     | 2.0 | <u> </u>  | _ ns              |
| Dn to CP                                     | <u>9</u> /               | c <sub>l</sub> = 50 pF minimum,<br>R <sub>L</sub> = 500Ω,<br>  See figure 5                                            |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 2.0 |           |                   |
| Setup time, low,                             | t <sub>s2</sub>          | $C_L = 50 \text{ pF minimum,}$<br>$R_L = 500\Omega$ ,                                                                  | ALL                   | 5.0 V<br>4.5 V            | 9                     | 2.5 | <u> </u>  | _  ns             |
| DIT TO CF                                    | 2/                       | R <sub>1</sub> = 500Ω,<br>  See figure 5                                                                               |                       | 4.5 V<br>  and<br>  5.5 V | 10,11                 | 2.5 |           | <u> </u>          |
| Hold time, high                              | th                       | C <sub>1</sub> = 50 pF minimum,<br>R <sub>2</sub> = 500Ω,                                                              | ALL                   | 5.0 v                     | 9                     | 1.2 | <u> </u>  | _ ns              |
| or low,<br>Dn from CP                        | 9/                       | R = 500Ω,<br>  See figure 5                                                                                            |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 1.4 |           |                   |
| Clock pulse width,                           | t <sub>w</sub> 1         | <br>  C <sub>_</sub> = 50 pF minimum,                                                                                  | ALL                   | 5.0 V                     |                       | 3.3 | <u> </u>  | _ ns              |
| high or low                                  | 2/                       | RL = 500Ω,<br>See figure 5                                                                                             |                       | 4.5 V<br>  and<br>  5.5 V | 10,11                 | 3.3 |           |                   |
| Master reset                                 | t <sub>w2</sub>          | C = 50 pF minimum,                                                                                                     | ALL                   | 5.0 V                     | 9                     | 3.3 |           | ns                |
| pulse width, low                             | <u>9</u> /               | RL = 500Ω,<br>  See figure 5                                                                                           |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 3.3 |           | <u> </u><br> <br> |
| Re <u>co</u> very time,                      | t <sub>REC</sub>         | c <sub>L</sub> = 50 pF minimum,                                                                                        | ALL                   | 5.0 V                     | 9                     | 2.0 |           | ns                |
| MR to CP                                     | 9/                       | R = 500Ω,<br>See figure 5                                                                                              |                       | 4.5 V<br>and<br>5.5 V     | 10,11                 | 2.0 |           |                   |

See footnotes on next sheet.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>8 |

DESC FORM 193A JUL 91

9004708 0006986 974 📼

#### TABLE I. <u>Electrical performance characteristics</u> - Continued.

- 1/ For tests not listed in the referenced MIL-STD-883 (e.g.  $\Delta I_{CC}$ ), utilize the general test procedure of 883 under the conditions listed herein.
- 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all  $I_{CC}$  and  $\Delta I_{CC}$  tests, where the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. For input terminals not designated,  $V_{IN}$  = GND or  $V_{IN}$   $\geq$  3.0 V.
- 3/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I at 4.5 V ≤ V<sub>CC</sub> ≤ 5.5 V.
- $\underline{4}$ / Not more than one output should be tested at one time, and the duration of the test condition should not exceed one second.
- 5/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at  $v_{IN} = v_{CC}$  -2.1 V (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 1.5 mA, and the preferred method and limits are guaranteed.
- This test is for qualification only. Ground and  $V_{CC}$  bounce tests are performed on a non-switching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture. For the device under test, all outputs shall be loaded with  $500_{\Omega}$  of load resistance and a minimum of 50 pF of load capacitance (see figure 4). Only chip capacitors and resistors shall be used. The output load components shall be located as close as possible to the device outputs. It is suggested, that whenever possible, this distance be kept to less than 0.25 inches. Decoupling capacitors shall be placed in parallel from  $V_{CC}$  to ground. The values of these decoupling capacitors shall be determined by the device manufacturer. The low and high level ground and  $V_{CC}$  bounce noise is measured at the quiet output using a 1 GHz minimum bandwidth oscilloscope with a  $50_{\Omega}$  input impedance.

The device inputs shall be conditioned such that all outputs are at a high nominal  $V_{OH}$  level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at  $V_{OH}$  as all other outputs possible are switched from  $V_{OH}$  to  $V_{OL}$ .  $V_{OHV}$  and  $V_{OHP}$  are then measured from the nominal  $V_{OH}$  level to the largest negative and positive peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from  $V_{OI}$  to  $V_{OH}$ .

The device inputs shall be conditioned such that all outputs are at a low nominal  $V_{OL}$  level. The device inputs shall then be conditioned such that they switch simultaneously and the output under test remains at  $V_{OL}$  as all other outputs possible are switched from  $V_{OL}$  to  $V_{OH}$ .  $V_{OLP}$  and  $V_{OLV}$  are then measured from the nominal  $V_{OL}$  level to the largest positive and negative peaks, respectively (see figure 4). This is then repeated with the same outputs not under test switching from  $V_{OH}$  to  $V_{OL}$ .

- 7/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. After incorporating allowable tolerances per MIL-STD-883, V 

  1 = 0.4 V and V 

  1 H = 2.4 V. For outputs, L ≤ 0.8 V, H ≥ 2.0 V.
- 8/ For propagation delay tests, all paths must be tested.
- 9/ This test is guaranteed, if not tested, to the limits specified in table I herein.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>9 |

DESC FORM 193A JUL 91

| Device type                                                                                                 | 01                                                          |
|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Case outlines                                                                                               | R,S,2                                                       |
| Terminal<br>number                                                                                          | Terminal<br>symbol                                          |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | MR QO DO D1 Q1 Q2 D3 Q3 GND CP Q4 D4 D5 Q5 Q6 D6 D7 Q7 V CC |

| Pin descriptions |                                           |  |
|------------------|-------------------------------------------|--|
| Terminal symbol  | Description                               |  |
| Dn ( n = 0 to 7) | Data inputs                               |  |
| СР               | Clock pulse input<br>(active rising edge) |  |
| MR               | Master reset input (active low)           |  |
| Qn ( n = 0 to 7) | Data outputs                              |  |

FIGURE 1. Terminal connections.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93217  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>10 |

9004708 0006988 747 📟

|    | Inputs |    | Outputs |
|----|--------|----|---------|
| MR | CP     | Dn | Qn      |
| L  | х      | Х  | L       |
| Н  | 1      | h  | н       |
| Н  | 1      | ι  | L       |
| н  | L      | Х  | Q()     |

H = High voltage level

L = Low voltage level

X = Irrelevant

1 = Low-to-high clock transition

l = Low voltage level one setup time prior to the high-to-low clock transition

h = High voltage level one setup time prior to the high-to-low clock transition

QO = The level on Qn before the indicated steady-state input conditions were established

FIGURE 2. Truth table.



FIGURE 3. Logic diagram.

| STANDARDIZED MILITARY DRAWING                        | SIZE<br>A |                | 5962-93217  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>11 |

DESC FORM 193A JUL 91

### **9**004708 0006989 683 **111**



#### NOTES:

- C<sub>1</sub> includes a 47 pF chip capacitor (-0 percent, +20 percent) and at least 3 pF of equivalent capacitance from the test jig and probe.
- 2.  $R_L = 450 \Omega$  ±1 percent, chip resistor in series with a  $50 \Omega$  termination. For monitored outputs, the  $50 \Omega$  termination shall be the  $50 \Omega$  characteristic impedance of the coaxial connector to the oscilloscope.

3. Input signal to the device under test:

a.  $V_{\rm IN} = 0.0$  V to 3.0 V; duty cycle = 50 percent;  $f_{\rm IN} \ge 1$  MHz. b.  $t_{\rm r}$ ,  $t_{\rm f} = 3$  ns  $\pm 1.0$  ns. For input signal generators incapable of maintaining these values of  $t_{\rm r}$  and  $t_{\rm f}$ , the 3.0 ns limit may be increased up to 10 ns, as needed, maintaining the  $\pm 1.0$  ns tolerance and guaranteeing the results at 3.0 ns  $\pm 1.0$  ns; skew between any two switching inputs signals ( $t_{\rm sk}$ ):  $\leq 250$  ps.

FIGURE 4. Ground bounce load circuit and waveforms.

| STANDARDIZED MILITARY DRAWING DEFENSE FLECTRONICS SUPPLY CHARED | SIZE<br>A |                | 5962-93217 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444            |           | REVISION LEVEL | SHEET      |
|                                                                 |           |                | 12         |

DESC FORM 193A JUL 91

# ■ 9004708 0006990 3T5 **■**





FIGURE 5. Switching waveforms and test circuit

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET      |

9004708 0006991 231



STANDARDIZED
MILITARY DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER
DAYTON, OHIO 45444

SIZE
A

REVISION LEVEL SHEET

DESC FORM 193A JUL 91

### **--** 9004708 0006992 178 **--**

### 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification.
- 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing.

#### 4.4.1 Group A inspection.

- a. Tests shall be as specified in table II herein.
- b.  $C_{IN}$  and  $C_{OUT}$  shall be measured only for initial qualification and after process or design changes which may affect capacitance.  $C_{IN}$  and  $C_{OUT}$  shall be measured between the designated terminal and GND at a frequency of 1 MHz. This test may be performed at 10 MHz and guaranteed, if not tested, at 1 MHz. The DC bias for the pin under test ( $V_{BIAS}$ ) = 2.5 V or 3.0 V. For  $C_{IN}$  and  $C_{OUT}$ , test all applicable pins on five devices with zero failures.
  - For  $c_{IN}$  and  $c_{OUT}$ , a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same capacitance values when tested in accordance with table I, herein. The device manufacturer shall set a function group limit for the  $c_{IN}$  and  $c_{OUT}$  tests. The device manufacturer may then test one device functional group to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and test conditions specified in table I, herein. The device manufacturers shall submit to DESC-EC the device functions listed in each functional group and the test results for each device tested.
- c. Ground and V<sub>CC</sub> bounce tests are required for all device classes. These tests shall be performed only for initial qualification, after process or design changes which may affect the performance of the device, and any changes to the test fixture. V<sub>OLP</sub>, V<sub>OLY</sub>, V<sub>OHP</sub>, and V<sub>OHP</sub>, shall be measured for the worst case outputs of the device. All other outputs shall be guaranteed, if not tested, to the limits established for the worst case outputs. The worst case outputs tested are to be determined by the manufacturer. Test 5 devices assembled in the worst case package type supplied to this document. All other package types shall be guaranteed, if not tested, to the limits established for the worst case package. The package type to be tested shall be determined by the manufacturer. The device manufacturer will submit to DESC-EC data that shall include all measured peak values for each device tested and detailed oscilloscope plots for each V<sub>OLP</sub>, V<sub>OLY</sub>, V<sub>OHP</sub>, and V<sub>OHY</sub> from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test.

Each device manufacturer shall test product on the fixtures they currently use. When a new fixture is used, the device manufacturer shall inform DESC-EC of this change and test the 5 devices on both the new and old test fixtures. The device manufacturer shall then submit to DESC-EC data from testing on both fixtures that shall include all measured peak values for each device tested and detailed oscilloscope plots for each  $V_{OLP}$ ,  $V_{OLP}$ , and  $V_{OHP}$ , from one sample part per function. The plot shall contain the waveforms of both a switching output and the output under test.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>15 |

DESC FORM 193A JUL 91

**■** 9004708 0006993 004 **■** 

For V<sub>OHP</sub>, V<sub>OHY</sub>, V<sub>OLP</sub>, and V<sub>OLY</sub>, a device manufacturer may qualify devices by functional groups. A specific functional group shall be composed of function types, that by design, will yield the same test values when tested in accordance with table I, herein. The device manufacturer shall set a functional group limit for the V<sub>OHP</sub>, V<sub>OLP</sub>, and V<sub>OLY</sub> tests. The device manufacturer may then test one device function from a functional group to the limits and conditions specified herein. All other device functions in that particular functional group shall be guaranteed, if not tested, to the limits and conditions specified in table I, herein. The device manufacturers shall submit to DESC-EC the device functions listed in each functional group and test results, along with the oscilloscope plots, for each device tested.

d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein).

TABLE II. <u>Electrical test requirements</u>.

| Test requirements                                 | Subgroups (in accordance with MIL-STD-883, TM 5005, table I) | Subgr<br>(in accord<br>MIL-I-38535 | nce with                                 |  |
|---------------------------------------------------|--------------------------------------------------------------|------------------------------------|------------------------------------------|--|
|                                                   | Device<br>class M                                            | <br>  Device<br>  class Q          | <br>  Device<br>  class V                |  |
| Interim electrical parameters (see 4.2)           |                                                              | 1                                  | 1                                        |  |
| Final electrical parameters (see 4.2)             | 1/ 1, 2, 3, 7,<br>8, 9, 10, 11                               | 1/ 1, 2, 3, 7,<br>8, 9, 10, 11     | <u>2</u> / 1, 2, 3, 7,<br>  8, 9, 10, 11 |  |
| Group A test<br>requirements (see 4.4)            | 1, 2, 3, 4, 7,<br>8, 9, 10, 11                               | 1, 2, 3, 4, 7,<br>8, 9, 10, 11     | 1, 2, 3, 4, 7,<br>8, 9, 10, 11           |  |
| Group C end-point electrical parameters (see 4.4) | 1, 2, 3                                                      | 1, 2, 3                            | 1, 2, 3, 4, 7, 8, 9, 10, 11              |  |
| Group D end-point electrical parameters (see 4.4) | 1, 2, 3                                                      | 1, 2, 3                            | 1, 2, 3                                  |  |
| Group E end-point electrical parameters (see 4.4) | 1, 7, 9                                                      | 1, 7, 9                            | 1, 7, 9                                  |  |

<sup>1/</sup> PDA applies to subgroup 1.

4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein.

| STANDARDIZED<br>MILITARY DRAWING                     | SIZE<br>A |                | 5962-93217  |
|------------------------------------------------------|-----------|----------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>16 |

DESC FORM 193A JUL 91

■ 9004708 0006994 T40 **■** 

<sup>2/</sup> PDA applies to subgroups 1 and 7.

- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
  - b.  $T_{\Delta} = +125^{\circ}C$ , minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
- 4.4.3 <u>Group D inspection</u>. Group D inspection shall be in accordance with table IV of method 5005 of MIL-STD-883. End-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, R, and H and for device class M shall be M and D.
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.
  - 4.5 Methods of inspection. Methods of inspection shall be specified as follows:
- 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal.
  - PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.

| STANDARDIZED  MILITARY DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-93217  |
|---------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                       |           | REVISION LEVEL | SHEET<br>17 |

**-** 9004708 0006995 987 **-**

- 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5765, or telephone (513) 296-5377.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-I-38535 and MIL-STD-1331.

GND - - - - - - - - - - Ground zero voltage potential.

I CC - - - - - - - - - - - - - Guiescent supply current.

IIL - - - - - - - - - - - Input current low.

IIH - - - - - - - - - - - Input current high.

TC - - - - - - - - - - - - - Ambient temperature.

VA - - - - - - - - - - - Positive supply voltage.

CCC - - - - - - - - - - - Negative input clamp voltage.

6.6 One part — one part number system. The one part — one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria.

| Military documentation format                               | Example PIN<br>under new system | Manufacturing source listing | Document<br>Listing |
|-------------------------------------------------------------|---------------------------------|------------------------------|---------------------|
| New MIL-H-38534 Standardized Military<br>Drawings           | 5962-XXXXXZZ(H or K)YY          | QML-38534                    | MIL-BUL-103         |
| New MIL-1-38535 Standardized Military<br>Drawings           | 5962-XXXXXZZ(Q or V)YY          | QML-38535                    | MIL-BUL-103         |
| New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings. | 5962-XXXXXZZ(M)YY               | MIL-BUL-103                  | MIL-BUL-103         |

### 6.7 Sources of supply.

- 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing.
- 6.7.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC.

| STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-93217  |
|------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                    | -         | REVISION LEVEL | SHEET<br>18 |

DESC FORM 193A JUL 91

**9**004708 0006996 813 **11**