| | | | | | | | | | REVIS | SIONS | | | | | | | | | | | |-------------------------|-------------|----------|------------------|------|--------|----------|--------|-------------|-------|---------------------------------------------------------------------------------------------------------------|----------|-------|--------------|------|-------|------|-------|------|----|----| | LTR | DESCRIPTION | | | | | | | | | D | ATE ( | R-MO- | DA) | | APP | ROVE | ) | | | | | l | | | | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ji | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | 1 | | | | | REV | | | | | | | | | | | | | | | | | 1 | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | | | | | | | | | | | | | - | | | | REV STATUS<br>OF SHEETS | 3 | | | RE | | | | | | | | | | | | | | | | | | | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PARED | | | | | | | | | | | | | | | | | STAN | ID A | <u> </u> | - | | Kenne | ith Rice | • | | | | DE | EFENS | SE ELI<br>DA | ECTR | ONICS | SUP | PLY C | ENTE | R | | | | | | _ | CHE | CKED | BY | | | | DAYTON, OHIO 45444 | | | | | | | | | | | | MICRO | | | UII Jeff Bowling | | | | | | | | | | | | | | | | | | | DRAWING APPROVED BY | | | MIC | ROC | RCU | T, ME | MOF | Y, DI | ĢĮŢĄ | L,_, ,, | <b>.</b> | | | | | | | | | | | THIS DRAWIN<br>FOR US | G IS A | VAILAI | BLE | | Michae | | rye | | | MICROCIRCUIT, MEMORY, DIGITAL,<br>CMOS, ELECTRICALLY ALTERABLE FLASH<br>PROGRAMMABLE LOGIC DEVICE, MONOLITHIC | | | HIC | | | | | | | | | DEPAR<br>AND AGEN | RTMEN | TS | | DBA | VING A | NDD00 | )/A/ 5 | | | SILICON SILICON | | | | | | | | | | | | DEPARTMEN | TOF | EFEN | SE | DIV | WING A | 96-0 | 3-14 | MIE | | | | | | | | | | | | | | AMSC I | M/A | | | DEV/ | SION L | EVE | | <del></del> | | SIZE | | | E COD | | | 59 | 62- | 947 | 13 | | | AMISCI | <b>V</b> | | | NEVI | SION L | .cveL | | | | <del> </del> | ` | 0 | <u>726</u> | 0 | | | | · | | | | | | | | | | | | | | SHE | ET | 1 | • | OF | 19 | • | | | | | | DESC FORM 193 | 3 | | | | | · · | | | | | | | | | | | | | | | JUL 94 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E276-96 | - | | | |---|-------|---| | • | SCOPE | - | | | | | - 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | <u>Ioggle Speed (Mhz)</u> | |-------------|----------------|-------------------------|---------------------------| | 01 | 7C374 | 128 Macrocell CPLD | 66 | | 02 | 7C374 | 128 Macrocell CPLD | 83 | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class #### Device requirements documentation Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|----------------| | X | CMGA15-P84C | 84 | Pin grid array | | Y | GQCC1-J84 | 84 | | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. #### 1.3 Absolute maximum ratings. 1/ | Supply voltage range (V <sub>CC</sub> ) | | |------------------------------------------------------------------------------------------|---| | Lead temperature (soldering, 10 seconds) +260°C +260°C | | | Thermal resistance, junction-to-case (θ): | | | Thermal resistance, junction-to-case (0 <sub>JC</sub> ): Case outline X and Y | | | Junction temperature (T <sub>1</sub> ) +175°C 4/ | | | Junction temperature (T <sub>1</sub> ) +175°C 4/ Storage temperature range65°C to +150°C | | | Endurance 25 erase/write cycls (minimum | ) | | Data retention | | - 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - Minimum dc input voltage is -0.5 V, which may overshoot to -2.0 V for periods less than 20 ns. Maximum dc voltage on output pins is $V_{CC}$ + 0.5 V, which may overshoot to +7.0 V for periods less than 20 ns under load conditions. 3/ Must withstand the added $P_D$ due to short circuit test (e.g., IOS). 4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions - in accordance with method 5004 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>2 | ## 1.4 Recommended operating conditions. 5/ -55°C to +125°C +4.5 V dc minimum to +5.5 V dc maximum 0 V dc 2.2 V dc minimum 0.8 V dc maximum 100 ns maximum 100 ns maximum 1.5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012)-----6/ percent 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. SPECIFICATION MILITARY MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. HANDROOKS MILITARY MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following documents form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 -Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Blvd., Arlington, 22201. (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) All voltage values in this drawing are with respect to Ves. Values will be added when they become available. SIZE STANDARD Α 5962-94713 MICROCIRCUIT DRAWING **DEFENSE ELECTRONICS SUPPLY CENTER REVISION LEVEL** SHEET **DAYTON, OHIO 45444** 3 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on and figure 1. - 3.2.3 Truth table. The truth table shall be as specified in figure 2. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M.</u> For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). - 3.11 <u>Processing CPLDs</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.11.1 <u>Frasure of CPLDs</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.6 herein. - 3.11.2 <u>Programmability of CPLDs</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.7 herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 4 | - 3.11.3 <u>Verification of erasure or programmed CPLDs</u>. When specified, devices shall be verified as either programmed (see 4.7 herein) to the specified pattern or erased (see 4.6 herein). As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.12 <u>Endurance</u>. A reprogrammability test shall be completed as part of the vendor's reliability monitor. This reprogrammability test shall be done only for initial characterization and after any design or process changes which may affect the reprogrammability of the device. The methods and procedures may be vendor specific, but shall be under document control and shall be made availabe upon request. - 3.13 <u>Data Retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process changes which may affect data retention. The methods and procedures may be vendor specific, but shall guarantee the number of years listed in section 1.3 herein over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the acquiring or preparing activity, along with the test data. #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (pre-burn-in) electrical parameters through interim (post-burn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. Prior to burn-in, the devices shall be programmed (see 4.7 herein) with a checkerboard pattern or equivalent (manufacturers at their option may employ an equivalent pattern provided it is topologically true alternating bit pattern). The pattern shall be read before and after burn-in. Devices having bits not in the proper state after burn-in shall constitute a device failure and shall be removed from the lot. The manufacturer as an option may use built-in test circuitry by testing the entire lot to verify programmability and AC performance without programming the user array. - c. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class M the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - d. Interim and final electrical test parameters shall be as specified in table IIA herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and Y</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 5 | TABLE I. <u>Electrical performance characteristics</u>. | Test Symbol | | Conditions<br>4.5 V < V <sub>CO</sub> < 5.5 V | Group A<br>Subgroups | Device<br>type | Li | Unit | | |----------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|----------|----| | | | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>-55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | Jungi vupa | Cype | Min | Max | | | High Level output<br>voltage | НО | V <sub>CC</sub> = 4.5 V, V <sub>IL</sub> = 0.8V<br>I <sub>OH</sub> = -2.0 mA, V <sub>IH</sub> = 2.0 V | 1,2,3 | ALL | 2.4 | | V | | Łоы level output<br>voltage | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 12.0V<br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.0 V | 1,2,3 | ALL | | 0.5 | ٧ | | High level input<br>voltage <u>1</u> / | V <sub>IH</sub> | | 1,2,3 | ALL | 2.0 | 7.0 | ٧ | | Low level input voltage | v <sub>IL</sub> | | 1,2,3 | ALL | 0.5 | 0.8 | ν | | Input leakage current | IIX | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = 0 V<br>and 5.5 V | 1,2,3 | All | -10 | +10 | μΑ | | Output leakage current | <sup>I</sup> oz | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = output<br>disabled and 5.5 V | 1,2,3 | Att | -50 | +50 | μΑ | | Output short circuit current 2/ 3/ | Ios | v <sub>CC</sub> = 5.5 v, v <sub>OUT</sub> = 0.5 v | 1,2,3 | All | -30 | -90, | mA | | Power supply current | Icc | V <sub>CC</sub> = 5.5 V, I <sub>QUI</sub> = 0 mA,<br>VIN = 0 V and 5.5 V<br>f = 1.0 MHz | 1,2,3 | All | | 370 | mA | | Input capacitance 2/ | CIN | See 4.4.1e | 4 | ALL | | 10 | pF | | Output capacitance 2/ | C <sub>OUT</sub> | See 4.4.1e | 4 | ALL | | 12 | pF | | Functional test | | See 4.4.1c | 7,8A,8B | ALL | | | | | Input to combinatorial output 5/ | t <sub>PD</sub> | See figures 3 and 4<br>(circuit A) | 9,10,11 | 01 | | 20 | ns | | | ļ | | | 02 | | 15 | | | Input to output through transparent input or output latch 5/6/ | <sup>t</sup> PDL | | | 01 | | 22 | ns | | output taten 27 g/ | | | | 02 | | 18 | | | Input to output through transparent input or | t <sub>PDLL</sub> | | | 01 | | 24 | ns | | output latches 5/ 6/ | | | | 02 | | 19 | | | Input to output enable 5/6/ | <sup>t</sup> EA | See figures 3 and 4 (circuit 8) | | 01 | | 24 | ns | | Input to output disable | - | | | 02 | | 19 | _ | | 5/ 6/ | <sup>t</sup> ER | | | 01<br>02 | | 24<br>19 | ns | | Clock or Latch enable input High time 2/ 5/ | <sup>t</sup> ⊌H | See figures 3 and 4 (circuit A) | | 01 | 5 | | ns | | | | | | 02 | 4 | | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | | Test Sy | | Symbol Conditions | | Device | vice Limits | | Unit | |-----------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------|-----------|--------|-------------|----------|----------| | | | 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>unless otherwise specified | Subgroups | type | Min | Max | | | Clock or latch enable input low time 2/ 5/ | t <sub>UL</sub> | | 9,10,11 | 01 | 5 | | ns | | mpdc tow time 2/ 3/ | | See figures 3 and 4<br>(circuit A) | | 02 | 4 | | | | Input register or latch set-up time 5/ | t <sub>IS</sub> | | | 01 | 4 | | ns | | | | | | 02 | 3 | | <u> </u> | | Input register or latch hold time 5/ | <sup>t</sup> IH | | | 01 | 4 | <u> </u> | ns | | Input register clock or | • | | | 02 | 3 | | <b></b> | | latch enable to combinatorial output | f1CO | | | 01 | | 24 | ns | | Input register clock or | - | | | 02 | | 19 | | | through transparent output latch 5/6/ | t I COL | | | 01 | | 26 | ns | | | | | | 02 | | 21 | | | Clock or latch enable to output 5/ | <sup>t</sup> co | | | 01 | | 10 | ns | | | | | | 02 | | 8 | 1 | | Register or latch data hold time 5/ | t <sub>H</sub> | | | ALL | 0 | | ns | | Set-up time from input<br>to clock or latch | ts | | | 01 | 10 | 1 | ns | | enable <u>5/</u> | | | | 02 | 8 | | | | Set-up time from input<br>through transparent<br>latch to output | <sup>t</sup> sL | | | 01 | 20 | | ns | | register clock or latch enable 5/6/ | | | | 02 | 15 | | 1 | | Output clock or latch enable to output delay | t <sub>CO2</sub> | | | 01 | | 24 | ns | | (through memory array)<br>5/ 6/ | | | | 02 | | 19 | | | Output clock or latch<br>enable to output clock<br>or latch enable | tscs | | | 01 | 15 | | ns | | (through memory array)<br>5/6/ | | | | 02 | 12 | | | | Hold time for input<br>through transparent<br>latch from output<br>register clock or latch<br>enable 5/6/ | t <sub>HL</sub> | | | ALL | 0 | | ns | See footnotes at end of table. STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-94713 | |------------------|----------------|------------| | | REVISION LEVEL | SHEET<br>7 | | | TABLE I | . Electrical performance characte | eristics - Co | ontinued. | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|---------------|-----------|------|------|----------| | Test | Symbol | Conditions | Group A | Device | Li | mits | Unit | | | | 4.5 V $\leq$ V <sub>CC</sub> $\leq$ 5.5 V<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C<br>unless otherwise specified | Subgroups | type | Min | Max | | | Maximum frequency with internal feedback in output register mode | f <sub>MAX1</sub> | See figures 3 and 4<br>(circuit A) | 9,10,11 | 01 | 66 | | MHz | | output register mode<br>(least of 1/t <sub>SCS</sub> , 1/(t <sub>S</sub><br>, 1/t <sub>H</sub> ), or 1/t <sub>CO</sub> ) <u>2</u> /<br>5/ | | <u>'</u> | | 02 | 83 | | | | Maximum frequency data path in output register/latched mode | f <sub>MAX2</sub> | | | 01 | 100 | | | | (lesser of 1/(t <sub>HI</sub> +<br>t <sub>HI</sub> ), 1/(t <sub>S</sub> + t <sub>H</sub> ), or<br>1/t <sub>CO</sub> ) 2/ 2/ | | | | 02 | 125 | | | | Maximum frequency with external feedback (lesser of 1/(t <sub>CO</sub> + | f <sub>MAX3</sub> | | | 01 | 50 | | | | t <sub>s</sub> ),or 1/(t <sub>WL</sub> + t <sub>WH</sub> )<br>2/5/ | | ! | | 02 | 67.5 | | | | Maximum frequency in pipelined mode (least of 1/(t <sub>CO</sub> + t <sub>IS</sub> ), 1/t <sub>ICS</sub> , 1/(t <sub>WL</sub> + t <sub>WH</sub> ), | f <sub>MAX4</sub> | | | 01 | 66.6 | | | | 1/t <sub>ICS</sub> , 1/(t <sub>WL</sub> + t <sub>WH</sub> ),<br>1/(t <sub>IS</sub> + t <sub>IH</sub> ), or<br>1/t <sub>SCS</sub> ) 2/5/ | | | | 02 | 83.3 | | | | Output data stable from | t <sub>OH</sub> - | ! | | All | 0 | | ns | | Input register clock to output register clock | t <sub>ICS</sub> | | | 01 | 15 | | ns | | 6/ | | | 1 | 02 | 12 | | <u> </u> | | Asynchronous preset width 2/5/6/ | t <sub>PW</sub> | | | 01 | 20 | | ns | | #rusii <u>y y</u> y | | | 1 | 02 | 15 | | | | Asynchronous preset recovery time 2/5/6/ | t <sub>PR</sub> | | | 01 | 22 | | ns | | 10001017 0 | J | | <b>l</b> ' | 02 | 17 | ] | <u> </u> | | Asynchronous preset to output 5/6/ | t <sub>PO</sub> | 1 | 1 | 01 | | 26 | ns | | | | 1 | 1 | 02 | | 21 | | | Asynchronous reset width 5/ 6/ | t <sub>RW</sub> | | 1 | 01 | 20 | | ns | | | | | 1 | 02 | 15 | | ! | | Asynchronous reset recovery time 5/6/ | t <sub>RR</sub> | | 1 | 01 | 22 | | ns | | | | | 1 | 02 | 17 | | | | Asynchronous reset to output 5/6/ | t <sub>RO</sub> | | 1 | 01 | | 26 | ns | | | | | 1 1 | 02 | Ī] | 21 | | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 SIZE A 5962-94713 REVISION LEVEL SHEET 8 DESC FORM 193A JUL 94 See footnotes at end of table. ## TABLE I. <u>Electrical performance characteristics</u> - Continued. - 1/ These are absolute values with respect to device ground, and all overshoots due to system or tester noise are included. - 2/ Tested initially and after any design or process changes that affect this parameter. - 3/ Not more than one output should be tested at a time. Duration of the short circuit should not exceed 1 second. $V_{OUT} = 0.5 \text{ V}$ has been chosen to avoid test problems caused by tester ground degradation. - 4/ Measured with 16-bit counter programmed into each logic block. - 2/ All AC parameters are measured with 16 outputs switching. - May not be tested but shall be guaranteed to the limits specified in table 1. - $\mathcal{U}$ This specification is intended to guarantee interface compatibility with the other members of the device family, contact manufacturer for additional information. - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). #### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M subgroups 7, 8A and 8B tests shall consist of verifying functionality of the device. These tests form a part of the vendors test tape and shall be maintained and available upon request. For device classes Q and V subgroups 7, 8A and 8B shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's technical review board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on 5 devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference. - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is three devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.2.1 Additional criteria for device class M . Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes M the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>9 | | | Case | outli | ne X | | |--------------------------------------------------------------------------------------------|-----------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------| | Device<br>type | ALL | | Device<br>type | ALL | | Terminal<br>number | Terminal<br>symbol | | Terminal<br>number | Terminal<br>symbol | | A12 A34 A56 A7 A89 A10 B1 B23 B4 B56 B78 B90 B11 C12 C11 D1 D10 D11 E2 E39 E11 F12 F10 F11 | I/O | | G1<br>G2<br>G3<br>G9<br>G10<br>H10<br>H11<br>J1<br>J10<br>J11<br>K2<br>K4<br>K5<br>K7<br>K89<br>K10<br>L11<br>L2<br>L4<br>L10<br>L11 | CLK/I<br>I/O<br>GND<br>CLK/I<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I/O<br>I | FIGURE 1. <u>Ierminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>10 | Case outline Y | Device<br>type | All | Device<br>type | All | Device<br>type | ALL | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------| | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | GND VCC 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 | 29<br>30<br>31<br>32<br>33<br>34<br>35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>52<br>53<br>54<br>55<br>56 | I/O | 57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68<br>69<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>80<br>81<br>82<br>83<br>84 | 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 CLK/1 V GNB CLK/1 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1/0 1 | FIGURE 1. <u>Terminal connections</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>11 | | | Truth table | | | | | |-------|-------------|-----|--|--|--| | Input | Input pins | | | | | | I/CLK | I | 1/0 | | | | | Х | х | Z | | | | #### NOTES: - 1. X = Don't care 2. Z = High imedance FIGURE 2. Truth table (unprogrammed). NOTE: INCLUDING SCOPE AND JIG (MINIMUM VALUES). FIGURE 3. Output load circuits and test conditions. 136A ~~~~ 0 2 . 13 V | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET <b>12</b> | ## **Test Waveforms** | PARAMETER | ν <sub>x</sub> | OUTPUT WAVEFORM - MEASUREMENT LEVEL | |--------------------|------------------|--------------------------------------| | tER(-) | 1.5 V | v <sub>OH</sub> 0.5 v v <sub>X</sub> | | t <sub>ER(+)</sub> | 2.6 V | V <sub>OL</sub> | | tea(+) | 1.5 V | V <sub>X</sub> | | tea(-) | V <sub>thc</sub> | v <sub>X</sub> 0.5 v v <sub>OL</sub> | ## input puises FIGURE 3. Output load circuits and test conditions - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------|------------------|----------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>13 | # ASYNCHRONOUS PRESET tpw. INPUT tpo. REGISTERED INPUT CLOCK POWER-UP RESET WAVEFORM **VCC** POWER SUPPLY 90% VOLTAGE 10%\_ t POR REGISTERED ACTIVE LOW OUTPUTS . ts CLOCK tpor MAX = 1 As <sup>t</sup>WL OUTPUT ENABLE/DISABLE INPUT - ter ➡ tEA **OUTPUTS** FIGURE 4. <u>Switching waveforms</u> - Continued. SIZE **STANDARD** 5962-94713 Α MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 **REVISION LEVEL** SHEET 17 TABLE IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line | Test | Subgroups (in accordance with MIL-STD-883, method 5005, table I) | Subgr<br>(in accord<br>MIL-PRF-3853 | oups<br>ance with<br>5. table III) | |------|-----------------------------------------------|------------------------------------------------------------------|-------------------------------------|------------------------------------| | no. | requirements | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9<br>or<br>2,8A,10 | | 2 | Static burn-in<br>(method 1015) | Not<br>Required | Not<br>Required | Required | | 3 | Same as line 1 | | | 1*,7* Δ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | 1*,2,3,7*,<br>8A,8B,9,10,<br>11 | | 6 | Group A test<br>requirements | 1,2,3,4**,7,<br>8A,8B,9,10, | 1,2,3,4**,7,<br>8A,8B,9,10,<br>11 | 1,2,3,4**,7,<br>8A,8B,9,10, | | 7 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B,9,<br>10,11 Δ | | 8 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | | 9 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | Blank spaces indicate tests are not applicable. \*\* see 4.4.1e. 7/ See 4.4.1d. TABLE IIB. Delta limits at +25°C. | Parameter 1/ | Device types | | |-----------------|----------------------------------------|--| | | ALL | | | <sup>1</sup> oz | ±10% of the specified value in table I | | | IIX | ±10% of the specified value in table I | | <sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ . | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-94713 | |---------------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>18 | Any or all subgroups may be combined when using high-speed testers. Subgroups 7 and 8 functional tests shall verify the truth table. \* indicates PDA applies to subgroup 1 and 7. A indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, L, R, F, G, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = +25^{\circ}\text{C} \pm 5^{\circ}\text{C}$ , after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after life test perform final electrical parameter tests, subgroups 1, 7, and 9. - 4.6 <u>Frasure procedures</u>. Erasure procedures shall be as specified by the device manufacturer and shall be made available upon request. - 4.7 <u>Programming procedures</u>. The programming procedures shall be as specified by the device manufacturer and shall be made available upon request. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - A NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-SID-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535, MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> | | 5962-94713 | |------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>19 |