| LTR | | | | | | | | P | EVISIO | ONS | | | | | | | | | | | |---------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------|-------------|-------------------|---------------------------|----------------------------------------------------|--------------|----------------|--------|------------------------------|-----------------|--------------------|------------|------------------------------------|---------------------|---------------------------------------|------------------------------------|-------------------------------|---------|------| | LIN. | DESCRIPTION | | | | | | | | DA | TE (YF | R-MO-D | (A) | | APPROVED | | | | | | | | Α | Add Radiation Hardness Assurance limits. Editorial changes | | | | through | out - ja | k. | 98-04-20 | | | | Monica L. Poelking | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | T | I | | 1 | Γ | | | | | | | | | | | | | | OHEET | | <del> </del> | | <u> </u> | | ļ | <u> </u> | | | | | | | | | | | | | | | SHEET | ļ | | | | | | | | | | | | | | | | | | | | | REV | А | Α | A | A | A | A | A | | | | | | | | | | | | | | | REV | 15 | A<br>16 | A 17 | 18 | 19 | A 20 | A 21 | | | | | | | | | | | | | | | REV<br>SHEET<br>REV STATUS | 15 | <u> </u> | _ | 18<br>RE | 19 | | 21<br>A | A | A | A | A | A | A | A | A | A | A | A | A | A | | REV | 15 | <u> </u> | _ | 18<br>REV | 19<br>/<br>EET | 20<br>ED BY | 21 | 2 | A 3 | A 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | A 12 | 13 | A 14 | | REV SHEET REV STATUS OF SHEETS PMIC N/A | 15 | 16<br>RD | 17 | 18<br>REV<br>SHE | 19 / EET EPARE | 20<br>ED BY<br>Joseph<br>BY | 21<br>A | 2<br>Dy | | <del> </del> | 5 | 6 | 7<br>ISE S | 8<br>UPPL | 9<br>.Y CE | 10 | 11 | 12<br>UMB | 13 | | | REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICROCIRC THIS DRAWII FOR U DEPA | NDAF<br>CUIT E | 16 PRAW | IIVG<br>BLE | 18 REV SHE | 19 ZEET EPARE Th | 20 BY Joseph omas J | 21<br>A<br>1 | 2<br>by<br>ti | | MIC<br>CM<br>CC | DECROO | CIRC<br>4-BI | OLUITS | UPPL<br>UMB<br>S, DI<br>ESE<br>CHF | 9<br>LY CE<br>US, O | nter<br>ohio<br>AL, Al | 11<br>43216<br>DVAI<br>BINA<br>RES | J12 LUMB 6 NCEI ARY GET, | us<br>O | | | REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICROCIRC THIS DRAWII FOR U DEPA AND AGE DEPARTMEN | NDAF<br>CUIT E<br>NG IS A<br>ISE BY<br>RTMEN | 16 RD PRAW VAILAR ALL ITS OF THE | IIVG<br>BLE | 18 REY SHE PR CHE | 19 CEET EPARE Th PROVE | ED BY<br>Joseph<br>BY<br>omas J<br>D BY<br>onica L | A. Kert | 2<br>ti<br>ing | | MIC<br>CM<br>CC<br>CC<br>SIL | D CROOLOS, OUNT | CIRC<br>4-BI | OLUITS | UPPL<br>UMB<br>S, DI<br>ESE<br>CHF | 9<br>LY CE<br>US, O | INTER<br>OHIO<br>AL, AI<br>BLE<br>DUS | 11<br>43216<br>DVAI<br>BINA<br>RES | J12 LUMB 6 NCEI ARY GET, | us<br>O | | DSCC FORM 2233 APR 97 <u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited. 5962-E229-98 SHEET 1 OF 21 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example. - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows: | Device type | Generic number | Circuit function | |---------------|----------------|------------------------------------------------------| | 01 <u>1</u> / | 54ACT163 | 4-bit presettable binary counter, synchronous reset, | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as listed below. Device class Device requirements documentation М Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | E | GDIP1-T16 or CDIP2-T16 | 16 | Dual-in-line | | F | GDFP2-F16 or CDFP3-F16 | 16 | Flat pack | | 2 | CQCC1-N20 | 20 | Square leadless chip carrier | - 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - $\underline{1}$ / Due to internal noise problems, device type 01 does not meet the minimum $V_{IH}$ threshold limit that is characteristic of this technology family. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962- <del>9</del> 1723 | |----------------------------------|------------------|----------------|-------------------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 2 | DSCC FORM 2234 | 1.3 Absolute maximum ratings. 1/2/ | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supply voltage range ( $V_{CC}$ ) Input voltage range Output voltage range DC input diode current ( $I_{IK}$ ) ( -0.5 V $\leq$ V $_{IN} \leq$ V $_{CC}$ + 0.5 V) DC output diode current ( $I_{OK}$ ) ( -0.5 V $\leq$ V $_{OUT} \leq$ V $_{CC}$ + 0.5 V) DC output current ( $I_{OUT}$ ) (per output pin) DC V $_{CC}$ or GND current ( $I_{CC}$ , $I_{GND}$ ) (per pin) Maximum power dissipation ( $I_{CD}$ ) Storage temperature range ( $I_{STG}$ ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case ( $\Theta_{JC}$ ) Junction temperature ( $I_{JD}$ ) | -0.5 V dc to Vcc + 0.5 V dc 2/<br>-0.5 V dc to Vcc + 0.5 V dc 2/<br>±20 mA<br>±20 mA<br>±250 mA<br>±250 mA<br>500 mW<br>-65°C to +150°C<br>See MIL-STD-1835 | | 1.4 Recommended operating conditions. 1/2/5/ | | | Supply voltage range (Vcc) Input voltage range (V <sub>IN</sub> ) Output voltage range (Vout) Maximum low level input voltage (V <sub>IL</sub> ) Minimum high level input voltage (V <sub>IH</sub> ) Case operating temperature range (Tc) Input edge rate (△v/△t) maximum (from V <sub>IN</sub> = 0.8 V to 2.0 V, 2.0 V to 0.8 V) Maximum high level output current (IoH) Maximum low level output current (IoL) | . +0.0 V dc to V <sub>CC</sub><br>. +0.0 V dc to V <sub>CC</sub><br>. 0.8 V dc<br>. 3.0 V dc 6/<br>55°C to +125°C<br>. 125 mV/ns<br>24 mA | | Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing | | | logic tests (MII -STD-883, test method 5012) | YY paraget 7/ | - 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - 2/ Unless otherwise noted, all voltages are referenced to GND. - For packages with multiple Vcc and GND pins, this value represents the maximum total current flowing into or out of all Vcc and GND pins. - 4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. - Unless otherwise specified, the values listed above shall apply over the full Vcc and Tc recommended operating range. - 6/ For dynamic operation, a V<sub>IH</sub> level between 2.0 and 3.0 V may be recognized by this device as a high logic level input. For static operation, a V<sub>IH</sub> ≥ 2.0 V will be recognized by this device as a high logic level input. Users are cautioned to verify that this will not affect their system. - 7/ Values will be added when they become available from the qualified source. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-91723 REVISION LEVEL A SHEET 3 DSCC FORM 2234 # 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. #### **SPECIFICATION** # **DEPARTMENT OF DEFENSE** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### **STANDARDS** ## DEPARTMENT OF DEFENSE MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard For Microcircuit Case Outlines. ## **HANDBOOKS** ## DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. # **ELECTRONIC INDUSTRIES ASSOCIATION (EIA)** JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. JEDEC Standard No. 20 - Standardized for Description of 54/74ACXXXX and 54/74ACTXXXX Advanced High-Speed CMOS Devices. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Eye Street, NW, Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational services.) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. | STANDARD | |---------------------------------------| | MICROCIRCUIT DRAWING | | <b>DEFENSE SUPPLY CENTER COLUMBUS</b> | | COLUMBUS, OHIO 43216-5000 | | SIZE<br><b>A</b> | | 5962-91723 | |------------------|---------------------|------------| | | REVISION LEVEL<br>A | SHEET 4 | DSCC FORM 2234 ## 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1,2,4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.4.5 State diagram. The state diagram shall be as specified on figure 4. - 3.2.6 Ground bounce waveforms and test circuit. The ground bounce waveforms and test circuit shall be as specified on figure 5. - 3.2.7 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 6. - 3.2.8 Radiation exposure circuit. The radiation exposure circuit shall be as specified when available. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 5 | DSCC FORM 2234 - 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 40 (see MIL-PRF-38535, appendix A). #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. ## 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. ## 4.2.2 Additional criteria for device classes Q and V. - a. The bum-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91723 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>A | SHEET 6 | DSCC FORM 2234 | Test and Symbol MIL-STD-883 test method 1/ | | Test conditions -55°C ≤ T <sub>C</sub> ≤ +1 +4.5 V ≤ V <sub>CC</sub> ≤ + | 125°C | Device<br>type<br>and | V <sub>CC</sub> | Group A<br>subgroups | Limi | ts <u>3</u> / | Unit | | |-------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------|--------------------|-----------------------|-----------------|----------------------|--------------------------------------------------|---------------|------|--| | | | unless otherwise s | | Device<br>class | | | Min | Max | 1 | | | Positive input clamp voltage | V <sub>IC+</sub> | For input under test, IN= | 1.0 mA | All<br>Q, V | 0.0 V | 1 | 0.4 | 1.5 | V | | | 3022 | 4/5/ | | M, D, L, R | All<br>V | 0.0 V | 1 | 0.4 | 1.5 | | | | Negative input<br>clamp voltage | Vic | For input under test, IN = | -1.0 mA | All<br>Q, V | Open | 1 | -0.4 | -1.5 | ٧ | | | 3022 | 4/5/ | | M, D, L, R | All<br>V | Open | 1 | -0.4 | -1.5 | | | | High level output voltage | Vон | For all inputs affecting test, V <sub>IN</sub> = 3.0 V or 0. | | All<br>All | 4.5 V | 1, 2, 3 | 4.4 | | V | | | 3006 | <u>4</u> / <u>5</u> / <u>6</u> / | For all other inputs, V <sub>IN</sub> = V <sub>CC</sub> or GND | | All | 5.5 V | - | 5.4 | | | | | | | Vin = Vcc of GND<br>IoH = -50 μA | M, D, L, R | All | 5.5 V | 1 | 5.4 | | 1 | | | | | For all inputs affecting | | All | 4.5 V | 1, 2, 3 | 3.7 | | | | | | | test, V <sub>IN</sub> = 3.0 V or 0.<br>For all other inputs, | .8 V<br>M, D, L, R | All | 4.5 V | 1 | 3.7 | | - | | | | | $V_{IN} = V_{CC}$ or GND<br>$I_{OH} = -24$ mA | | All | 5.5 V | 1, 2, 3 | 4.7 | | | | | | | For all inputs affecting | output under | All | 5.5 V | 1, 2, 3 | 3.85 | | | | | | | test, V <sub>IN</sub> = 3.0 V or 0.<br>For all other inputs, | .8 V<br>M, D, L, R | All | 5.5 V | 1 | 3.85 | | | | | | | V <sub>IN</sub> = V <sub>CC</sub> or GND<br>I <sub>OH</sub> = -50 mA 7/ | | All | | | | | | | | Low level output<br>voltage | Vol | For all inputs affecting test, V <sub>IN</sub> = 3.0 V or 0. | | All<br>All | 4.5 V | 1, 2, 3 | | 0.1 | ٧ | | | 3007 | <u>4</u> / <u>5</u> / <u>6</u> / | | | All<br>All | 5.5 V | | | 0.1 | | | | | | lo <sub>L</sub> = 50 µA | M, D, L, R | All | 5.5 V | 1 | | 0.1 | | | | | | For all inputs affecting test, V <sub>IN</sub> = 3.0 V or 0. | output under | All<br>M | 4.5 V | 1 | | 0.4 | | | | | | For all other inputs, $V_{IN} = V_{CC} \text{ or GND}$ | M, D, L, R | All | 4.5 V | 1 | | 0.4 | - | | | | | IoL = 24 mA | | All | 4.5 V | 2, 3 | | 0.5 | 1 | | | | | | | All | 5.5 V | 1 | | 0.4 | } | | | | | | | All | 4.5 V | 2, 3<br>1, 3 | 1 | 0.5<br>0.4 | - | | | | | | | Q, V | 4.5 V | 2 | <del> </del> | 0.4 | 1 | | | | | | | All | 5.5 V | 1, 3 | 1 | 0.4 | ] | | | | | | <del></del> | Q, V | 5.5 V | 2 | <u> </u> | 0.5 | ] | | | | | For all inputs affecting test, V <sub>IN</sub> = 3.0 V or 0 | . <u>8 V</u> | All<br>All | 5.5 V | 1, 2, 3 | | 1.65 | | | | | | For all other inputs, VIN = Vcc or GND | M, D, L, R | All<br>All | 5.5 V | 1 | | 1.65 | | | | See footnotes at en | ıd of table. | lo <sub>L</sub> = 50 mA <u>7/</u> | <u> </u> | | | | L | | 1 | | | | STAND | DARD | | SIZE | | | | | | | | MICE | | IT DRAWING | | Α | l | | | 5962-9 | 7/23 | | | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | | IS | | REVISIO | ON LEVEL<br>A | SH | SHEET 7 | | | | Test and MIL-STD-883 test method 1/ | Symbol | Test conditions 2/<br>-55°C ≤ Tc ≤ +125°C<br>+4.5 V ≤ Vcc ≤ +5.5 V | Device<br>type<br>and | Vcc | Group A subgroups | Limit | ts <u>3</u> / | Uni | |-------------------------------------|-----------------------------|--------------------------------------------------------------------|-----------------------|-------|-------------------|---------------|---------------|------| | teat matrica 1 | | unless otherwise specified | Device | | | Min | Max | | | nput capacitance<br>3012 | Cin | See 4.4.1c<br>T <sub>C</sub> = +25°C | All<br>All | GND | 4 | | 10.0 | pF | | Power dissipation capacitance | C <sub>PD</sub><br>8/ | See 4.4.1c<br>T <sub>C</sub> = +25°C, f = 1 MHz | All<br>All | 5.0 V | 4 | | 50 | 1 | | Quiescent supply current delta, | Δlcc | For input under test, VIN = Vcc - 2.1 V | All<br>Q, V | 5.5 V | 3 | | 1.6 | mA | | TTL input levels | <u>4</u> / <u>5</u> /<br>9/ | For all other inputs, Vin = Vcc or GND | <b>—</b> , - | | 1, 2 | | 1.0 | 1 | | 3003 | 31 | VIN = VCC OI GIAD | All<br>M | 5.5 V | 1, 2, 3 | | 1.6 | 1 | | | | M, D | All | 5.5 V | 1 | | 1.6 | - | | Quiescent supply | Іссн | L, R For all inputs, | All | 5.5 V | 1 | | 3.5<br>2.0 | μA | | current outputs<br>high<br>3005 | 4/ 5/ | V <sub>IN</sub> = V <sub>CC</sub> or GND | Q, V | | 2 | | 40.0 | | | 3003 | | | All<br>M | 5.5 V | 1 | | 8.0 | | | | | | 161 | | 2, 3 | | 160.0 | | | | | M | All | 5.5 V | 1 | | 100.0 | 1 | | | | L, R | All | | <u> </u> | $\overline{}$ | 1.0<br>3.5 | ⊥mA | | Quiescent supply current outputs | IccL | For all inputs, V <sub>IN</sub> = V <sub>CC</sub> or GND | Ali<br>Q, V | 5.5 V | 1 | | 2.0 | μΔ | | low<br>3005 | <u>4</u> / <u>5</u> / | VIII - 100 2. 2 | | | 2 | | 40.0 | | | | | | All<br>M | 5.5 V | 1 | | 8.0 | | | | | | | | 2, 3 | | 160.0 | | | | | M | Ali | 5.5 V | 1 | | 100.0 | 1 | | | | D<br>L, R | All | | } } | | 1.0<br>3.5 | J m∕ | | Input leakage current high | ин | For input under test, | Ali<br>Q, V | 5.5 V | 1 | | 0.1 | ∆ىر | | 3010 | <u>4</u> / <u>5</u> / | For all other inputs, V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 2 | | 1.0 | | | | | | Ali<br>M | 5.5 V | 1 | | 0.1 | | | | | | | | 2, 3 | | 1.0 | | | | | M, D, L, R | All | 5.5 V | 1 | | 0.1 | | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962- <del>9</del> 1723 | |----------------------------------|------------------|----------------|-------------------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 8 | DSCC FORM 2234 | Test and ML-STD-883 test method 1/ | Symbol | -55°C ≤ To | ditions <u>2</u> /<br>c ≤+125°C<br>cc ≤+5.5 V | Device<br>type<br>and | Vcc | Group A<br>subgroups | Limi | ts <u>3</u> / | Unit | |-------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|-------|----------------------|------|---------------|---------------| | | | | wise specified | Device<br>class | | | Min | Max | | | Input leakage<br>current low | lı. | For input under<br>V <sub>IN</sub> = GND | test, | All<br>Q, V | 5.5 V | 1 | | -0.1 | ДA | | 3009 | <u>4</u> / <u>5</u> / | For all other inp | | | | 2 | | -1.0 | | | | | | | All<br>M | 5.5 V | 1 | | -0.1 | | | | | | | | | 2, 3 | | -1.0 | | | | | | M, D, L, R | All<br>All | 5.5 V | 1 | | -0.1 | | | Low level ground bounce noise | V <sub>GBL</sub><br>10/ | V <sub>LD</sub> = 2.5 V<br>lo <sub>L</sub> = +24 mA<br>(See figure 5) | | All<br>Q, V | 4.5 V | 4 | | 1500 | mV | | High level ground bounce noise | V <sub>GВН</sub> <u>10</u> / | V <sub>LD</sub> = 2.5 V<br>lo <sub>H</sub> = -24 mA<br>(See figure 5) | | All<br>Q, V | 4.5 V | 4 | | 1500 | mV | | Latch-up<br>input/output<br>over-voltage | lcc<br>(O/V1) | tw $\geq$ 100 µs, t <sub>cot</sub><br>5 µs $\leq$ t <sub>r</sub> $\leq$ 5 ms<br>5 µs $\leq$ t <sub>1</sub> $\leq$ 5 ms<br>V <sub>test</sub> = 6.0 V | <b>S</b> | All<br>Q, V | 5.5 V | 2 | | 200 | mA | | | 11/ | V <sub>ccq</sub> = 5.5 V<br>V <sub>over</sub> = 10.5 V | | | | | | | <u>.</u><br>1 | | Latch-up<br>input/output<br>positive over-<br>current | lcc<br>(O/I1+) | $t_w \ge 100 \mu s$ , $t_{coo}$<br>5 $\mu s \le t_r \le 5 ms$<br>5 $\mu s \le t_f \le 5 ms$<br>$V_{test} = 6.0 V$ | 3 | All<br>Q, V | 5.5 V | 2 | | 200 | mA | | current | 11/ | V <sub>CCQ</sub> = 5.5 V<br>I <sub>trigger</sub> = +120 m. | A | | | | | | | | Latch-up input/output negative over- | lcc<br>(O/I1-) | tw ≥ 100 μs, t <sub>cot</sub><br>5 μs ≤ tr ≤ 5 ms<br>5 μs ≤ tr ≤ 5 ms | oı≥tw<br>S | All<br>Q, V | 5.5 V | 2 | | 200 | mA | | current | 11/ | V <sub>test</sub> = 6.0 V<br>V <sub>CCQ</sub> = 5.5 V<br>I <sub>trigger</sub> = -120 m/s | | | | | | | | | Latch-up supply over-voltage | lcc | t <sub>w</sub> ≥ 100 μs, t <sub>co</sub><br>5 μs ≤ t <sub>r</sub> ≤ 5 ms | ol ≥ t <sub>w</sub> | All<br>Q, V | 5.5 V | 2 | | 100 | mA | | - | (O/V2) | $5 \mu s \le t_f \le 5 ms$<br>$V_{test} = 6.0 V$<br>$V_{CCQ} = 5.5 V$ | 3 | | | | | | | | Functional tests<br>3014 | 4/ 5/ | V <sub>over</sub> = 9.0 V<br>V <sub>IL</sub> = 0.4 V | | All | 4.5 V | 7, 8 | L | Н | | | 3014 | 12/ | V <sub>IH</sub> = 3.0 V<br>Verify output<br>Vout | M, D, L, R | All | 1 | 7 | L | H | 1 | | | | VOUT | <u> </u> | All<br>All<br>M | 5.5 V | 7, 8 | L | Н | 1 | | See footnotes at en | d of table. | 1 | | 1 141 | 1 | | 1 | <u></u> | | | | STANI | DARD | | SIZE<br><b>A</b> | | | | 5962- | 1772 | | Test and | Symbol | Test conditions 2/ | Device | Vcc | Group A | Limi | ts <u>3</u> / | Unit | |-------------------------------------|------------------|----------------------------------------------------|-------------|-----------------------------------------|-----------|--------------|---------------|--------------| | ML-STD-883 | • | -55°C ≤ Tc ≤ +125°C | type | | subgroups | | _ | | | test method 1/ | | +4.5 V ≤ Vcc ≤ +5.5 V | and | | 1 | | | _ | | | | unless otherwise specified | Device | | 1 | Min | Max | | | tion delay | <del> </del> | 2 50 - F minimum | class | + + + + + + + + + + + + + + + + + + + + | ļ | 10 | \ | <del> </del> | | Propagation delay time, CP to Qn | t <sub>PHL</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>M | 4.5 V | 9 | 1.0 | 9.5 | ns | | (count mode) | 4/ 5/ | (See figure 6) M, D, L, R | All | 1 1 | 9 | 1.0 | 9.5 | 1 | | 3003 | 13/ | (000 iiga. 5 4) | All | | | ' | | | | | | | All | 1 | 10, 11 | 1.0 | 10.5 | 1 | | | 1 | | M | ] 1 | | ļ., | <u> </u> | ] | | | | | All | 1 | 9, 11 | 1.0 | 9.5 | - | | Propagation delay | <del> </del> | C <sub>L</sub> = 50 pF | Q, V<br>All | 4.5 V | 10<br>9 | 1.0 | 10.5<br>9.0 | + | | Propagation delay<br>time, CP to Qn | t <sub>PHL</sub> | $C_L = 50 \text{ pF}$<br>$R_L = 500\Omega$ | M All | 4.5 v | 9 | 1.0 | 9.0 | ns | | (load mode) | 4/ <u>5</u> / | (See figure 6) M, D, L, R | All | 1 1 | 9 | 1.0 | 9.0 | 1 | | 3003 | 13/ | (000 1135 1 ) | All | 1 / | | | | | | | _ | | All | 1 / | 10, 11 | 1.0 | 10.0 | 1 | | | | | M | ļ , | l | <u> </u> | L | 1 | | | | | All | | 9, 11 | 1.0 | 9.0 | 4 | | Propagation delay | tpHL | C <sub>L</sub> = 50 pF minimum | Q, V<br>All | 4.5 V | 9 | 1.0 | 10.0<br>12.0 | ns | | time, CP to TC | tPHL<br>tPLH | $R_L = 500\Omega$ | M | 4.5 * | 9 | 1.0 | 12.0 | 110 | | (CET = H) | 4/ <u>5</u> / | (See figure 6) M, D, L, R | All | 1 , | 9 | 1.0 | 12.0 | 1 | | 3003 | 13/ | | All | ] , | _ | | | | | | | | All | ] , | 10, 11 | 1.0 | 13.0 | 1 | | | | | M | 4 1 | | 10 | 100 | 4 | | | | | All<br>Q, V | 1 | 9, 11 | 1.0 | 12.0<br>13.0 | 1 | | Propagation delay | tpHL | C <sub>L</sub> = 50 pF minimum | All | 4.5 V | 9 | 1.0 | 9.0 | ns | | time, CET to TC | tPLH | $R_L = 500\Omega$ | M | 4.5 | | 1.0 | 3.3 | | | 3003 | 4/5/ | (See figure 6) M, D, L, R | All | 1 1 | 9 | 1.0 | 9.0 | 1 | | | <u>13</u> / | | All | ] | | | | | | | | | All | 1 | 10, 11 | 1.0 | 9.5 | | | | | | M<br>All | 1 1 | 9, 11 | 1.0 | 9.0 | - | | | | | Q, V | <b>1</b> } | 10 | 1.0 | 9.0 | - | | Maximum clock | fmax | C <sub>L</sub> = 50 pF minimum | All | 4.5 V | 9 | 95.0 | 3.0 | MH: | | frequency | 14/ | R <sub>L</sub> = 500Ω | M | | | | | | | 3003 | | (See figure 6) | ' | 1 1 | 10, 11 | 85.0 | | | | | | | A11 | 1 1 | | | | 4 | | | | | All | 1 } | 9, 11 | 95.0<br>85.0 | | - | | Input setup time, | ts | C <sub>L</sub> = 50 pF minimum | Q, V<br>Ali | 4.5 V | 10<br>9 | 85.0<br>8.5 | | ns | | high or low | 14/ | $R_L = 500\Omega$ | M | 7.5 | " | 0.5 | | ' | | PE to CP | — | (See figure 6) | 1 | 1 [ | 10, 11 | 11.5 | | | | | | | ! | 1 | | | | 1 | | | | | All | 1 | 9, 11 | 8.5 | | 1 | | | 1 | | Q, V | 1 1 | 10 | 11.5 | | 1 | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 10 | | | | Table I. Electrical performance | characteris | <u>stics</u> - Con | itinued. | | | | |---------------------------------------------|-----------------------|----------------------------------------------------------------------|-----------------------|--------------------|----------------------|--------------|---------------|------| | Test and ML-STD-883 test method 1/ | Symbol | Test conditions 2/<br>-55°C ≤ Tc ≤ +125°C<br>+4.5 V ≤ Vcc ≤ +5.5 V | Device<br>type<br>and | Vcc | Group A<br>subgroups | Limit | ts <u>3</u> / | Unit | | | | unless otherwise specified | Device<br>class | | | Min | Max | | | Input setup time,<br>high or low | t <sub>s</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | Ail<br>M | 4.5 V | 9 | 10.0 | | ns | | Pn to CP | | (See figure 6) | | | 10, 11 | 13.5 | | | | | | | All | | 9, 11 | 10.0 | | 1 | | Input setup time,<br>high or low | t <sub>s</sub> | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ | Q, V<br>All<br>M | 4.5 V | 10<br>9 | 13.5<br>10.0 | | ns | | SR to CP | | (See figure 6) | | | 10, 11 | 13.5 | | ] | | | | | All | | 9, 11 | 10.0 | | 4 | | Input setup time, | ts | C <sub>L</sub> = 50 pF minimum | Q, V<br>All | 4.5 V | 10<br>9 | 13.5<br>5.5 | | ns | | high or low | 14/ | $R_L = 500\Omega$ | M | | | 0.5 | | ''3 | | CEP, CET to CP | | (See figure 6) | | | 10, 11 | 7.0 | | ] | | | | | Ail | | 9, 11 | 5.5 | | 4 | | Input hold time, | tn | C <sub>L</sub> = 50 pF minimum | Q, V<br>All | 4.5 V | 10<br>9, 10, 11 | 7.0 | | ns | | high or low<br>PE to CP | 14/ | $R_L = 500Ω$ (See figure 6) | All | 4.5 \$ | 3, 10, 11 | 0.0 | | 115 | | Input hold time,<br>high or low<br>Pn to CP | t <sub>h</sub><br>14/ | $C_L = 50 \text{ pF minimum}$ $R_L = 500\Omega$ (See figure 6) | Ali<br>Ali | 4.5 V | 9, 10, 11 | 0.5 | | ns | | Input hold time,<br>high or low<br>SR to CP | t <sub>h</sub><br>14/ | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$<br>(See figure 6) | Ali<br>Ali | 4.5 V | 9, 10, 11 | 0.0 | | ns | | Input hold time,<br>high or low | t <sub>h</sub> | $C_L = 50 \text{ pF minimum}$<br>$R_L = 500\Omega$ | All<br>M | 4.5 V | 9 | 0.0 | | ns | | CEP, CET to CP | | (See figure 6) | | 1 | 10, 11 | 0.5 | | ] | | | | | All | | 9, 10 | 0.0 | | 4 | | Clock pulse width, | t <sub>w</sub> | C <sub>L</sub> = 50 pF minimum<br>R <sub>L</sub> = 500Ω | Q, V<br>All | 4.5 V | 11<br>9, 10, 11 | 0.5<br>5.0 | <u></u> | ns | | (count, load<br>modes) | 14/ | (See figure 6) | All | | | | | | - 1/ For tests not listed in the referenced MIL-STD-883 (e.g. Δlcc), utilize the general test procedure under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table I herein. - 2/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. $V_{IC}$ (pos) tests, the GND terminal can be open. $T_C = +25 \, ^{\circ} C$ . - b. $V_{IC}$ (neg) tests, the $V_{CC}$ terminal shall be open. $T_{C} = +25$ °C. - c. All loc and $\Delta$ loc tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. Additional detailed information on qualified devices (i.e. pin for pin conditions and testing sequence) is available from the qualifying activity (DCSS-VQC) upon request. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-91723 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>11 | DSCC FORM 2234 # Table I. Electrical performance characteristics - Continued. - 3/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. All devices shall meet or exceed the limits specified in table I, as applicable, at 4.5 V ≤ V<sub>CC</sub> ≤ 5.5 V. - 4/ RHA samples do not have to be tested at -55°C and +125°C prior to irradiation. - 5/ When performing postirradiation electrical measurements for RHA level, $T_A = +25^{\circ}C$ . Limits shown are guaranteed at $T_A = +25^{\circ}C$ ±5°C. - 6/ For dynamic operation, a V<sub>IH</sub> level between 2.0 V and 3.0 V may be recognized by this device as a high logic level input. For static operation, a V<sub>IH</sub> ≥ 2.0 V will be recognized by this device as a high logic level input. Users are cautioned to verify that this will not affect their system. - 7/ Transmission driving tests are performed at $V_{CC} = 5.5$ V with a 2 ms duration maximum. This test may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = V_{CC}$ or GND is used, the test is guaranteed for $V_{IL} = 3.0$ V or 0.8 V. - 8/ Power dissipation capacitance (C<sub>PD</sub>) determines the no load power consumption, P<sub>D</sub> = (C<sub>PD</sub> + C<sub>L</sub>) (V<sub>CC</sub> x V<sub>CC</sub>) f + (I<sub>CC</sub> x V<sub>CC</sub>) + (n x d x ΔI<sub>CC</sub> x V<sub>CC</sub>). The dynamic current consumption, I<sub>S</sub> = (C<sub>PD</sub> + C<sub>L</sub>) V<sub>CC</sub>f + I<sub>CC</sub> + (n x d x ΔI<sub>CC</sub>). For both P<sub>D</sub> and I<sub>S</sub>: n is the number of device inputs at TTL levels; f is the frequency of the input signal; and d is the duty cycle of the input signal. - 9/ This test may be performed either one input at a time (preferred method) or with all input pins simultaneously at V<sub>IN</sub> = V<sub>CC</sub> 2.1 V (alternate method). Classes Q and V shall use the preferred method. When the test is performed using the alternate test method, the maximum limit is equal to the number of inputs at a high TTL input level times 1.6 mA; and the preferred method and limits are guaranteed. - 10/ This test is for qualification only. Ground bounce tests are performed on a nonswitching (quiescent) output and are used to measure the magnitude of induced noise caused by other simultaneously switching outputs. The test is performed on a low noise bench test fixture with all outputs fully dc loaded (I<sub>OL</sub> maximum and I<sub>OH</sub> maximum = i.e, ±24 mA) and 50 pF of load capacitance (see figure 5). The loads must be located as close as possible to the device output. Inputs are then conditioned with 1 MHz pulse (t<sub>r</sub> = t<sub>f</sub> = 3.5 ±1.5ns) switching simultaneously and in phase such that one output is forced low and all others (possible) are switched. The low level ground bounce noise is measured at the quiet output using a F.E.T. oscilloscope probe with at least 1 MΩ impedance. Measurement is taken from the peak of the largest positive pulse with respect to the nominal low level output voltage (see figure 5). The device inputs are then conditioned such that the output under test is at a high nominal V<sub>OH</sub> level. The high level ground bounce measurement is then measured from nominal V<sub>OH</sub> level to the largest negative peak. This procedure is repeated such that all outputs are tested at a high and low level with a maximum number of outputs switching. - 11/ See JEDEC STD. 17 for electrically induced latch-up test methods and procedures. The values listed for V<sub>trigger</sub>, l<sub>trigger</sub> and V<sub>over</sub>, are to be accurate within ±5 percent. - 12/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. H ≥ 2.5 V, L < 2.5; high inputs = 3.0 V and low inputs = 0.4 V. The input voltage levels have the allowable tolerances in accordance with MIL-STD-883 already incorporated. The V<sub>IH</sub> level used for functional testing shall be 3.0 V ±0 percent. - 13/ AC limits at $V_{CC} = 5.5$ V are equal to limits at $V_{CC} = 4.5$ V and guaranteed by testing at $V_{CC} = 4.5$ V. Minimum AC limits for $V_{CC} = 5.5$ V are 1.0 ns and guaranteed by guardbanding the $V_{CC} = 4.5$ V minimum limits to 1.5 ns. For propagation delay tests, all paths must be tested. - 14/ This parameter shall be guaranteed, if not tested, to the limits in table I, herein. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>12 | DSCC FORM 2234 | Device<br>type | 1 | 01 | | |--------------------|-----------------|-----|--| | Case | | | | | outlines | E, F | 2 | | | Terminal<br>number | Terminal symbol | | | | 1 | SR | NC | | | 2 | CP | SR | | | 3 | P0 | CP | | | 4 | P1 | P0 | | | 5 | P2 | P1 | | | 6 | P3 | NC | | | 7 | CEP | P2 | | | 8 | GND | P3 | | | 9 | PE. | CEP | | | 10 | CET | GND | | | 11 | Q3 | NC | | | 12 | Q2 | PE | | | 13 | Q1 | CET | | | 14 | Q0 | Q3 | | | 15 | TC | Q2 | | | 16 | Vcc | NC | | | 17 | | Q1 | | | 18 | | Q0 | | | 19 | | TC | | | 20 | | Vcc | | | | | | | | PIN Description | | | | | |--------------------------------------------------|-----------------------------------------------------|--|--|--| | Terminal Symbol | Description | | | | | CEP | Count enable parallel control input | | | | | CET | Count enable trickle control input | | | | | CP Clock pulse timing input (active rising edge) | | | | | | SR | Synchronous master reset control input (active low) | | | | | Pn (n = 0 to 3) | Parallel data inputs | | | | | PE | Parallel enable control input (active low) | | | | | Qn (n = 0 to 3) | Flip-flop outputs | | | | | TC | Terminal count output | | | | FIGURE 1. <u>Terminal connections</u>. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>13 | | SR | PE | CET | CEP | Function | |----|----|-----|-----|-------------------------------------| | L | Х | Х | × | Reset (Qn = L, TC = L) (See note 1) | | Н | L | Х | х | Load (Qn = Pn) (See notes 1 and 2) | | Н | H | Н | Н | Count (See notes 1, 2, and 3) | | Н | Н | L | × | No change (See notes 1, 2, and 4) | | Н | Н | х | L | No change (See notes 1, 2, and 4) | H = High voltage levelL = Low voltage levelX = Irrelevant # NOTES: - 1. Action occurs on the rising edge of the clock (CP) input when the appropriate setup, hold, and pulse width timing requirements have been met in table I herein. - 2. TC = H, whenever the conditions satisfy the logic equation, TC = Q0 Q1 Q2 Q3 CET are valid. For any other conditions, TC = L. The TC output will react to the CET input independent of the clock input. The TC output is subject to decoding spikes due to internal race conditions and is therefore not recommended for use as a clock or asynchronous reset for flip-flops, registers, or counters. - 3. For the counting sequence, see the state diagram on figure 4. - 4. Outputs maintain their current output state. For TC, the conditions in note 3 apply. FIGURE 2. Truth table. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-91723 REVISION LEVEL A SHEET 14 DSCC FORM 2234 FIGURE 3. Logic diagram. FIGURE 4. State diagram STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-91723 SHEET A 15 DSCC FORM 2234 NOTE: Resistor and capacitor tolerances = $\pm 10\%$ . 154 Ω 50 ρF FIGURE 5. Ground bounce waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | <b>16</b> | DSCC FORM 2234 # NOTES: - 1. C<sub>L</sub> = 50 pF minimum or equivalent (includes test jig and probe capacitance). - 2. $R_T = 50\Omega$ or equivalent, $R_L = 500\Omega$ or equivalent. - 3. Input signal from pulse generator: $V_{IN} = 0.0 \text{ V}$ to 3.0V; PRR $\leq$ 10 MHz; $t_r \leq$ 3.0 ns; $t_f \leq$ 3.0 ns; duty cycle = 50 percent. - 4. Timing parameters shall be tested at a minimum input frequency of 1 MHz. - The outputs are measured one at a time with one transition per measurement. FIGURE 6. Switching waveforms and test circuit - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | A | 18 | - 4.3.1 <u>Electrostatic discharge sensitivity qualification inspection</u>. Electrostatic discharge sensitivity (ESDS) testing shall be performed in accordance with MIL-STD-883, method 3015. ESDS testing shall be measured only for initial qualification and after process or design changes which may affect ESDS classification. - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | 1/ 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7,8,<br>9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ PDA applies to subgroup 1. - 2/ PDA applies to subgroups 1 and 7. # 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Latch-up and ground bounce tests are required for device classes Q and V. These tests shall be performed only for initial qualification and after process or design changes which may affect the performance of the device. Latch-up tests shall be considered destructive. For latch-up and ground-bounce tests, test all applicable pins on five devices with zero failures. - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard No. 20 and table I herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-91723 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>19 | - d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - d. RHA tests for device class M for levels M, D, L, R, F, G, and H shall be performed through each level to determine at what levels the devices meet the RHA requirements. These RHA tests shall be performed for initial qualification and after design or process changes which may affect the RHA performance of the device. - e. Prior to irradiation, each selected sample shall be assembled in its qualified package. It shall pass the specified group A electrical parameters in table I for subgroups specified in table II herein. - f. For device classes Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962- <del>9</del> 1723 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------------------| | | | REVISION LEVEL<br>A | SHEET <b>20</b> | DSCC FORM 2234 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, and as specified herein: Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: - 1. Inputs tested high, $V_{CC}$ = 5.5 V dc +5%, $R_{CC}$ = 10 $\Omega$ ±20%, $V_{IN}$ = 5.0 V dc +5%, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 2. Inputs tested low, $V_{CC}$ = 5.5 V dc +5%, $R_{CC}$ = 10 $\Omega$ ±20%, $V_{IN}$ = 0.0 V dc, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 4.4.4.1.1 Accelerated aging test. Accelerated aging shall be performed on class M, Q, and V devices requiring an RHA level greater than 5K rads (Si). The post-anneal end point electrical parameter limits shall be as specified in table I herein and shall be the preirradiation end point electrical parameter limit at $25^{\circ}$ C $\pm$ 5°C. Testing shall be performed at initial qualification and after any design or process changes which may effect the RHA response of the device. - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. # 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor- prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 Comments. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 Sources of supply for device classes Q and V. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-91723 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>21 | DSCC FORM 2234 # STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 98-04-20 Approved sources of supply for SMD 5962-91723 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9172301MEA | 27014 | 54ACT163DMQB | | 5962-9172301MFA | 27014 | 54ACT163FMQB | | 5962-9172301M2A | 27014 | 54ACT163LMQB | | 5962R9172301MEA | 27014 | 54ACT163DMQB-RH | | 5962R9172301MFA | 27014 | 54ACT163FMQB-RH | | 5962R9172301M2A | 27014 | 54ACT163LMQB-RH | | 5962R9172301VEA | 27014 | 54ACT163JRQMLV | | 5962R9172301VFA | 27014 | 54ACT163WRQMLV | | 5962R9172301V2A | 27014 | 54ACT163ERQMLV | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE <u>number</u> Vendor name and address 27014 National Semiconductor 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Point of contact: 5 Foden Road ontact: 5 Foden Road South Portland, ME 04106-1706 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.