# P4C116 ULTRA HIGH SPEED 2K x 8 STATIC CMOS RAMS ## **FEATURES** - Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 10/12/15/20/25/35 ns (Commercial) - 15/20/25/35 ns (Military) - Low Power Operation - 633/715 mW Active 15, 20 - 550/633 mW Active 25, 35 - 193/220 mW Standby (TTL Input) - Output Enable Control Function - Single 5V±10% Power Supply - Common Data I/O - Fully TTL Compatible Inputs and Outputs - Produced with PACE II Technology™ - **■** Standard Pinout (JEDEC Approved) - 24-Pin 300 mil DIP, SOIC, SOJ - 24-Pin Rectangular LCC (300 x 400 mils) - 28-Pin Square LCC (450 x 450 mils) #### **DESCRIPTION** The P4C116 is a 16,384-bit ultra high-speed static RAMs organized as 2K x 8. The CMOS memories require no clocks or refreshing and have equal access and cycle times. Inputs are fully TTL-compatible. The RAMs operate from a single $5V\pm10\%$ tolerance power supply. Current drain is typically $10~\mu\text{A}$ from a 2.0V supply. Access times as fast as 10 nanoseconds are available, permitting greatly enhanced system operating speeds. CMOS is used to reduce power consumption to a low 633 mW active, 193 mW standby. The P4C116 is available in 24-pin 300 mil DIP, SOJ and SOIC packages providing excellent board level densities. The P4C116 is also available in 24-pin rectangular and 28-pin square LCC packages. ## **FUNCTIONAL BLOCK DIAGRAM** ## PIN CONFIGURATIONS Means Quality, Service and Speed # MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-----------------|---------------------------------------------------------|---------------------------------|------| | V <sub>cc</sub> | Power Supply Pin with Respect to GND | -0.5 to +7 | V | | $V_{TERM}$ | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>cc</sub> +0.5 | V | | T <sub>A</sub> | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |-------------------|---------------------------|-------------|------| | T <sub>BIAS</sub> | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | I <sub>OUT</sub> | DC Output Current | 50 | mA | # **RECOMMENDED OPERATING CONDITIONS** | Grade <sup>(2)</sup> | Ambient Temp | Gnd | Vcc | | | |----------------------|--------------|-----|-----------|--|--| | Commercial | 0°C to 70°C | 0V | 5.0V ±10% | | | # CAPACITANCES<sup>(4)</sup> $(V_{cc} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 7 | pF | # DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | _ | _ | Test Conditions | P40 | | | |------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----| | Symbol | Parameter | Min | Max | Unit | | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | V | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>(3)</sup> | 0.8 | V | | V <sub>HC</sub> | CMOS Input High Voltage | | V <sub>cc</sub> -0.2 | V <sub>cc</sub> +0.5 | V | | V <sub>LC</sub> | CMOS Input Low Voltage | | -0.5 <sup>(3)</sup> | 0.2 | V | | V <sub>CD</sub> | Input Clamp Diode Voltage | $V_{CC} = Min., I_{IN} = -18 \text{ mA}$ | | -1.2 | V | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}.$ | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $I_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | 2.4 | | V | | I <sub>LI</sub> | Input Leakage Current | $V_{CC} = Max., V_{IN} = GND \text{ to } V_{CC}$ | <b>–</b> 5 | +5 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CS} = V_{IH}, V_{OUT} = GND \text{ to } V_{CC}$ | <b>-</b> 5 | +5 | μΑ | | I <sub>cc</sub> | Dynamic Operating<br>Current – 10, 12 | V <sub>CC</sub> = Max., f = Max., Outputs Open | | 130 | mA | | I <sub>cc</sub> | Dynamic Operating<br>Current – 15, 20 | V <sub>cc</sub> = Max., f = Max., Outputs Open | | 115 | mA | | I <sub>cc</sub> | Dynamic Operating<br>Current – 25, 35 | V <sub>cc</sub> = Max., f = Max., Outputs Open | | 100 | mA | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | $\overline{CE} \ge V_{IH}, V_{CC} = Max., f = Max., Outputs Open$ | | 35 | mA | | l <sub>SBI</sub> | Standby Power Supply<br>Current (CMOS Input Levels) | $\overline{\text{CE}} \ge V_{\text{HC}}, V_{\text{CC}} = \text{Max., f} = 0, \text{ Outputs Open}$ $V_{\text{IN}} \le V_{\text{LC}} \text{ or } V_{\text{IN}} \ge V_{\text{HC}}$ | | 17 | mA | ## POWER DISSIPATION CHARACTERISTICS VS. SPEED | Symbol | Parameter | Temperature<br>Range | -10 | -12 | -15 | -20 | -25 | -35 | Unit | |--------|----------------------------|----------------------|-----|-----|-----|-----|-----|-----|------| | | Dynamic Operating Current* | Commercial | 180 | 170 | 160 | 155 | 150 | 140 | mA | | 'cc | bynamic operating current | Military | N/A | N/A | 170 | 160 | 155 | 150 | mA | $<sup>^*</sup>V_{CC} = 5.5V$ . Tested with outputs open. f = Max. Switching inputs are 0V and 3V. $\overline{CE} = V_{IL}$ , $\overline{OE} = V_{IH}$ . ## AC ELECTRICAL CHARACTERISTICS—READ CYCLE $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym. | Parameter | | 10 | -12 | | -15 | | -20 | | -25 | | -35 | | Unit | |------------------|----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | | i didilicioi | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Onne | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>AA</sub> | Address Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>AC</sub> | Chip Enable Access Time | | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | ns | | t <sub>oh</sub> | Output Hold from Address Change | 2 | | 2 | | 2 | | 2 | | 2 | | 2 | | ns | | t <sub>LZ</sub> | Chip Enable to Output in Low Z | 2 | | 2 | | 2 | | 2 | | 3 | | 3 | | ns | | t <sub>HZ</sub> | Chip Disable to Output in High Z | | 5 | | 6 | | 7 | | 8 | | 10 | | 15 | ns | | t <sub>OE</sub> | Output Enable Low to Data Valid | | 6 | | 8 | | 10 | | 10 | | 15 | | 20 | ns | | t <sub>OLZ</sub> | Output Enable Low to Low Z | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>OHZ</sub> | Output Enable High to High Z | | 6 | | 7 | | 8 | | 9 | | 12 | | 15 | ns | | t <sub>PU</sub> | Chip Enable to Power Up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> | Chip Disable to Power Down | | 10 | | 12 | | 15 | | 20 | | 20 | | 25 | ns | # TIMING WAVEFORM OF READ CYCLE NO. 1 (OE CONTROLLED)(5) #### Notes - Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. - 2. Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - 3. Transient inputs with $V_{\rm L}$ and $I_{\rm L}$ not more negative than $-3.0{\rm V}$ and $-100{\rm mA}$ , respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. - 5. WE is HIGH for READ cycle. - 6. CE is LOW and OE is LOW for READ cycle. - 7. ADDRESS must be valid prior to, or coincident with $\overline{\text{CE}}$ transition LOW. - 8. Transition is measured $\pm$ 200 mV from steady state voltage prior to change, with loading as specified in Figure 1. This parameter is sampled and not 100% tested. - Read Cycle Time is measured from the last valid address to the first transitioning address. # TIMING WAVEFORM OF READ CYCLE NO. 2 (ADDRESS CONTROLLED)(5,6) # TIMING WAVEFORM OF READ CYCLE NO. 3 ( $\overline{\text{CE}}$ CONTROLLED)(5,7) ## AC CHARACTERISTICS—WRITE CYCLE $(V_{CC} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | | Danamatan | | 10 | -12 | | -15 | | -20 | | -25 | | -35 | | Unit | |-----------------|----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Sym. | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>wc</sub> | Write Cycle Time | 10 | | 12 | | 15 | | 20 | | 25 | | 35 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 8 | | 10 | | 12 | | 15 | | 18 | | 25 | | ns | | t <sub>AW</sub> | Address Valid to End of Write | 8 | | 10 | | 12 | | 15 | | 18 | | 25 | | ns | | t <sub>AS</sub> | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wP</sub> | Write Pulse Width | 8 | | 10 | | 12 | | 15 | | 18 | | 20 | | ns | | t <sub>AH</sub> | Address Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 7 | | 8 | | 10 | | 12 | | 15 | | 20 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to Output in High Z | | 6 | | 7 | | 8 | | 10 | | 15 | | 15 | ns | | t <sub>ow</sub> | Output Active from End of Write | 0 | | 0 | | 0 | | 0 | | 0 | | 0 | | ns | # TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED)(10,11) # TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE CONTROLLED)(10) #### Notes: - 10. $\overline{\text{CE}}$ and $\overline{\text{WE}}$ must be LOW for WRITE cycle. - 11. OE is LOW for this WRITE cycle to show t<sub>wz</sub> and t<sub>ow</sub>. 12. If CE goes HIGH simultaneously with WE HIGH, the output remains - in a high impedance state - 13. Write Cycle Time is measured from the last valid address to the first transitioning address. ## **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | Figure 1. Output Load ## **TRUTH TABLE** | Mode | CE | ŌĒ | WE | I/O | Power | |------------------------------|----|----|----|------------------|---------| | Standby | Н | Х | Х | High Z | Standby | | D <sub>OUT</sub><br>Disabled | L | Н | Н | High Z | Active | | Read | L | L | Н | D <sub>OUT</sub> | Active | | Write | L | Х | L | High Z | Active | Figure 2. Thevenin Equivalent #### Note: Because of the ultra-high speed of the P4C116/L, care must be taken when testing this device; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm CC}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu F$ high frequency capacitor is also required between $V_{\rm cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{\rm OUT}$ to match $166\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. ## ORDERING INFORMATION The P4C116 is also available to SMD-5962-89690 & 5962-84036 ## **SELECTION GUIDE** The P4C116 is available in the following temperature, speed and package options. | Temperature<br>Range | Speed (ns) Package | 10 | 12 | 15 | 20 | 25 | 35 | |------------------------|-------------------------------------------------------|-------------------|-------------------|------------------------------|------------------------------|------------------------------|------------------------------| | Commercial | Plastic DIP | -10PC | -12PC | -15PC | -20PC | -25PC | -35PC | | | Plastic SOIC | -10SC | -12SC | -15SC | -20SC | -25SC | -35SC | | | Plastic SOJ | -10JC | -12JC | -15JC | -20JC | -25JC | -35JC | | Military Temp. | CERDIP (300 mil) | N/A | N/A | -15DM | -20DM | -25DM | -35DM | | | LCC (rectangular) | N/A | N/A | -15LM | -20LM | -25LM | -35LM | | | LCC (square) | N/A | N/A | -15L28M | -20L28M | -25L28M | -35L28M | | Military<br>Processed* | CERDIP (300 mil)<br>LCC (rectangular)<br>LCC (square) | N/A<br>N/A<br>N/A | N/A<br>N/A<br>N/A | -15DMB<br>-15LMB<br>-15L28MB | -20DMB<br>-20LMB<br>-20L28MB | -25DMB<br>-25LMB<br>-25L28MB | -35DMB<br>-35LMB<br>-35L28MB | <sup>\*</sup> Military temperature range with MIL-STD-883, Class B processing. N/A = Not Available ## LCC PIN CONFIGURATIONS