COM'L: -4/5/7/D/B/B-2/A MIL: - 10/12/B/B-2/A/B-4 # PAL16R8 Family ## 20-Pin TTL Programmable Array Logic T-46-19-12 Advanced **Devices** #### DISTINCTIVE CHARACTERISTICS - As fast as 4.5 ns maximum propagation delay - Popular 20-pin architectures: 16L8, 16R8, 16R6, 16R4 - Programmable replacement for high-speed TTL logic - Register preload for testability - Power-up reset for initialization - Extensive third-party software and programmer support through FusionPLD partners - 20-pin DIP and PLCC packages save space - 28-pin PLCC-4 package provides ultra-clean high-speed signals #### GENERAL DESCRIPTION The PAL16R8 Family (PAL16L8, PAL16R8, PAL16R6, PAL16R4) includes the PAL16R8-5/4 Series which provides the highest speed in the 20-pin TTL PAL device family, making the series ideal for high-performance applications. The PAL16R8 Family is provided with standard 20-pin DIP and PLCC pinouts and a 28-pin PLCC pinout. The 28-pin PLCC pinout contains seven extra ground pins interleaved between the outputs to reduce noise and increase speed. The family utilizes Advanced Micro Devices' advanced trench-isolated bipolar process and fuse-link technology. The devices provide user-programmable logic for replacing conventional SSI/MSI gates and flip-flops at a reduced chip count. The family allows the systems engineer to implement the design on-chip, by opening fuse links to configure AND and OR gates within the device, according to the desired logic function. Complex interconnections between gates, which previously required time-consumina layout, are lifted from the PC board and placed on silicon, where they can be easily modified during prototyping or production. The PAL device implements the familiar Boolean logic transfer function, the sum of products. The PAL device is a programmable AND array driving a fixed OR array. The AND array is programmed to create custom product terms, while the OR array sums selected terms at the outputs. In addition, the PAL device provides the following options: - Variable input/output pin ratio - Programmable three-state outputs - Registers with feedback Product terms with all connections opened assume the logical HIGH state; product terms connected to both true and complement of any single input assume the logical LOW state. Registers consist of D-type flip-flops that are loaded on the LOW-to-HIGH transition of the clock. Unused input pins should be tied to Vcc or GND. The entire PAL device family is supported by the FusionPLD partners. The PAL family is programmed on conventional PAL device programmers with appropriate personality and socket adapter modules. Once the PAL device is programmed and verified, an additional connection may be opened to prevent pattern readout. This feature secures proprietary circuits. #### PRODUCT SELECTOR GUIDE | DEVICE | DEDICATED INPUTS | OUTPUTS | PRODUCT TERMS/<br>OUTPUT | FEEDBACK | ENABLE | |---------|------------------|--------------------|--------------------------|-------------|----------------| | PAL16L8 | 10 | 6 comb.<br>2 comb. | 7<br>7 | I/O<br>- | prog.<br>prog. | | PAL16R8 | 8 | 8 reg. | 8 | reg. | pin | | PAL16R6 | . 8 | 6 reg.<br>2 comb. | 8<br>7 | reg.<br>I/O | pin<br>prog. | | PAL16R4 | 8 | 4 reg.<br>4 comb. | 8<br>7 | reg.<br>I/O | pin<br>prog. | Publication# 16492 Issue Date: January 1992 ### **BLOCK DIAGRAMS** **BLOCK DIAGRAMS** ADV MICRO PLA/PLE/ARRAYS 12468-002A 12468-003A # **CONNECTION DIAGRAMS** # **Top View** 14275-001A ### 28-Pin PLCC ### 20-Pin PLCC ## PIN DESIGNATIONS | CLK | Clock | |-----|---------------| | GND | Ground | | 1 | Input | | I/O | Input/Output | | 0 | Output | | ŌĒ | Output Enable | | Vcc | Supply Voltag | #### Note: Pin 1 is marked for orientation. | Note | 16L8 | 16R8 | 16R6 | 16R4 | |------|------------------|----------------|------------------|------------------| | 1 | lo | CLK | CLK | CLK | | 2 | l9 | ŌĒ | ŌĒ | ŌĒ | | 3 | O <sub>1</sub> | O <sub>1</sub> | I/O <sub>1</sub> | I/O <sub>1</sub> | | 4 | I/O <sub>2</sub> | O <sub>2</sub> | O <sub>2</sub> | I/O <sub>2</sub> | | 5 | I/O₃ | Оз | О³ | Оз | | 6 | I/O <sub>4</sub> | O <sub>4</sub> | O <sub>4</sub> | O <sub>4</sub> | | 7 | I/O <sub>5</sub> | O <sub>5</sub> | O <sub>5</sub> | O <sub>5</sub> | | 8 | I/O <sub>6</sub> | Об | O <sub>6</sub> | O <sub>6</sub> | | 9 | I/O <sub>7</sub> | O <sub>7</sub> | O <sub>7</sub> | 1/07 | | 10 | Ов | О8 | 1/O <sub>8</sub> | I/O <sub>8</sub> | # ORDERING INFORMATION Commercial Products AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of: | Valid | Valid Combinations | | | | | |-----------|--------------------|--|--|--|--| | PAL16L8 | | | | | | | PAL16R8 | 5DO 510 410 | | | | | | PAL16R6 | –5PC, –5JC, –4JC | | | | | | PAL16R4 | | | | | | | PAL16L8-7 | | | | | | | PAL16R8-7 | PC, JC, DC | | | | | | PAL16R6-7 | 10,00,00 | | | | | | PAL16R4-7 | | | | | | #### **Valid Combinations** The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, and to check on newly released combinations. Note: Marked with AMD logo. ## **ORDERING INFORMATION** ## Commercial Products (MMI Marking Only) AMD programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | |--------------------|---------|-------------|--|--|--| | PAL16L8 | D, B, | CN, CNL, CJ | | | | | PAL16R8 | B-2, A, | | | | | | PAL16R6 | B-4 | | | | | | PAL16R4 | 1 | | | | | #### **Valid Combinations** The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, and to check on newly released combinations. Note: Marked with MMI logo. # ORDERING INFORMATION APL Products AMD programmable logic products for Aerospace and Defense applications are available with several ordering options. APL (Approved Products List) products are fully compliant with MIL-STD-883 requirements. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | |--------------------|----------|------------|--| | PAL16L8 | | | | | PAL16R8 | ] ,, ,, | /BRA, /B2A | | | PAL16R6 | -10, -12 | /BNA, /BZA | | | PAL16R4 | | | | #### Valid Combinations The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. Note: Marked with AMD logo. #### **Group A Tests** Group A Tests consist of Subgroups: 1, 2, 3, 7, 8, 9, 10, 11. #### Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883, Test Methods 1015, Conditions A through E. Test conditions are selected at AMD's option. # ORDERING INFORMATION APL Products (MMI Marking Only) # ADV MICRO PLA/PLE/ARRAYS AMD programmable logic products for Aerospace and Defense applications are available with several ordering options. APL (Approved Products List) products are fully compliant with MIL-STD-883 requirements. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | |--------------------|----------|--|--|--| | B, B-2, | MJ/883B, | | | | | A, B-4 | MW/883B, | | | | | | ML/883B | | | | | | B, B-2, | | | | = Quarter Power (55 mA Icc) #### Valid Combinations The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional information on AMD's Standard Military grade products. Note: Marked with MMI logo. #### **Group A Tests** PAL16R4 -4 Group A Tests consist of Subgroups: 1, 2, 3, 7, 8, 9, 10, 11. #### Military Burn-In Military burn-in is in accordance with the current revision of MIL-STD-883, Test Methods 1015, Conditions A through E. Test conditions are selected at AMD's option. # AMD 🗔 # FUNCTIONAL DESCRIPTION Standard 20-pin PAL Family The standard bipolar 20-pin PAL family devices have common electrical characteristics and programming procedures. Four different devices are available, including both registered and combinatorial devices. All parts are produced with a fuse link at each input to the AND gate array, and connections may be selectively removed by applying appropriate voltages to the circuit. Utilizing an easily-implemented programming algorithm, these products can be rapidly programmed to any customized pattern. Extra test words are preprogrammed during manufacturing to ensure extremely high field programming yields, and provide extra test paths to achieve excellent parametric correlation. #### **Pinouts** The PAL16R8 Family is available in the standard 20-pin DIP and PLCC pinouts and the PAL16R8-4 Series is available in the new 28-pin PLCC pinout. The 28-pin PLCC pinout gives the designer the cleanest possible signal with only 4.5 ns delay. The PAL16R8-4 plnout has been designed to minimize the noise that can be generated by high-speed signals. Because of its inherently shorter leads, the PLCC package is the best package for use in high-speed designs. The short leads and multiple ground signals reduce the effective lead inductance, minimizing ground bounce. Placing the ground pins between the outputs optimizes the ground bounce protection, and also isolates the outputs from each other, eliminating cross-talk. This pinout can reduce the effective propagation delay by as much as 20% from a standard DIP pinout. Design files for PAL16R8-4 Series devices are written as if the device had a standard 20-pin DIP pinout for most design software packages. ## Variable Input/Output Pin Ratio The registered devices have eight dedicated input lines, and each combinatorial output is an I/O pin. The PAL16L8 has ten dedicated input lines and six of the eight combinatorial outputs are I/O pins. Buffers for device inputs have complementary outputs to provide user-programmable input signal polarity. Unused input pins should be tied to Vcc or GND. ## **Programmable Three-State Outputs** Each output has a three-state output buffer with three-state control. On combinatorial outputs, a product term controls the buffer, allowing enable and disable to be a function of any product of device inputs or output feedback. The combinatorial output provides a bidirectional I/O pin and may be configured as a dedicated input if the output buffer is always disabled. On registered outputs, an input pin controls the enabling of the three-state outputs. ## **Registers with Feedback** Registered outputs are provided for data storage and synchronization. Registers are composed of D-type flip-flops that are loaded on the LOW-to-HIGH transition of the clock input. #### **Register Preload** The register on the PAL16R8 Family can be preloaded from the output pins to facilitate functional testing of complex state machine designs. This feature allows direct loading of arbitrary states, making it unnecessary to cycle through long test vector sequences to reach a desired state. In addition, transitions from illegal states can be verified by loading illegal states and observing proper recovery. #### **Power-Up Reset** All flip-flops power-up to a logic LOW for predictable system initialization. Outputs of the PAL16R8 Family will be HIGH due to the active-low outputs. The Vcc rise must be monotonic and the reset delay time is 1000 ns maximum. #### **Security Fuse** After programming and verification, a PAL16R8 Family design can be secured by programming the security fuse. Once programmed, this fuse defeats readback of the internal programmed pattern by a device programmer, securing proprietary designs from competitors. When the security fuse is programmed, the array will read as if every fuse is programmed. ## **Quality and Testability** The PAL16R8 Family offers a very high level of built-in quality. Extra programmable fuses provide a means of verifying performance of all AC and DC parameters. In addition, this verifies complete programmability and functionality of the device to provide the highest programming yields and post-programming functional vields in the industry. ## Technology The PAL16R8 Family is fabricated with AMD's advanced trench-isolated bipolar process. This process reduces parasitic capacitances and minimum geometries to provide higher performance. The array connections are formed with proven TiW fuses for reliable operation. ### **LOGIC DIAGRAM** DIP and 20-Pin PLCC (28-Pin PLCC) Pinouts ## 16L8 (-4) ### **LOGIC DIAGRAM** ## DIP and 20-Pin PLCC (28-Pin PLCC) Pinouts 16R8 (-4) ## **LOGIC DIAGRAM** ## DIP and 20-Pin PLCC (28-Pin PLCC) Pinouts ### **LOGIC DIAGRAM** ### DIP and 20-Pin PLCC (28-Pin PLCC) Pinouts ## **ABSOLUTE MAXIMUM RATINGS** **Ambient Temperature with** Power Applied -65°C to +150°C Storage Temperature -55°C to +125°C Supply Voltage with Static Discharge Voltage Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.2 V to Vcc + 0.5 V DC Input Current -30 mA to +5 mA DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. ### **OPERATING RANGES** Ambient Temperature (T<sub>A</sub>) Operating in Free Air 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-----------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | IOH = -3.2 mA VIN = VIH or VIL<br>Vcc = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 24 mA VIN = VIH or VIL<br>Vcc = Min. | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | Vil | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 0.8 | ٧ | | Vi | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.2 | ٧ | | l <sub>IH</sub> | Input HIGH Current | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μA | | lıL . | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | -250 | μА | | lı . | Maximum Input Current | Vin = 5.5 V, Vcc = Max. | | 1 | mA | | Іохн | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -130 | mA | | loc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>V <sub>CC</sub> = Max. | | 210 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and lozL (or IIH and lozH). - 3. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. ## **CAPACITANCE** (Note 1) | Parameter<br>Symbol | Parameter Descrip | otion | Test Conditions | | Тур. | Unit | |---------------------|--------------------|---------|-----------------|-------------|------|------| | Cin | Input Capacitance | CLK, OE | VIN = 2.0 V | Vcc = 5.0 V | 8 | | | | <u> </u> | I1-I8 | | TA = 25°C | 5 | pF | | Соит | Output Capacitance | ) | Vout = 2.0 V | f = 1 MHz | 8 | ' | #### Note: ## **SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)** | | | _ | | | -5 | | -4 | | | |---------------------|-------------------------------|--------------------------------|---------------|---------------------|------------------|------|------------------|------|------| | Parameter<br>Symbol | Parameter [ | Parameter Description | | | Min.<br>(Note 3) | Max. | Min.<br>(Note 3) | Max. | Unit | | teo | Input or Fee<br>Combinatori | | | 16L8, 16R8,<br>16R4 | 1 | 5 | 1 | 4.5 | ns | | ts | Setup Time t<br>Feedback to | from Input or<br>Clock | | | 4.5 | | 4.5 | | ns | | tн | Hold Time | | | | 0 | | 0 | | ns | | tco | Clock to Out | put | out | | 1 | 4.0 | 1 | 3.5 | ns | | tskewr | Skew Betwe<br>Outputs (No | en Registered<br>e 4) | | | | 1 | | 0.5 | ns | | tw∟ | | LOW | | 16R8, 16R6,<br>16R4 | 4 | | 4 | | ns | | twн | Clock Width | HIGH | | 10,11 | 4 | | 4 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | 1 | 117 | | 125 | | MHz | | <b>fmax</b> | Frequency | Internal Feedback | <del></del> | 1 | 125 | | 125 | | MHz | | | (Note 5) | No Feedback | 1/(tw+ + twL) | | 125 | | 125 | | MHz | | tpzx | OE to Outpu | t Enable | | | 1 | 6.5 | 1 | 6.5 | ns | | texz | OE to Outpu | Disable | | | 1 | 5 | 1 | 5 | ns | | <b>t</b> EA | Input to Outp<br>Product Terr | ut Enable Using<br>n Control | | 16L8, 16R6, | 2 | 6.5 | 2 | 6.5 | ns | | ten | Input to Outp<br>Product Terr | out Disable Using<br>m Control | | 16R4 | 2 | 5 | 2 | 5 | ns | - 2. See Switching Test Circuit for test conditions. - 3. Delay minimums for tpD, tcO, tpZx, tpxZ, tEA, and tER are chosen based on two considerations: they must allow for the large number of variables that define "best case" conditions, and they must attempt to anticipate possible future process enhancements that may increase performance. It is possible that such process improvements may someday push the minimum delays beyond what was originally anticipated; therefore minimums should be used with care, and are recommended primarily for simulation. - 4. Skew testing takes into account pattern and switching direction differences between outputs. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where the frequency may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. # ADV MICRO PLA/PLE/ARRAYS \_\_\_\_\_ #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.2 V to +7.0 V DC Input Current -30 mA to +5 mA DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V Static Discharge Voltage 2001 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. #### **OPERATING RANGES** #### Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | I <sub>OH</sub> = -3.2 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | 2.4 | | ۷. | | Vol | Output LOW Voltage | IoL = 24 mA VIN = VIH or VIL Vcc = Min. | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | ViL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 8.0 | ٧ | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.2 | ٧ | | Ін | Input HIGH Current | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μА | | lu. | Input LOW Current | Vin = 0.4 V, Vcc = Max. (Note 2) | | -250 | μА | | lı | Maximum Input Current | Vin = 5.5 V, Vcc = Max. | | 1 | mA | | Іохн | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -130 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lour = 0 mA)<br>Vcc = Max. | | 180 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. AMD 🗔 ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | 3 | Тур. | Unit | |---------------------|-----------------------|--------------------------|--------------------------|------|------| | Cin | Input Capacitance | V <sub>IN</sub> = 2.0 V | Vcc = 5.0 V<br>Ta = 25°C | 5 | pF | | Соит | Output Capacitance | V <sub>OUT</sub> = 2.0 V | f = 1 MHz | 8 | ] " | #### Note: These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ## **SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)** | Parameter<br>Symbol | Parameter Des | scription | | | Min.<br>(Note 3) | Max. | Unit | |---------------------|---------------------------------------------------|-----------------------------|---------------------|-------------|------------------|------|------| | | Input or Feedb | ack to | | 16L8, 16R6, | 3 | 7.5 | | | tpo | Combinatorial | | 1 Output Switching | 16R4 | 3 | 7 | ns | | ts | Setup Time fro | m Input or Feedb | ack to Clock | | 7 | | ns | | tн | Hold Time | | | | 0 | | ns | | tco | Clock to Outpu | t | | | 3 | 6.5 | ns | | tskew | Skew Between | Registered Outputs (Note 4) | | 16R8, 16R6, | | 1 | ns | | tw∟ | Clast Midth | LOW | | 16R4 | 5 | | ns | | twн | Clock Width | HIGH | | ] | 5 | | ns | | | Maximum | External Feed | back 1/(ts + tco) | ] | 74 | | MHz | | fmax | Frequency | Internal Feedb | раск (fcnт) | | 100 | | MHz | | | (Note 5) | No Feedback | 1/(tw+ + twL) | ] | 100 | | MHz | | tezx | OE to Output E | nable | | | 3 | 8 | ns | | texz | OE to Output D | OE to Output Disable | | | 3 | 8 | ns | | <b>t</b> EA | Input to Output Enable Using Product Term Control | | | 16L8, 16R6, | 3 | 10 | ns | | ter | Input to Output | Disable Using P | roduct Term Control | 16R4 | 3 | 10 | ns | - 2. See Switching Test Circuit for test conditions. - 3. Output delay minimums are measured under best-case conditions. - 4. Skew is measured with all outputs switching in the same direction. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where the frequency may be affected. #### MICRO PLA/PLE/ARRAYS ADV #### **ABSOLUTE MAXIMUM RATINGS** Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at of above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliabil- -65°C to +150°C Storage Temperature Ambient Temperature with Power Applied Supply Voltage with Respect to Ground DC Input Voltage DC Output or I/O Pin Voltage ity. Programming conditions may differ. Static Discharge Voltage -55°C to +125°G -0.5 V to +7.0 V -1.5 V to +5.5 V -0.5 V to +5.5 V 2001 V **OPERATING RANGES** Commercial (C) Devices Ambient Temperature (Ta) Operating in Free Air Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V 0°C to +75°G Operating ranges define those limits between which the functionality of the device is guaranteed. DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------| | Vон | Output HIGH Voltage | IOH = ~3.2 mA Vin = Vin of Vil<br>Voc = Min | 2.4 | | ٧ | | VOL | Output LOW Voltage | lo∟ ≆ 24 mA Vini ≘ViniorVi∟<br>Voc. = Min | Ser<br>Servene a tra | 0.5 | ٧ | | ViH | tříput HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | ViL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | a de Constant de Sant | 0.8 | V | | Vı | Input Clamp Voltage | lin = -18 mA, Vcc = Min | isosom medie | <b>∸1.5</b> | V | | lн | Input HIGH Current | V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μА | | lμ | Input LOW Current | Vin = 0.4 V, Vcc = Max. (Note 2) | o de la constitución | -250 | μА | | lı . | Maximum Input Current | VIN = 5.5 V, Vcc = Max. | daga jaga sa | 100 | μА | | lozн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil. (Note 2) | | <b>≙</b> 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin ≅ Vin or Vit (Note 2) | <b>Statut</b> ion of the state | -100 | μА | | lsc | Output Short-Circuit Current | Vout ± 0.5 V, Vcc ≠ MaX (Note 3) | _30_ | _=130 | ,mA | | Icc | Supply Current | Vivi ± 0 V, Outputs Öpen (lour ≥ 0 mA)<br>Vcc = Max | | 180 | mΑ | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - 3. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditio | ns | | Тур. | Unit | |---------------------|-----------------------|-------------------------|-------------|--------------|------|------| | CIN | Input Capacitance | V <sub>IN</sub> = 2.0 V | Vcc = 5.0 V | CLK, OE | 9 | | | 0 | mpor oupdonalios | - ", | TA = 25°C | Other Inputs | 2 | pF | | Соит | Output Capacitance | Vout = 2.0 V | f = 1 MHz | Outputs | 4 | | #### Note: # SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2) | Parameter<br>Symbol | Parameter Des | scription | | | Min.<br>(Note 3) | Max. | Unit | |---------------------|------------------------------------|----------------------------|---------------|-------------|------------------|------|------| | tPD | Input or Feedba<br>Combinatorial ( | | | | 3 | 10 | ns | | ts | Setup Time from | Input or Feedback to Clock | | | 10 | | ns | | tн | Hold Time | | | | | | ns | | tco | Clock to Output | ĺ | | | 2 | 7 | ns | | tw. | Clock Width | LOW | LOW | | 8 | | ns | | twн | 1 | HIGH | | 16R8, 16R6, | 8 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | 16R4 | 58.8 | | MHz | | fMAX | Frequency | Internal Feedback (f | CNT) | | 60 | | MHz | | | (Note 5) | No Feedback | 1/(twn + twL) | | 62.5 | | MHz | | tezx | OE to Output E | nable | | | 3 | 10 | ns | | texz | OE to Output D | | | | 3 | 10 | ns | | tea | Input to Output | Enable Using Product | Term Control | 16L8, 16R6, | 1 | 10 | ns | | ter | | Disable Using Product | | 16R4 | 1 | 10 | ns | - 2. See Switching Test Circuit for test conditions. - 3. Output delay minimums are measured under best-case conditions. - 4. Calculated from measured fMAX internal. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where the frequency may be affected. <sup>1.</sup> These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ## **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to Vcc + 0.5 V DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliabil- ity. Programming conditions may differ. ## **OPERATING RANGES** Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-----------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | IOH = -3.2 mA VIN = VIH OF VIL<br>VCC = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 24 mA VIN = VIH or VIL<br>Vcc = Min. | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | Vil. | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 8.0 | ٧ | | Vı | Input Clamp Voltage | lin = −18 mA, Vcc = Min. | | -1.2 | V | | Ін | Input HIGH Current | Vin = 2.4 V, Vcc = Max. (Note 2) | | 25 | μА | | lı <u>.</u> | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | -250 | μА | | <u>lı</u> | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 100 | μА | | Іохн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | 100 | μĄ | | lozl | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -130 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>V <sub>CC</sub> = Max. | | 180 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. VOUT = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. # 9E D 🗰 0257526 0032246 065 🞟 AMD2 ADV MICRO PLA/PLE/ARRAYS AMD 🗔 ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | 3 | Тур. | Unit | |---------------------|-----------------------|-----------------|--------------------------|------|------| | Cin | Input Capacitance | VIN = 2.0 V | Vcc = 5.0 V<br>Ta = 25°C | 8 | | | Соит | Output Capacitance | Vout = 2.0 V | f = 1 MHz | 9 | pF | #### Note: ## **SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)** | Parameter<br>Symbol | Parameter Des | scription | | | Min. | Max. | Unit | |---------------------|-----------------------|------------------------------------------|---------------|---------------------|------|------|------| | tPD | | or Feedback to inatorial Output | | 16L8, 16R6,<br>16R4 | | 15 | ns | | ts | Setup Time from | from Input or Feedback to Clock | | | 15 | | ns | | tн | Hold Time | | | 0 | | ns | | | tco | Clock to Output | t or Feedback | or Feedback | | | 12 | ns | | tw∟ | Clock Width | LOW | | 16R8, 16R6, | 10 | | ns | | tw⊢ | | HIGH | | 16R4 | 10 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 37 | | MHz | | fmax | Frequency<br>(Note 3) | No Feedback | 1/(tw+ + twL) | | 50 | | MHz | | tezx | OE to Output E | nable | | | | 15 | ns | | texz | OE to Output D | OE to Output Disable | | | | 15 | ns | | tea . | Input to Output | Output Enable Using Product Term Control | | 16L8, 16R6, | | 15 | ns | | ter | Input to Output | Disable Using Product | Term Control | 16R4 | | 15 | ns | - 2. See Switching Test Circuit for test conditions. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Supply Voltage with **Power Applied** Respect to Ground -55°C to +125°C -0.5 V to +7.0 V DC Input Voltage -1.5 V to Vcc + 0.5 V DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V Supply Voltage (Vcc) with Respect to Ground **OPERATING RANGES** Ambient Temperature (TA) Commercial (C) Devices Operating in Free Air +4.75 V to +5.25 V 0°C to +75°C Operating ranges define those limits between which the functionality of the device is guaranteed. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. # DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | IOH = -3.2 mA VIN = VIH or VIL<br>Vcc = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 24 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>V <sub>CC</sub> = Min. | | 0.5 | ٧ | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | | | ٧ | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 0.8 | V | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.2 | ٧٠ | | . lin | Input HIGH Current | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μА | | l <u>ı</u> | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | -100 | μА | | lı | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 100 | μА | | lozн | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -130 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>Vcc = Max. | | 90 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. ## 59E D 0257526 0032248 938 MMA2 ADV MICRO PLA/PLE/ARRAYS AMD 🗖 ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | | | Тур. | Unit | |---------------------|-----------------------|--------------|------------------------------------|------|------| | Cin | Input Capacitance | VIN = 2.0 V | Vcc = 5.0 V | 7 | | | Соит | Output Capacitance | Vout = 2.0 V | T <sub>A</sub> = 25°C<br>f = 1 MHz | . 7 | pF | #### Note: ## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2) | Parameter Symbol | Parameter Desc | ription | | Min. | Max. | Unit | | |-------------------------------------------|--------------------------------------|---------------------------------------------|------------------------------------------------|-------------|--------------------|------|-----| | t <sub>PD</sub> | Input or Feedbac<br>Combinatorial Ou | | | | | 25 | ns | | ts | Setup Time from | Input or Feedback to | | 25 | | ns | | | tн | Hold Time | | | 0 | | ns | | | lco | Clock to Output | | | | 15 | ns | | | twL | Clock Width | LOW | | 16R8, 16R6, | 15 | | ns | | twn | | HIGH | | 16R4 | 15 | | ns | | er en | Maximum | External Feedback | 1/(ts + tco) | | 25 | | MHz | | <b>ÍM</b> AX | Frequency | Internal Feedback (f | CNT) | | 28.5 | | MHz | | | (Note 4) | No Feedback | 1/(tw+ + twL) | | 33 | | MHz | | tezx | OE to Output Ena | able | | | - 12 | 20 | ns | | tpxz | OE to Output Dis | able | e na <del>kedendala</del> ili ki balik di<br>a | | and the Control | 20 | ns | | <b>TEA</b> | Input to Output E | Output Enable Using Product Term Control | | | | 25 | ns | | ter | Input to Output D | o Output Disable Using Product Term Control | | | The section of the | 25 | ns | - 2. See Switching Test Circuit for test conditions. - 3. Calculated from measured fMAX internal. - These parameters are not 100% tested but are calculated at initial characterization and at any time the design is modified where frequency may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to Vcc + 0.5 V DC Output or I/O Pin Voltage -0.5 V to Vcc + 0.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. ## **OPERATING RANGES** Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. ### DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Descr | iption | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------------|------| | Vон | Output HIGH Volta | age | IOH = -3.2 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>Vcc = Min. | 2.4 | | ٧ | | Vol | Output LOW Volta | Output LOW Voltage $I_{OL} = 24 \text{ mA}$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{CC} = \text{Min}$ . | | | 0.5 | ٧ | | ViH | Input HIGH Voltage | | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | ViL | Input LOW Voltage | | Guaranteed Input Logical LOW Voltage for all Inputs (Note 1) | | 8.0 | ٧ | | Vı | Input Clamp Voltage | | lın = −18 mA, Vcc = Min. | | -1.2 | ٧ | | lн | Input HIGH Current | | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μΑ | | l IL | Input LOW Curren | t | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | -250 | μА | | lı | Maximum Input Cu | urrent | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 100 | μA | | lozн | Off-State Output L<br>Current HIGH | eakage | Vout = 2.7 V, Vcc = Max.<br>Vin = Vih or Vil. (Note 2) | | 100 | μА | | lozL | Off-State Output L<br>Current LOW | eakage | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circu | uit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -130 | mA | | lcc | Supply Current | 16L8<br>16R8/6/4 | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>Vcc = Max. | | 155<br>180 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - 3. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second, VCC = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. AMD 🗔 ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | 3 | Тур. | Unit | |---------------------|-----------------------|-------------------------|--------------------------------------------------|------|------| | Cin | Input Capacitance | V <sub>IN</sub> = 2.0 V | V <sub>CC</sub> = 5.0 V<br>T <sub>A</sub> = 25°C | 7 | pF | | Соит | Output Capacitance | Vout = 2.0 V | f = 1 MHz | 7 | pr | #### Note: ## **SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)** | Parameter<br>Symbol | Parameter Des | Description | | | | Max. | Unit | |---------------------|------------------------------------|------------------------|----------------------------------------------------------------------|-------------|------|------|------| | tPD | Input or Feedba<br>Combinatorial ( | ack to<br>Output | ck to<br>utput | | | 25 | ns | | ts | Setup Time from | m Input or Feedback to | n Input or Feedback to Clock | | 25 | | ns | | tн | Hold Time | | | | 0 | | ns | | tco | Clock to Output | | | | | 15 | ns | | twL | Clock Width | LOW | LOW | | 15 | | ns | | tw <sub>H</sub> | | HIGH | | 16R8, 16R6, | 15 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | 16R4 | 25 | | MHz | | fmax | Frequency | Internal Feedback (f | CNT) | | 28.5 | | MHz | | | (Note 4) | No Feedback | 1/(tw+ + twL) | | 33 | | MHz | | tpzx | OE to Output E | nable | | | | 20 | ns | | texz | OE to Output D | isable | isable | | | 20 | ns | | tea | Input to Output | Enable Using Product | Enable Using Product Term Control | | | 25 | ns | | ter | Input to Output | Disable Using Product | Enable Using Product Term Control Disable Using Product Term Control | | | 25 | ns | - 2. See Switching Test Circuit for test conditions. - 3. Calculated from measured fMAX internal. - 4. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ## ADV MICRO PLA/PLE/ARRAYS **OPERATING RANGES** #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to +5.5 V DC Output or I/O Pin Voltage 5.5 V Commercial (C) Devices Ambient Temperature (T<sub>A</sub>) Operating in Free Air 0°C to +75°C Supply Voltage (Vcc) with Respect to Ground +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. ## DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | I <sub>OH</sub> = -1 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 8 mA VIN = VIH or VIL<br>Vcc = Min. | | 0.5 | ٧ | | Vін | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 1) | 2.0 | | ٧ | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 1) | | 0.8 | > | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.5 | V | | lн | Input HIGH Current | V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = Max. (Note 2) | | 25 | μА | | l <sub>IL</sub> | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 2) | | -250 | μА | | lı . | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 100 | μА | | Іохн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 2) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 3) | -30 | -250 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>V <sub>CC</sub> = Max. | | 55 | mA | - 1. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included. - 2. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - 3. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vour = 0.5 V as been chosen to avoid test problems caused by tester ground degradation. AMD Z ADV MICRO PLA/PLE/ARRAYS \_ # SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 1) | Parameter<br>Symbol | Parameter Des | scription | | | Min. | Max. | Unit | |---------------------|------------------------------------|---------------------------------------------------|---------------|-------------|------|------|------| | tpp | Input or Feedba<br>Combinatorial C | | | | | 35 | ns | | ts | Setup Time from | n Input or Feedback to Clock | | | 35 | | ns | | tн | Hold Time | | | 0 | | ns | | | tço | Clock to Output | or Feedback | | 16R8, 16R6, | | 25 | ns | | twL | Clock Width | LOW | | 16R4 | 25 | | ns | | twн | | HIGH | | | 25 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 16 | | MHz | | fmax | Frequency<br>(Note 2) | No Feedback | 1/(tw+ + twL) | | 20 | | MHz | | tezx | OE to Output E | nable | | | | 25 | ns | | texz | OE to Output D | | | | | 25 | ns | | tea. | | Input to Output Enable Using Product Term Control | | | | 35 | ns | | ter | | Disable Using Product | | 16R4 | | 35 | ns | - 1. See Switching Test Circuit for test conditions. - 2. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. ## **ABSOLUTE MAXIMUM RATINGS** DC Output or I/O Pin Voltage Static Discharge Voltage Storage Temperature Ambient Temperature with Power Applied Supply Voltage with Respect to Ground DC Input Voltage DC Input Current -65°C to +150°C -55°C to +125°C -55°C to +125°C -55°C to +125°C -50°C to +125°C -50°C to +150°C +125°C +150°C -50°C to +125°C -50°C to +125°C -50°C to +125°C -50°C to +125°C -50°C to +125°C -50°C to +125°C Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. Absolute Maximum Ratings are for system design reference; parameters given are not tested. ## ADV MICRO PLA/PLE/ARRAYS ## OPERATING RANGES Military Devices (Note 1) Ambient Temperature (T<sub>A</sub>) Operating in Free Air -55°C Min. Operating Case (Tc) Temperature 125°C Max. Supply Voltage (Vcc) with Respect to Ground +4.50 V to +5.50 V Operating ranges define those limits between which the functionality of the device is guaranteed. #### Note: Military products are tested at T<sub>C</sub> = +25°C, +125°C, and -55°C, per MIL-STD-883. # DC CHARACTERISTICS over MILITARY operating ranges unless otherwise specified (Note 2) -0.5 V to Vcc + 0.5 V 2001 V | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|------------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | Iон = -2 mA V <sub>IN</sub> = V <sub>I</sub> H or V <sub>IL</sub> V <sub>CC</sub> = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | loL = 12 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | | 0.5 | ٧ | | Vih | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 3) | 2.0 | | ٧ | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 3) | | 8.0 | ٧ | | Vi | Input Clamp Voltage | In = -18 mA, Vcc = Min. | | -1.2 | V | | liн | Input HIGH Current | V <sub>IN</sub> = 2.7 V, V <sub>CC</sub> = Max. (Note 4) | | 25 | μА | | la. | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 4) | | -250 | μА | | li | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 1 | mA | | ЮZН | Off-State Output Leakage<br>Current HIGH | Vout = 2.7 V, Vcc = Max.<br>Vin = Vih or Vil. (Note 4) | | 100 | μА | | lozl | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vihor Vil (Note 4) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 5) | -30 | -130 | mA | | lcc | Supply Current | Vin = 0 V, Outputs Open (lour = 0 mA)<br>Vcc = Max. | | 200 | mA | - 2. For APL Products, Group A, Subgroups 1, 2, and 3 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - VIL and VIH are input conditions of output tests and are not themselves directly tested. VIL and VIH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 4. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vour = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. # AMD Z ADV MICRO PLA/PLE/ARRAYS ## **CAPACITANCE** (Note 1) | Parameter<br>Symbol | Parameter Descrip | tion | Test Condition | s | Тур. | Unit | |---------------------|--------------------|----------------------------|--------------------------|--------------------------------------------------|---------|----------| | Cin | Input Capacitance | Corner Pins<br>Middle Pins | V <sub>IN</sub> = 2.0 V | V <sub>CC</sub> = 5.0 V<br>T <sub>A</sub> = 25°C | 10<br>5 | pF | | Соит | Output Capacitance | | V <sub>OUT</sub> = 2.0 V | f = 1 MHz | 9 | <u> </u> | #### Note: These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. SWITCHING CHARACTERISTICS over MILITARY operating ranges (Note 2) | | | | | | -10 | | -12 | | | |---------------------|-------------------------------|-----------------------|-------------------------|---------------|------------------|------|------------------|------|------| | Parameter<br>Symbol | Parameter De | escription | | | Min.<br>(Note 3) | Max. | Min.<br>(Note 3) | Max. | Unit | | tpp | Input or Feed<br>Combinatoria | | 16L8,<br>16R6,<br>16R4 | 3 | 10 | 3 | 12 | ns | | | ts | Setup Time fr | om Input or Feedbac | k to Clock | | 10 | | 10 | | ns | | tн | Hold Time | | | | 0 | | 0 | | ns | | tco | Clock to Outp | out | | 2 | 9 | 3 | 11 | ns | | | tskew | Skew Betwee | en Registered Output | | | 1 | | 1 | ns | | | twL | | LOW | | 16R8, | 8 | | 8 | | ns | | twn . | Clock Width | HIGH | | 16R6,<br>16R4 | 8 | | 8 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 52.6 | | 47.6 | | MH: | | fMAX | Frequency | Internal Feedback ( | fcnt) | | 60.6 | | 60.6 | | MH: | | | (Note 5) | No Feedback | 1/(tw+ + twL) | 1 | 62.5 | | 62.5 | | MH. | | tp7x | OE to Output | Enable (Note 5) | | 1 | 1 | 10 | 1 | 12 | ns | | texz | OE to Output | Disable (Note 5) | | | 1 | 10 | 1 | 12 | ns | | tea | <del></del> | ut Enable Using Prod | it Enable Using Product | | 1 | 10 | 1 | 12 | ns | | ten | | out Disable Using Pro | duct | 16R6,<br>16R4 | 1 | 10 | 1 | 12 | ns | - See Switching Test Circuit for test conditions. For APL products Group A, Subgroups 9, 10, and 11 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - Minimum value for tpD, tcO, tpzx, tpxz, teA, and ten parameters should be used for simulation purposes only and are not tested. - 4. Skew is measured with all outputs switching in the same direction. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where these parameters may be affected. #### 0257526 0032255 078 **3**AMD2 59E D ## ADV MICRO PLA/PLE/ARRAYS **OPERATING RANGES** Operating in Free Air Operating Case (Tc) Military (M ) Devices (Note 1) Ambient Temperature (TA) ## **ABSOLUTE MAXIMUM RATINGS** above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliabil- ity. Programming conditions may differ. Absolute Maximum Ratings are for system design reference; parameters given Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied Supply Voltage with. -55°C to +125°C Respect to Ground DC Input Voltage are not tested. -0.5 V to +7.0 V -1.5 V to +5.5 V DC Output or I/O Pin Voltage 5.5 V Stresses above these listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or Temperature 125°C Max. Supply Voltage (Vcc) with Respect to Ground +4.50 V to +5.50 V -55°C Min. Operating ranges define those limits between which the functionality of the device is guaranteed. #### Note: 1. Military products are tested at Tc = +25°C, +125°C, and -55°C, per MIL-STD-883. ## DC CHARACTERISTICS over MILITARY operating ranges unless otherwise specified (Note 2) | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|--------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | loh = -2 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>Vcc = Min. | 2.4 | | ٧ | | Vol | Output LOW Voltage | IoL = 12 mA VIN = VIH Or VIL<br>Vcc = Min. | | 0.5 | ٧ | | Vін | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 3) | 2.0 | | ٧ | | ViL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 3) | | 0.8 | ٧ | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.5 | V | | lıн | Input HIGH Current | Vin = 2.4 V, Vcc = Max. (Note 4) | | 25 | μА | | la. | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 4) | | -250 | μА | | lı | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 1 | mA | | ЮZH | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 4) | | 100 | μА | | lozi. | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 4) | | -100 | μА | | lsc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 5) | -30 | -130 | mA | | lec | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>V <sub>CC</sub> = Max. | | 180 | mA | - 2. Fer APL Products, Group A, Subgroups 1, 2, and 3 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - 3. VIL and VIH are input conditions of output tests and are not themselves directly tested. VIL and VIH are absolute voltages with respect te device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 4. I/O pin leakage is the worst case of IIL and lozL (or IIH and lozH). - 5. Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vour = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. AMD Z # ADV MICRO PLA/PLE/ARRAYS - ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | | Тур. | Unit | |---------------------|-----------------------|-------------------------|--------------------------|------|------| | CiN | Input Capacitance | V <sub>IN</sub> = 2.0 V | Vcc = 5.0 V<br>TA = 25°C | 9 | pF | | Cour | Output Capacitance | Vout = 2.0 V | f = 1 MHz | 10 | рг | #### Note: ## SWITCHING CHARACTERISTICS over MILITARY operating ranges (Note 2) | Parameter<br>Symbol | Parameter Des | eription | | | Min. | Max. | Unit | |---------------------|------------------------------------|-------------------------------------------|---------------|-------------|------|------|------| | tPD | Input or Feedba<br>Combinatorial C | | | | | 20 | ns | | ts | Setup Time from | n Input or Feedback to Clock | | | 20 | | ns | | tH | Hold Time | | - | 0 | | ns | | | tco | Clock to Output | or Feedback | | | | 15 | ns | | twL | | LOW | LOW 16R8, 1 | | 12 | | ns | | twn | Clock Width | HIGH | | 16R4 | 12 | | ns | | <b>f</b> MAX | Maximum | External Feedback | 1/(ts + tco) | 1 | 28.5 | | MHz | | | Frequency<br>(Note 3) | No Feedback | 1/(tw+ + twL) | | 41.6 | | MHz | | tezx | OE to Output E | nable (Note 4) | | | | 20 | ns | | texz | OE to Output D | isable (Note 4) | | | | 20 | ns | | tea | Input to Output<br>Term Control (I | tput Enable Using Product<br>rol (Note 4) | | 16L8, 16R6, | | 25 | ns | | ten | Input to Output<br>Term Control (I | Disable Using Product<br>Note 4) | | 16R4 | - | 20 | ns | - See Switching Test Circuit for test conditions. For APL products Group A, Subgroups 9, 10, and 11 are tested per MiL-STD-883, Method 5005, unless otherwise noted. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where these parameters may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to +5.5 V DC Output or I/O Pin Voltage 5.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. Absolute Maximum Ratings are for system design reference; parameters given are not tested. ### **OPERATING RANGES** Military (M ) Devices (Note 1) Ambient Temperature (T<sub>A</sub>) Operating in Free Air −55°C Min. Operating Case (Tc) Temperature 125°C Max. Supply Voltage (Vcc) with Respect to Ground +4.50 V to +5.50 V Operating ranges define those limits between which the functionality of the device is guaranteed. #### Note: Military products are tested at Tc = +25°C, +125°C, and -55°C, per MIL-STD-883. # DC CHARACTERISTICS over MILITARY operating ranges unless otherwise specified (Note 2) | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | I <sub>OH</sub> = -2 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | 2.4 | | V | | V <sub>Q</sub> L | Output LOW Voltage | IoL = 12 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | | 0.5 | ٧ | | ViH | Input HIGH Voitage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 3) | 2.0 | | ٧ | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 3) | | 0.8 | V | | Vı | Input Clamp Voltage | In = -18 mA, Vcc = Min. | | -1.5 | | | lін | Input HIGH Current | Vin = 2.4 V, Vcc = Max. (Note 4) | | 25 | μΑ | | la. | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 4) | | -250 | μΑ | | lı | Maximum Input Current | Vin = 5.5 V, Vcc = Max. | | 1 | mA | | Юżн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 4) | | 100 | μА | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = ViH or ViL (Note 4) | | -100 | μА | | fsc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 5) | -30 | -130 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lout = 0 mA)<br>V <sub>CC</sub> = Max. | | 90 | mA | - 2. For APL Products, Group A, Subgroups 1, 2, and 3 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - VIL and VIH are input conditions of output tests and are not themselves directly tested. VIL and VIH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 4. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. AMD A ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | | Тур. | Unit | |---------------------|-----------------------|--------------------------|--------------------------|------|------| | Cin | Input Capacitance | V <sub>IN</sub> = 2.0 V | Vcc = 5.0 V<br>TA = 25°C | 7 | рF | | Соит | Output Capacitance | V <sub>OUT</sub> = 2.0 V | f = 1 MHz | 7 | Pi | #### Note: ## SWITCHING CHARACTERISTICS over MILITARY operating ranges (Note 2) | Parameter<br>Symbol | Parameter Des | Description | | | | Max. | Unit | |---------------------|---------------------------------------|------------------------|---------------|-------------|----|------|------| | tPD | Input or Feedba<br>Combinatorial ( | | | | | 30 | ns | | ts | Setup Time from | m Input or Feedback to | | 30 | | ns | | | tн | Hold Time | | | 0 | | ns | | | tco | Clock to Output | or Feedback | | | | 20 | ns | | twL | Clock Width | LOW 16R8, 16 | | 16R8, 16R6, | 20 | | ns | | twn | 1 | HIGH | | 16R4 | 20 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 20 | | MHz | | <b>f</b> MAX | Frequency<br>(Note 3) | No Feedback | 1/(tw+ + twL) | | 25 | | MHz | | tezx | OE to Output E | nable (Note 4) | | | | 25 | ns | | texz | <del> </del> | Disable (Note 4) | | | | 25 | ns | | <b>t</b> EA | · · · · · · · · · · · · · · · · · · · | t Enable Using Product | | 16L8, 16R6, | | 30 | ns | | ter | Input to Output<br>Term Control ( | Disable Using Product | | 16R4 | | 30 | ns | - See Switching Test Circuit for test conditions. For APL products Group A, Subgroups 9, 10, and 11 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where these parameters may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified ' where capacitance may be affected. ## **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to +5.5 V DC Output or I/O Pin Voltage 5.5 V Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. Absolute Maximum Ratings are for system design reference; parameters given are not tested ## **OPERATING RANGES** Military (M) Devices (Note 1) Ambient Temperature (T<sub>A</sub>) Operating in Free Air −55°C Min. Operating Case (Tc) Temperature 125°C Max. Supply Voltage (Vcc) with Respect to Ground +4.50 V to +5.50 V Operating ranges define those limits between which the functionality of the device is guaranteed. #### Note: 1. Military products are tested at Tc = +25°C, +125°C, and -55°C, per MIL-STD-883. # DC CHARACTERISTICS over MILITARY operating ranges unless otherwise specified (Note 2) | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|--------------------------------------------------------------------------------------------|----------|------|------------| | Vон | Output HIGH Voltage | IOH = -2 mA VIN = VIH OF VIL VCC = Min. | 2.4 | Mux. | V | | Vol | Output LOW Voltage | IoL = 12 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>V <sub>CC</sub> = Min. | | 0.5 | V | | ViH | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 3) | 2.0 | | V | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 3) | | 0.8 | V | | Vı | Input Clamp Voltage | lin = -18 mA, Vcc = Min. | | -1.5 | V | | lін | Input HIGH Current | V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = Max. (Note 4) | | 25 | — <u> </u> | | l <sub>IL</sub> | Input LOW Current | Vin = 0.4 V, Vcc = Max. (Note 4) | | -250 | <u>дА</u> | | - Iı | Maximum Input Current | VIN = 5.5 V, Vcc = Max. | | 230 | mA | | Іогн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max. Vin = Vih or Vil. (Note 4) | | 100 | μА | | lozu | Off-State Output Leakage<br>Current LOW | VOUT = 0.4 V, VCC = Max.<br>VIN = VIH or VIL (Note 4) | · | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 5) | -30 | -130 | mA | | lcc | Supply Current | Vin = 0 V, Outputs Open (lout = 0 mA)<br>Vcc = Max | 19.9 - 1 | 180 | mA | - 2. For APL Products, Group A, Subgroups 1, 2, and 3 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - VIL and VIH are input conditions of output tests and are not themselves directly tested. VIL and VIH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 4. I/O pin leakage is the worst case of IIL and IQZL (or IIH and IQZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. ## **CAPACITANCE (Note 1)** | Parameter<br>Symbol | Parameter Description | Test Conditions | • | Тур. | Unit | |---------------------|-----------------------|-----------------|--------------------------------------|------|------| | Cin | Input Capacitance | Vin = 2.0 V | Vcc = 5.0 V<br>T <sub>A</sub> = 25°C | 7 | ρF | | Соит | Output Capacitance | Vout = 2.0 V | f = 1 MHz | 7 | PF | #### Note: SWITCHING CHARACTERISTICS over MILITARY operating ranges (Note 2) | Parameter Symbol | Parameter Description | | | | | Max. | Unit | |------------------|--------------------------------------------|-------------------------------------------------------------------------------------|---------------------|-------------|----|------|------| | <b>t</b> PD | Input or Feedba<br>Combinatorial C | | 16L8, 16R6,<br>16R4 | | 30 | ns | | | ts | Setup Time from Input or Feedback to Clock | | | | 30 | | ns | | tн | Hold Time | | | 0 | | ns | | | tco | Clock to Output | or Feedback | | | | 20 | ns | | twL | Clock Width | LOW | | 16R8, 16R6, | 20 | | ns | | twn | <u> </u> | HIGH | HIGH | | 20 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | : | 20 | | MHz | | <b>fmax</b> | Frequency<br>(Note 3) | No Feedback | 1/(tw+ + twL) | | 25 | | MHz | | tezx | OE to Output E | nable (Note 4) | | | | 25 | ns | | texz | OE to Output D | isable (Note 4) | | | | 25 | ns | | tea | | o Output Enable Using Product<br>Control (Note 4)<br>o Output Disable Using Product | | 16L8, 16R6, | | 30 | ns | | ten | Input to Output<br>Term Control (I | | | 16R4 | | 30 | ns | - See Switching Test Circuit for test conditions. For APL products Group A, Subgroups 9, 10, and 11 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where these parameters may be affected. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature -65°C to +150°C Ambient Temperature with Power Applied -55°C to +125°C Supply Voltage with Respect to Ground -0.5 V to +7.0 V DC Input Voltage -1.5 V to +5.5 V DC Output or I/O Pin Voltage Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ. Absolute Maximum Ratings are for system design reference; parameters given are not tested. # OPERATING RANGES Military (M ) Devices (Note 1) Ambient Temperature (T<sub>A</sub>) Operating in Free Air -55°C Min. Operating Case (Tc) Temperature 125°C Max. Supply Voltage (Vcc) with Respect to Ground +4.50 V to +5.50 V Operating ranges define those limits between which the functionality of the device is guaranteed. #### Note: Military products are tested at T<sub>C</sub> = +25°C, +125°C, and -55°C, per MIL-STD-883. # DC CHARACTERISTICS over MILITARY operating ranges unless otherwise specified (Note 2) 5.5 V | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |---------------------|------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------| | Vон | Output HIGH Voltage | IOH = -1 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | 2.4 | | V | | Vol | Output LOW Voltage | IoL = 4 mA V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> V <sub>CC</sub> = Min. | | 0.5 | ٧ | | Viн | Input HIGH Voltage | Guaranteed Input Logical HIGH<br>Voltage for all Inputs (Note 3) | 2.0 | | , V | | VIL | Input LOW Voltage | Guaranteed Input Logical LOW<br>Voltage for all Inputs (Note 3) | | 8.0 | ٧ | | Vı | Input Clamp Voltage | I <sub>IN</sub> = -18 mA, V <sub>CC</sub> = Min. | | -1.5 | ٧ | | hн | Input HIGH Current | VIN = 2.4 V, Vcc = Max. (Note 4) | | 25 | μА | | la. | Input LOW Current | V <sub>IN</sub> = 0.4 V, V <sub>CC</sub> = Max. (Note 4) | | -250 | μА | | h | Maximum Input Current | V <sub>IN</sub> = 5.5 V, V <sub>CC</sub> = Max. | | 1 | mA | | Іохн | Off-State Output Leakage<br>Current HIGH | Vout = 2.4 V, Vcc = Max.<br>Vin = Vih or Vil. (Note 4) | , | 100 | μΑ | | lozL | Off-State Output Leakage<br>Current LOW | Vout = 0.4 V, Vcc = Max.<br>Vin = Vih or Vil (Note 4) | | -100 | μА | | Isc | Output Short-Circuit Current | Vout = 0.5 V, Vcc = Max. (Note 5) | -30 | -250 | mA | | lcc | Supply Current | V <sub>IN</sub> = 0 V, Outputs Open (lour = 0 mA)<br>V <sub>CC</sub> = Max. | | 55 | mA | - 2. For APL Products, Group A, Subgroups 1, 2, and 3 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - VIL and VIH are input conditions of output tests and are not themselves directly tested. VIL and VIH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. - 4. I/O pin leakage is the worst case of IIL and IOZL (or IIH and IOZH). - Not more than one output should be tested at a time. Duration of the short-circuit should not exceed one second. Vout = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. AMD 🎞 ## SWITCHING CHARACTERISTICS over MILITARY operating ranges (Note 1) | Parameter<br>Symbol | Parameter Des | Parameter Description | | | | Max. | Unit | |---------------------|------------------------------------|----------------------------------|---------------------|-------------|------|------|------| | <b>t</b> PD | Input or Feedba<br>Combinatorial ( | | 16L8, 16R6,<br>16R4 | | 50 | ns | | | ts | Setup Time from | m Input or Feedback to | | 50 | | ns | | | tн | Hold Time | | | - | 0 | | ns | | tco | Clock to Output | or Feedback | | ! | | 25 | ns | | twL | Clock Width | LOW<br>HIGH | | 16R8, 16R6, | 25 | | ns | | twн | 1 | | | 16R4 | 25 | | ns | | | Maximum | External Feedback | 1/(ts + tco) | | 13.3 | | MHz | | f <u>MAX</u> | Frequency<br>(Note 2) | No Feedback | 1/(tw+ + twL) | | 20 | | MHz | | tezx | OE to Output E | nable (Note 3) | | | | 25 | ns | | texz | OE to Output D | o Output Disable (Note 3) | | | | 25 | ns | | tea | Input to Output<br>Term Control ( | Output Enable Using Product | | 16L8, 16R6, | | 45 | ns | | ter | Input to Output<br>Term Control ( | Disable Using Product<br>Note 3) | | 16R4 | | 45 | ns | - See Switching Test Circuit for test conditions. For APL products Group A, Subgroups 9, 10, and 11 are tested per MIL-STD-883, Method 5005, unless otherwise noted. - 2. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where frequency may be affected. - These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where these parameters may be affected. **Registered Output Skew** input to Output Disable/Enable **OE** to Output Disable/Enable - 1. VT = 1.5 V - 2. Input pulse amplitude 0 V to 3.0 V - 3. Input rise and fall times 2-3 ns typical. ## KEY TO SWITCHING WAVEFORMS | WAYEFORM | INPUTS | OUTPUTS | |----------|----------------------------------------|-----------------------------------------------------| | 200 | Must be<br>Steady | Will be<br>Steady | | | May<br>Change<br>from A to L | Will be<br>Changing<br>from H to L | | 1111 | May<br>Change<br>from L to H | Will be<br>Changing<br>from L to H | | | Don't Care;<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown | | | Doës Not<br>Apply | Genter<br>Line is High-<br>Impedance<br>"Off" State | KS000010-PAL # SWITCHING TEST CIRCUIT | | | | Commercial | | Measured | | |---------------|------------------------------|-------|-------------------------------|-------|------------------------------------------|--| | Specification | <b>S</b> 1 | C∟ | R <sub>1</sub> R <sub>2</sub> | | Output Value | | | tpp, tco | Closed | | | | 1.5 V | | | tpzx, tea | Z → H: Open<br>Z → L: Closed | 50 pF | 200 Ω | 200 Ω | 1.5 V | | | texz, ten | H → Z: Open<br>L → Z: Closed | 5 pF | | | H → Z: VoH − 0.5 V<br>L → Z: VoL + 0.5 V | | MEASURED SWITCHING CHARACTERISTICS for the PAL16R8-4/5 Vcc = 4.75 V, T<sub>A</sub> = 75°C (Note 1) tpo vs. Number of Outputs Switching 14275-010A tpp vs. Load Capacitance Vcc = 5.25 V, T<sub>A</sub> = 25°C 14275-011A #### Note: These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where tpo may be affected. AMD 🗖 **CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS for the PAL16R8-4/5** VCC = 5.0 V, TA = 25°C 10240-003B **Output, HIGH** 10240-004B 10240-005A **MEASURED SWITCHING CHARACTERISTICS for the PAL16R8-7** Vcc = 4.75 V, TA = 75°C (Note 1) tpo vs. Number of Outputs Switching 10240-001A tpp vs. Load Capacitance 10240-002A #### Note: 1. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where tpp may be affected. CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS for the PAL16R8-7 $V_{CC} = 5.0 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ 10240-003A 10240-004A 10240-005A ## **INPUT/OUTPUT EQUIVALENT SCHEMATICS** # ADV MICRO PLA/PLE/ARRAYS 10240-006A # Typical Output #### **POWER-UP RESET** The power-up reset feature ensures that all flip-flops will be reset to LOW after the device has been powered up. The output state will be HIGH due to the inverting output buffer. This feature is valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the wide range of ways Vcc can rise to its steady state, two conditions are required to ensure a valid power-up reset. These conditions are: - 1. The Vcc rise must be monotonic. - Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met. | Parameter<br>Symbol | Parameter Description | Max. | Unit | | | |---------------------|------------------------------|--------------|-----------------|--|--| | ten | Power-up Reset Time | 1000 | ns | | | | ts | Input or Feedback Setup Time | See Switchi | ng | | | | twl | Clock Width LOW | Characterist | Characteristics | | | 12350-024A **Power-Up Reset Waveform**