PCF5075 ### **FEATURES** - · CMOS low-voltage, low-power - Can be used in burst mode with power-down - Three-wire serial bus interface with the bus available in power-down mode - · On-chip ramp generator for 256 different power levels - · Extendable dynamic range - $\bullet~$ Two programmable regulator start conditions, $V_{\text{KICK}}$ and $V_{\text{HOME}}$ - Programmable analog output voltage limitation - Ramping speed depending on the 13 MHz system frequency clock for Global System for Mobile communications (GSM) and Personnel Communications Network (PCN) - · Low swing input buffer for the 13 MHz master clock - Compatible to a large number of different RF power modules - Programmable temperature matching - · Quick restart option. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |----------------------|-------------------------------|------|------|------|------| | $V_{DDD}$ | digital supply voltage | 2.7 | 5.0 | 5.5 | V | | $V_{DDA}$ | analog supply voltage | 2.7 | 5.0 | 5.5 | V | | I <sub>DD(tot)</sub> | total supply current | | 9 | 15 | mA | | T <sub>amb</sub> | operating ambient temperature | -40 | _ | +85 | °C | ## **ORDERING INFORMATION** | TYPE NUMBER | | PACKAGE | | | | | |--------------|----------------------------------------------------------------------------------|------------------|--------|--|--|--| | TIPE NOWIDER | NAME | IAME DESCRIPTION | | | | | | PCF5075 | PCF5075 SSOP20 plastic shrink small outline package; 20 leads; body width 4.4 mm | | SOT266 | | | | PCF5075 ### **BLOCK DIAGRAM** 1995 Jul 19 3 PCF5075 ## **PINNING** | SYMBOL | PIN | DESCRIPTION | | |---------------------|-----|---------------------------------------------------|--| | VS1 | 1 | sensor signal input 1 | | | $V_{DDA}$ | 2 | analog supply voltage | | | BVS1 | 3 | buffered sensor output signal | | | PD | 4 | power-down input | | | I <sub>BIAS</sub> | 5 | bias current output for external rectifier | | | VS2 | 6 | sensor signal input 2 | | | V <sub>SR</sub> | 7 | bias voltage output for sensor | | | $V_{DDD}$ | 8 | digital supply voltage | | | DTX | 9 | test, disable or stop TX burst | | | | | (has to be connected to V <sub>SSD</sub> ) | | | TRIG | 10 | trigger signal input | | | CL13 | 11 | 13 MHz master clock pulse input (LOW swing input) | | | DF | 12 | programmable 3-state output | | | STROBE | 13 | serial bus strobe input signal | | | CLK | 14 | serial bus clock input signal | | | DATA | 15 | serial bus data input signal | | | V <sub>SSD</sub> | 16 | digital ground | | | V <sub>SSA</sub> | 17 | analog ground | | | V <sub>INT(o)</sub> | 18 | integrator output voltage | | | V <sub>INT(p)</sub> | 19 | integrator positive input voltage | | | V <sub>INT(n)</sub> | 20 | integrator negative input voltage | | PCF5075 #### **FUNCTIONAL DESCRIPTION** #### General This CMOS device integrates operational amplifiers, two digital-to-analog converters and a serial interface to implement an 'Integrating-Controller'. It is designed to control both the power level and the up and down-ramping of GSM-transmit bursts. The GSM/PCN power-up power-down ramping curves are generated on-chip, using an internal clock frequency of 2.166 MHz ( $T_{cy} = 1/f_{clk}$ ), that is generated internally by dividing the external 13 MHz clock by six. Generally, the power amplifier is ramped-up after a rising edge on TRIG (pin 10) and ramped-down after a falling edge. When TRIG goes LOW for less than two clock periods (2T<sub>cy</sub>), a special function for base station applications is activated (see Chapter "Appendix A: base station features"). When DTX (pin 9) becomes active during a ramp-up, ramping is stopped and a normal ramp-down is executed thereby turning the power module off. To restart the ramp generator, DTX and TRIG have to go LOW (TRIG has to stay LOW for more than two clock periods). The next LOW-to-HIGH transition will cause a ramp-up again. The contents of the power-level register (PL7-to-PL0) determines which of 256 possible values the top of the clock period burst will have. To match the controller to different power modules and sensors several parameters must be adapted: - The typical value of the external capacitors C1 and C2; C1 determines the maximum bandwidth of the power control loop, depending on the highest steepness of the control curve of the power module and on the sensor attenuation (see Fig.4). - 2. The upper voltage limit of V<sub>O(INT)</sub> (pin 18) to protect the power module; the output of V<sub>O(INT)</sub> can be limited to 4.0 V, 3.4 V or 2.7 V, depending on the contents of the limiter register (lim1-to-lim0). The fourth limiter register word can be used to switch the limiter option off. This limiting results in a ringing at V<sub>O(INT)</sub> (200 mV (p-p) typ.) but, because the power module is in saturation, it will not transfer the ringing to the antenna. - The HOME V<sub>O(INT)</sub> position; the integrator output voltage at home position, (PD and TRIG LOW) must be programmed with the V<sub>HOME</sub> register. Bits Vh5-to-Vh0 are fed into a 6-bit DAC that generates a part of V<sub>HOME</sub>. - 4. The temperature behaviour of the home position; bits Dvh1 and Dvh0 must be used to add 0, 1 or 2 internally generated diode voltages to V<sub>HOME</sub>. In this manner it is possible to compensate for a possible temperature dependence (-2 mV/°C or -4 mV/°C) of the control curves of the power module. - The KICK voltage; the 6 bits of the KICK voltage register (Vk5-to-Vk0) determine the differential integrator input voltage just after a ramp-up starting signal is detected. The register information is written via a three-wire serial bus (see Sections "Serial bus programming" and "Data format"). The DF output (pin 12) is a general purpose pin which can have three different states, LOW, HIGH and 3-state, depending on the values of DF0 and DF1 in the serial register. Separate power supply pins are provided for the analog and digital blocks. ## **Primary start condition** When the power supply is first switched on, the PCF5075 is in an undefined state because the chip has neither a power-on-reset nor a reset pin. Consequently, a first initialisation of the digital part is necessary. The easiest way of doing this is to perform a short dummy ramp-up/ramp-down sequence, apply the 13 MHz master clock, make PD LOW and then toggle TRIG LOW-HIGH-LOW for more than two clock periods in the HIGH state. The chip will stay initialized as long as the supplies are on. After this, recognition of the 13 MHz master clock and TRIG will be influenced by PD. ## PD LOW The serial bus is operating, e.g. all registers can be programmed but no effect will be seen on any pin. The contents of these registers are passed to the rest of the circuit only during power-up and with the 13 MHz master clock applied. Also, because the LOW-input swing buffer at pin CL13 is switched off, neither the adder nor the slope generator will function. This means that after the chip is powered-up, the outputs have to settle again to the programmed register values. The settling time is dominated by the slow power-up of the band gap of typically 250 µs. If the chip is used in the burst mode, it is important to switch on the PCF5075 before the power module or the 1995 Jul 19 5 7110826 0095578 799 📟 PCF5075 RF-power. Otherwise it is possible that a positive spike at $V_{O(INT)}$ will open the power module. A save value is $t_{ON}$ = 400 $\mu s$ between the PCF5075 and the power module respectively the next TRIG pulse (see Fig.3). #### PD HIGH The whole chip is active. Pin CL13 clocks the internal state machine as well as the adder and slope generator. Every change at TRIG is recognized if the master clock is running. The contents of the serial bus registers are processed. If the master clock is switched off during power-up, the state machine is stopped and the output of the adder/slope generator becomes undefined. Nevertheless, by reactivating the master clock, the output of the adder/slope generator will settle to the old values again. ### The analog integrating controller The analog integrating controller consists of three operational amplifiers (OP1, OP2 and OP4) and one comparator. OP1 and OP2 are only used for buffering purposes, OP 4 is used to form a differential integrator. The comparator is used to limit the integrator output voltage to the value selected by the 'lim'-bits in the serial register. A two (Schottky) diode external rectifier is connected to pins $V_{SR}$ , VS2, $I_{BIAS}$ and VS1. The SC-Adder block basically generates the voltage $V_{SR}-2V_{D1}+V_{PL}$ . The differential integrator then integrates the difference of this voltage and the voltage $V_{SR}-2V_{D1}+V_{RFIN}$ . The integrator output voltage $V_{O(INT)}$ is used to control the power amplifier module. Table 1 Definition of some voltages (see Fig.1) | SYMBOL | DESCRIPTION | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SR</sub> | band gap voltage, typically 1.25 V | | $V_{D1}$ | voltage over the (external) Schottky diode D1 | | V <sub>PL</sub> | voltage determining the power level; it is generated in the SC-Adder block if switch DACA is closed (i.e. if the signal DACA is HIGH); equals 2.4 times the DAC8 output | | V <sub>RFIN</sub> | voltage difference at pin VS1 when RF is rectified at the sensor diode D2 | | V <sub>BVS1</sub> | buffered voltage from pin VS1 | | V <sub>KICK</sub> | kick voltage; if KICKA is HIGH, DAC8 outputs this voltage | | V <sub>KOMP</sub> | voltage at R3 if the circuit is switched to the home position by HPA; $V_{KOMP}$ compensates $V_{KICK}$ at R2 | | V <sub>RAMPR</sub> | buffered output voltage of the slope generator; steady state limits of some succeeding filtered voltage steps (not 1:1 visible at pin V <sub>INT(p)</sub> ) HPA/KICKA active: V <sub>SR</sub> – 2V <sub>D1</sub> + V <sub>KICK</sub> | | | DACA active: $V_{SR} - 2V_{D1} + V_{RICK}$ QRSA active: $V_{SR} - 2V_{D1} - V_{QRS}$ | | V <sub>HOMEIN</sub> | if HPA is active, DAC6 outputs the value of the $V_{HOME}$ register which is directly visible only at pin 18; $V_{HOMEIN}$ also contains the diode forward voltages $nV_F$ (with $n=0,1$ or 2; $V_F\approx 700$ mV at $T_{amb}=27$ °C) | | V <sub>QRS</sub> | 0 or 100 mV; 0 V only if a 'Quick Restart' condition is detected; otherwise, if QRSA is active, DAC8 outputs 100 mV; this voltage is inverted by the adder and causes a ramp-down with a shortened tail | PCF5075 ## Ramp generation (see Fig.3) The circuit is activated with the PD signal going LOW before time mask 'AS' and deactivated after ramping-down, e.g. at 'GS' to 'HS'. For this usual "power-down burst mode" application in GSM/PCN mobile stations the RF input power at the power module must be activated between 'AS' and 'BS' (when the home position at $V_{O(INT)}$ has already reached its stable value) and deactivated between 'GS' and 'HS'. This is necessary for many types of power modules to meet the -70 dB margin. For quick restart after ramping-down see Chapter "Appendix A: base station features". A ramp-up is started by a positive edge on TRIG. To be able to detect a quick restart (base station applications only) the TRIG signal is internally delayed by two clock periods. Because of this, all other internal signals are delayed by two clock periods with respect to the signal at pin TRIG. The timing diagram shows a possible relationship between the chip timing ('B' to 'G') relative to the GSM-mask ('AS' to 'HS'). However, the user is free to choose $t_1$ and $t_2$ independently so that the mask is not violated. Description of the signals starting at a stable home position of $V_{O(\text{INT})}$ at time $B-2T_{cy}$ . The integrator output voltage is regulated to the value defined in the V<sub>HOME</sub> register. The output of the slope generator is V<sub>SR</sub> - 2V<sub>D1</sub> + V<sub>KICK</sub> and is connected to the positive input V<sub>INT(p)</sub> of operational amplifier OP4 (V<sub>KICK</sub> is defined by the 'V<sub>k</sub>'-bits in the V<sub>KICK</sub> register). Two clock periods after a positive edge on TRIG the integrator start condition circuitry is turned off and OP4 is switched into an integrator configuration ('B'). Now the HPA switches are open. Due to the positive differential input voltage V<sub>KICK</sub>, the integrator output will start to rise. After 18Tcv ('C') the output of DAC8 is connected to the adder and slope generator block. The input of the 8-bit DAC comes from PL7 to PL0 of the power level register. The slope generator will generate a smooth curve between the former and the new output value of the adder block. The voltage $V_{RAMPR}$ at the end is $V_{SR} - 2V_{D1} + VPL$ , thus the power amplifier is ramped-up via the integrator in approximately 22Tcv. This condition is stable providing TRIG remains HIGH. Two clock periods after a negative edge at TRIG the ramp-down is started ('E'). The adder output voltage will change to $V_{SR} - 2V_{d1} - V_{QRS}$ ( $V_{QRS} = 100 \text{ mV typ.}$ ), because DACA becomes inactive and QRSA active. This additional subtraction of 100 mV causes a ramp-down with a shortened tail. The slope generator again generates a smooth curve between the new adder output voltage and the old adder output voltage. The slope generator must have reached its final value 38T<sub>cy</sub> after the recognized falling edge of TRIG because the signal HPA is activated again and by that turning the integrator into its 'home position' ('G'). The integrator output voltage will be regulated once more to the value defined in the V<sub>HOME</sub> register. The adder output voltage is $V_{SR} - 2V_{D1} + V_{KICK}$ . The voltage V<sub>KICK</sub> is subtracted at V<sub>INT(n)</sub> by V<sub>KOMP</sub> while the home position is active (see Fig.1). Thus the resulting voltage at V<sub>O(INT)</sub> has the programmed value V<sub>HOME</sub>. Figs 4, 5 and 6 show measurements of the circuit in application. #### STABILITY Figure 6 shows the result of a special test. A static power level was chosen where the steepness of the control curve of a worst case power module sample has the highest value. This value usually is approximately 6 to 10 dB less than the maximum possible power. Capacitors C1 and C2 are now reduced to the point where the loop is close to the limit of stability. A gain peaking at the critical frequency occurs and noise increases. By this easy procedure the critical frequency and the critical value for C1 = C2 can be found. These capacitances must now be increased by a factor of 2 to 4 for sufficient stability reserve. #### **CLOCK INFLUENCE** The resulting loop band width must be smaller than the internal clock frequency $f_{clk} = 2.166$ MHz. A gain peaking effect at $f_{clk}$ must be avoided, low pass filters between pin $V_{O(INT)}$ and the input of the power module will reduce the stability margin and this can cause an unwanted gain at $f_{clk}$ . As shown in the block diagram (see Fig.1) an uncritical serial resonant circuit at pin $V_{INT(p)}$ is recommended. PCF5075 1995 Jul 19 8 🖚 7110826 0095581 283 🚥 PCF5075 1995 Jul 19 9 🖿 7110826 0095582 11T 🖿 PCF5075 ## Serial bus programming A simple 3-wire unidirectional serial bus is used to program the circuit. The 3 wires are Data, Clock and Strobe. The data sent to the device is loaded in bursts framed by Strobe. Programming clock edges and their appropriate data bits are ignored until Strobe goes active LOW. The programmed information is loaded into the addressed latch when Strobe returns inactive HIGH. Only the last 16 bits serially clocked into the device are retained within the programming register. Additional leading bits are ignored, and no check is made on the number of clock pulses. The fully static CMOS design uses virtually no current when the bus is inactive. The bus is also programmable during power-down. ### **Data format** Data is entered with the most significant bit (MSB) first. The leading bits make up the data field, while the trailing four bits are an address field. The PCF5075 uses only one of the available addresses. The format is given in Table 2. The trailing address bits are decoded upon the inactive Strobe edge. This produces an internal load pulse to store the data in one of the addressed latches. To avoid erroneous circuit operation, the strobe pulse is not allowed during internal data reads by the rest of the circuit. This condition is guaranteed by respecting a minimum Strobe pulse width after data transfer (see Chapter "Timing characteristics"). 1995 Jul 19 10 7110826 0095583 056 📟 PCF5075 **Table 2** Programming register bit usage | | DATA | BITS | | SUBADDRESS DEVICE ADDRESS | | | | | | |-------|-------|-------|-------|---------------------------|-------|------|------|------|------| | MSB | | | LSB | | | | | | | | p15 | рхх | p7 | p6 | p5 | p4 | р3 | p2 | p1 | p0 | | data9 | datax | data1 | data0 | Sadd1 | Sadd0 | add3 | add2 | add1 | add0 | The correspondence between data and address fields is given in Table 3. Table 3 Register bit allocation | | DATA FIELD (D9 TO D0) | | | | | SI | JB | | "05 | | | | | | | |--------------------|-----------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|-----|----|----|----|----|---| | MSB | MSB LSB | | | | ADD | RESS | DE | /ICE / | ADDR | ESS | | | | | | | p15 | p14 | p13 | p12 | p11 | p10 | p9 | <b>8</b> q | p7 | p6 | p5 | p4 | рЗ | p2 | p1 | 0 | | Vk5 | Vk4 | Vk3 | Vk2 | Vk1 | Vk0 | Lim1 | Lim0 | nu <sup>(1)</sup> | nu <sup>(1)</sup> | 0 | 0 | 1 | 0 | 1 | 0 | | Vh5 | Vh4 | Vh3 | Vh2 | Vh1 | Vh0 | DVh1 | DVh0 | nu <sup>(1)</sup> | nu <sup>(1)</sup> | 0 | 1 | 1 | 0 | 1 | 0 | | PL7 <sup>(2)</sup> | PL6 <sup>(2)</sup> | PL5 <sup>(2)</sup> | PL4 <sup>(2)</sup> | PL3 <sup>(2)</sup> | PL2 <sup>(2)</sup> | PL1 <sup>(2)</sup> | PL0 <sup>(2)</sup> | DF1 <sup>(4)</sup> | DF0 <sup>(3)</sup> | 1 | 1 | 1 | 0 | 1 | 0 | #### **Notes** - 1. nu = not used. - 2. PL = power level. - 3. DF0 = data on DF output. - 4. DF1 = enable of this output for DF1 = 0 pin DF is in 3-state mode. Table 4 Limiter voltage | LIM1 | LIMO | LIMITER VOLTAGE | TOLERANCE AT T <sub>amb</sub> = 27 °C | TOLERANCE AT Tamb = 85 °C | |------|------|-----------------|----------------------------------------|----------------------------| | 1 | 1 | limiter off | - | _ | | 0 | 0 | 2.7 V | ±250 mV | ±450 mV | | 0 | 1 | 3.4 V | ±250 mV | ±450 mV | | 1 | 0 | 4.0 V | ±250 mV | +250 to -750 mV | Table 5 DVh diode offset for V<sub>HOME</sub> | DVH1 | DVH0 | V <sub>НОМЕ</sub> <sup>(1)(2)</sup> | |------|------|-------------------------------------| | 0 | 0 | Vh | | 0 | 1 | Vh+ VF | | 1 | 0 | Vh + 2VF | | 1 | 1 | $V_{DD}$ | ## Notes - 1. Vh = voltage programmed into Vh5 to Vh0 generated by DAC6 (max. 2 V at $V_{SR}$ = 1.25 V). - 2. VF = an internally generated diode voltage drop with 0.7 V $\pm$ 50 mV at $T_{amb}$ = 25 °C or 0.7 V $\pm$ 50 to $\pm$ 100 mV at $T_{amb}$ = 85 °C ( $T_{C} \approx \pm$ 2 mV/°C). 1995 Jul 19 11 **■** 7110826 0095584 T92 **■** PCF5075 Vk BITS The Vk bits control the kick voltage in 64 steps of 4.8 mV per step. Vh BITS The Vh bits control the home position voltage in 64 steps of 32 mV per step. PL BITS The PL bits control the ramp-up top level voltage (equal to power level) in 256 steps of 11.7 mV per step. ## **LIMITING VALUES** V<sub>DD</sub> = V<sub>DDD</sub> = V<sub>DDA</sub>; V<sub>SS</sub> = V<sub>SSD</sub> = V<sub>SSA</sub>; in accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | MIN. | MAX. | UNIT | |------------------|--------------------------------|------|------|------| | V <sub>DD</sub> | supply voltage | -0.5 | 7.0 | V | | Vi | DC input voltage on all pins | -0.5 | 7.0 | V | | 1 <sub>i</sub> | DC current into any signal pin | -10 | +10 | mA | | P <sub>tot</sub> | total power dissipation | _ | 83 | mW | | T <sub>stg</sub> | storage temperature | -65 | 150 | °C | | T <sub>amb</sub> | operating ambient temperature | -40 | 85 | °C | ## **OPERATING CHARACTERISTICS** $T_{amb}$ = -40 to 85 °C; $V_{DD}$ = $V_{DDA}$ = $V_{DDD}$ ; unless otherwise specified. | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNIT | |------------------|-------------------------------|----------------------------------------------------------|---------------------------------------|---------------------------------------|------|------| | Operational a | mplifier (OP1) | | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | | | | $V_{DD}$ | supply voltage | | 2.7 | _ | 5.5 | V | | $B_G$ | gain bandwidth | at -3 dB | _ | 4 | _ | MHz | | SR(p) | positive slew rate | | _ | 0.3 | - | V/μs | | SR(n) | negative slew rate | | _ | 0.3 | - | V/μs | | Operational a | mplifiers (OP2 and OP4) | | | ·- • | | 4 | | $V_{DD}$ | supply voltage | | 2.7 | | 5.5 | V | | $B_G$ | gain bandwidth | at –3 dB; unity gain;<br>C <sub>L</sub> = 220 pF; note 1 | 4 | - | - | MHz | | CMRR | common mode rejection ratio | | _ | 45 | - | dB | | PSRR | power supply ripple rejection | for unity gain | 50 | _ | - | dB | | SR(p) | positive slew rate | for unity gain; note 2 | 4.5 | _ | _ | V/µs | | SR(n) | negative slew rate | for unity gain; note 2 | 4.5 | _ | _ | V/µs | | Vos | voltage offset | no load at output | -7 | 0 | +7 | mV | | CM <sub>il</sub> | common mode input low limit | ± 5% tolerance; note 3 | _ | - | 0.5 | V | | CM <sub>ih</sub> | common mode input high limit | ± 5% tolerance;<br>notes 3 and 4 | 0.9V <sub>DD</sub> | _ | - | V | 1995 Jul 19 12 **■** 7110826 0095585 929 **■** PCF5075 | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNIT | |---------------------|----------------------------------------|---------------------------------------------------------|----------------------|--------------------|------|----------| | V <sub>o(min)</sub> | minimum output voltage | for unity gain | _ | _ | 0.3 | V | | V <sub>o(max)</sub> | maximum output voltage | for unity gain; note 4 | 0.85V <sub>DDD</sub> | - | - | V | | Ro | small signal output resistance | I <sub>load</sub> = 2 mA at 1.9 V | | 5 | 10 | Ω | | Resistors R1 | and R2 | | | • | | <u> </u> | | R1 | value of R1 | T <sub>amb</sub> = 25 °C | 6.7 | 8.4 | 10 | kΩ | | R2 | value of R2 | T <sub>amb</sub> = 25 °C | 6.7 | 8.4 | 10 | kΩ | | R <sub>match</sub> | matching between R1 and R2 | | _ | 2 | - | % | | T <sub>C</sub> | temperature coefficient | | _ | 0.13 | 1- | %/°C | | Programmabi | lity and accuracy of V <sub>PL</sub> | | | | • | | | INLE | integral non-linearity error | | - | <u> </u> | ±10 | LSB | | DNLE | differential non-linearity error | | _ | Ī- | ±1 | LSB | | V <sub>o(min)</sub> | minimum output voltage | note 5 | _ | 11.5 | _ | mV | | V <sub>o(max)</sub> | maximum output voltage | notes 5 and 6 | _ | 2.4V <sub>SR</sub> | _ | V | | Programmabi | lity and accuracy of V <sub>KICK</sub> | | | | | | | INLE | integral non-linearity error | , , , , , , , , , , , , , , , , , , , , | _ | T- | ±10 | LSB | | DNLE | differential non-linearity error | | | - | ±1 | LSB | | V <sub>o(min)</sub> | minimum output voltage | note 5 | 1_ | 4.8 | - | mV | | V <sub>o(max)</sub> | maximum output voltage | note 5 | _ | 312 | - | mV | | Programmabi | lity and accuracy of V <sub>HOME</sub> | | <u>,</u> | - 1. , | | .1 | | INLE | integral non-linearity error | | _ | _ | ±10 | LSB | | DNLE | differential non-linearity error | | _ | _ | ±1 | LSB | | V <sub>o(min)</sub> | minimum output voltage | V <sub>SR</sub> = 1.25 V; Dvh1 = 0;<br>Dvh0 = 0; note 5 | _ | 32 | _ | mV | | V <sub>o(max)</sub> | maximum output voltage | V <sub>SR</sub> = 1.25 V; Dvh1 = 0;<br>Dvh0 = 0; note 5 | _ | 2 | _ | V | ## Notes - 1. Minimum specified frequency at $T_{amb} = 27$ °C; for $T_{amb} = 85$ °C a typical value of 4 MHz is specified. - Slew rates are measured between 10% and 90% of output voltage interval with a load of approximately 40 pF to ground. - 3. The tolerance band for the input range is defined as the interval where the output follows the input with $\pm 5\%$ tolerance of the actual input value. - 4. These values at $T_{amb}$ = 25 °C are supply voltage and temperature dependent ( $T_{C}$ = 3 mV/°C). - 5. The value is dependent on $V_{SR}$ , for tolerance of $V_{SR}$ (see Chapter "DC characteristics"). - 6. The maximum output is limited to $V_{PL(max)} = 0.85V_{DD}$ . PCF5075 ### **DC CHARACTERISTICS** $T_{amb}$ = -40 to 85 °C; $V_{DD}$ = $V_{DDD}$ = $V_{DDA}$ ; $V_{SS}$ = $V_{SSD}$ = $V_{SSA}$ = 0 V; unless otherwise specified. | SYMBOL | PARAMETER | CONDITION | MIN. | TYP. | MAX. | UNIT | |-----------------------|---------------------------------------------|------------------------------------------------------------------------------------|------|--------|--------------------|-------| | $V_{DD}$ | supply voltage | | 2.7 | 5.0 | 5.5 | V | | I <sub>DD(op)</sub> | total operating current | f <sub>i</sub> = 13 MHz | _ | 9 | 15 | mA | | I <sub>DD(idle)</sub> | total idle current | PD = HIGH | _ | 1- | 10 | μА | | Logic I/O's | s (pins 4, 9, 10, 12 to 15) | | | | | | | I <sub>IL</sub> | LOW level input leakage current | V <sub>IL</sub> = 0.8 V | -5 | [- | 5 | μА | | I <sub>LH</sub> | HIGH input leakage current | V <sub>IH</sub> = 2 V | -5 | - | 5 | μА | | C <sub>i</sub> | input capacitance | | _ | 10 | _ | pF | | CL13, low- | swing master clock input (pin 11) | | | | • | • | | I <sub>PD</sub> | input pull-down current in power-down | $V_i = 1 \text{ V; } T_{amb} = 25 \text{ °C;}$<br>$T_C = -0.5\%/\text{°C; note 1}$ | - | _ | 25 | μΑ | | Cı | input capacitance | | _ | 10 | _ | pF | | $ Z_i $ | input impedance | f <sub>i</sub> = 13 MHz; note 1 | _ | 5 | _ | kΩ | | $V_{i(p-p)}$ | input voltage (peak-to-peak value) | AC coupling = 33 pF | 0.5 | _ | $V_{DD}$ | V | | Sensor DC | reference input voltage VS1 and VS2 | (pins 1 and 6); note 2 | | | • | • | | V <sub>VS2</sub> | input voltage | | 0 | _ | V <sub>SR</sub> | V | | V <sub>VS1</sub> | input voltage | | - | - | 0.9V <sub>DD</sub> | | | Bias curre | nt source I <sub>BIAS</sub> (pin 5) | | | • | | | | I <sub>BIAS</sub> | bias current source for D1 and D2 | $V_i = 1 \text{ V; } T_{amb} = 25 \text{ °C;}$<br>$T_C = -0.22 \mu \text{A/°C}$ | 60 | 80 | 100 | μА | | V <sub>CM</sub> | voltage range | note 3 | 0.3 | _ | 0.9V <sub>DD</sub> | V | | Band gap | voltage V <sub>SR</sub> (pin 7) | • | | • | | | | V <sub>SR</sub> | bandgap voltage | T <sub>amb</sub> = 25 °C | 1.16 | 1.25 | 1.34 | V | | T <sub>C</sub> | temperature coefficient for V <sub>SR</sub> | | _ | -0.175 | - | mV/°C | | T <sub>pu</sub> | power-up time band gap | note 4 | _ | 250 | _ | μs | | Other anal | og I/O's (pins 3, 18, 19 and 20) | | | - | | | | I <sub>IL</sub> | input leakage current | V <sub>i</sub> = 1 V | -15 | _ | 15 | μΑ | | Cı | input capacitance | | | 10 | _ | pF | ## Notes - In power down mode this input is inactive and switched to ground with more than 40 kΩ. An AC coupling with 33 pF is recommended. - 2. The voltage at pin VS2 is VS2 = $V_{SR} V_{d1}$ with the forward voltage $V_{d1} \sim 250$ mV of the DC reference diode D1 of the RF sensor. $V_{d1}$ must not be influenced by RF because a voltage change at pin VS2 moves the input voltage of the adder and slope generator. - 3. Two 1 $k\Omega$ resistors close to the RF sensor diode D2 in the block diagram are necessary for RF decoupling. - 4. The necessary start-up time $T_{ON}$ = 400 $\mu s$ (see Fig.3) between PD and TRIG is more than $T_{pd}$ . 1995 Jul 19 14 🖿 7110826 0095587 7T1 🖿 PCF5075 ### **TIMING CHARACTERISTICS** $T_{amb}$ = -40 to +85 °C; $V_{DD}$ = $V_{DDA}$ = $V_{DDD}$ ; $V_{SS}$ = $V_{SSA}$ = $V_{SSD}$ = 0 V; unless otherwise specified. For timing see Fig.3; $T_{cy}$ = $\frac{6}{13}$ $\mu$ s. | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |------------------------|-----------------------------------------------------------------|----------|-------|----------|--------------| | Controller t | iming | | | <u> </u> | · I | | t <sub>qrs</sub> | negative pulse width on TRIG for quick restart recognition | <u> </u> | 0.769 | μs | | | t <sub>nogrs</sub> | negative pulse width on TRIG for no quick restart recognition | 1.0 | 1- | _ | μs | | t <sub>d(TRIG-B)</sub> | delay from positive TRIG edge to point B = $^{13}/_{6}T_{cy}$ - | | | - | μs | | t <sub>d(B-C)</sub> | delay from point B to point C = 18T <sub>cy</sub> | 8.31 | _ | μs | | | t <sub>d(TRIG-E)</sub> | delay from negative TRIG edge to point $E = {}^{13}/_{6}T_{cy}$ | _ | 1.0 | - | μs | | t <sub>d(E-G)</sub> | delay from point E to point G = 38T <sub>cy</sub> | | 17.54 | _ | μs | | Serial bus t | ming | • | | | ·· | | SERIAL PROG | RAMMING CLOCK (PIN 14) | | | | | | t <sub>r</sub> | rise time | _ | 10 | _ | ns | | t <sub>f</sub> | fall time | _ | 10 | _ | ns | | T <sub>cy</sub> | clock period | 100 | _ | | ns | | ENABLE PRO | GRAMMING (PIN 13); note 1 | | | • | <del> </del> | | t <sub>start</sub> | strobe set-up time to first clock edge | 40 | _ | _ | ns | | t <sub>end</sub> | strobe hold time from first clock edge | 20 | 1_ | _ | ns | | REGISTER SE | RIAL INPUT DATA (PIN 15) | <u>.</u> | | ! | 1 | | t <sub>su</sub> | input data to CLK set-up time | 20 | _ | _ | ns | | t <sub>h</sub> | input data to CLK hold time | 20 | _ | _ | ns | ## Note 1. After rising edge of STROBE one more active CLK edge (LOW-to-HIGH transition) completes the transfer. 1995 Jul 19 15 7110826 0095588 638 🖿 PCF5075 #### APPLICATION INFORMATION ## Switching the dynamic range For GSM phase 2 and PCN, some very low power levels are needed. The control voltage $V_{PL}$ can be as low as 30 mV, which is approximately 3 LSB of the power level register and therefore not accurate enough. Nevertheless it is possible to use this chip. The DF pin (pin 12) can be used to switch a 13 dB attenuator, right after the sensor, into the antenna path. This has the advantage of not changing the behaviour of the loop, however, the disadvantage is introducing a certain amount of attenuation when switched off. As shown in the application diagram (see Fig.8) another approach is to switch a gain stage at the sensor. By doing this the loop gain and the bandwidth of the loop will be switched. Consequently, at least a 13 dB stability margin is needed if the switchable gain stage has a range of 13 dB. 1995 Jul 19 16 7110826 0095589 574 PCF5075 ### Additional application information An evaluation kit with software and demonstration boards is available for the PCF5075 together with the power modules BGY20x. Additionally, a package of PSPICE models with several plots and descriptions is also available which will provide help for applications. Very little bus traffic is required for the PCF5075 because the ramping curves are generated on-chip. $V_{KICK}$ and $V_{HOME}$ define the start conditions for up-ramping. $V_{PL}$ determines the power levels. TRIG is the trigger for up and down-ramping. The non-linear behaviour of the control curves of the power modules have a big influence on the loop. Start conditions in the flat area of the control curve are critical and need some attention. Initially VO(INT) will be at the home position. The switches HPA release the regulator. The integrator now must be moved into the active part of the control curve. This is achieved by integrating V<sub>KICK</sub>. When V<sub>O(INT)</sub> has reached the active region of the control curve the loop is closed and the circuit is able to follow the ramping function generated by a voltage step to the slope generator. The step height VPL determines the power of the transmit burst. Down-ramping is started at the slope generator input by a voltage step from VPL back to -100 mV. The loop follows the leading function for down-ramping until the RF sensor measures zero. The sensor signal is not able to go to -100 mV because this would represent a negative power. The reason for the -100 mV in the leading function is to shorten the tail of the slope. For $V_{KICK}$ a value of 60 mV is recommended, matched to a kick power that is 8 dB below -13 dBm (see Fig.9). Usually $V_{KICK}$ has a constant value for all power levels. One of the highlights of the PCF5075 is that for matching of the start behaviour only one parameter must be adapted to the individual sample of the power module. This parameter is the home position of $V_{O(\text{INT})}$ that is set by $V_{\text{HOMEIN}}.$ An optimized value must be chosen in production for the life of the device. This value can be stored in an EPROM. Software may help to adapt $V_{\text{HOMEIN}}$ to different temperatures. The $V_{O(\text{INT})}$ home position that has to be programmed must be matched to the middle of the two curves illustrated in Fig.9. $V_{HOMEIN}$ is the sum of $V_{HOME}$ and of the diode forward voltages with a typical negative temperature behaviour. Two diodes are necessary for matching the behaviour of the power module BGY20x. But if two diodes are chosen (see Table 5), the absolute value of $V_{O(INT)}$ is so high that there is not enough room for matching the start behaviour. Therefore, only one diode is recommended for the modules BGY20x. The fine temperature matching must be done by software. Details about this matching are shown in plot 3 of the PSPICE package. Curve 1 in Fig.9 shows what happens if the home position of $V_{O(INT)}$ has the highest usable value. This behaviour is matched to meet the -6 dB margin and the -30 dB margin at the power level -13 dBm. The -70 dB margin will be met by optimizing the time where the RF input power of the power module is activated. Curve 2 in Fig.9 results if the home position has the lowest usable value. Here the ramping curve seems to be optimal, but the switching spectrum is at the limit. This behaviour occurs when the regulator, which is integrating $V_{KICK}$ , has not yet reached the active part of the power module control curve and thus the step of the slope generator has the highest steepness. In this situation the power ramps-up with a delay and with increased steepness as can be seen in the curve. For the power level -13 dBm the TRIG time may be shifted a little by software. At all other power levels TRIG can be kept constant. #### THEORETICAL LIMIT FOR CORRECT DOWN-RAMPING No loop is able to follow a leading value which is beyond a physical limit. The power limit of any power module depends on RF input power, transmit frequency, supply voltage and load impedance. The maximum $V_{PL}$ must be matched to the worst case output power and reduced by 1 dB. A distance of 1 dB is necessary because the steepness of the control curve of the power module decreases for higher output power. A wrong behaviour is shown in Fig.10. Curve 1 works fine, but the module is at the power limit. If the supply voltage is reduced now, the theoretical principle of a loop design is violated. Thus the down-ramping in curve 2 starts with a delay followed by an increased steepness. The GSM margin for the switching spectrum will only be met if the maximum value of $V_{PL}$ is matched to the possibilities of the loop. The programmable $V_{O(INT)}$ limiter (see Table 4) is foreseen to protect the power module during error conditions such as, for example, wrong antenna connection and not to avoid the down-ramping behaviour of curve 2. PCF5075 7110826 0095591 122 PCF5075 ### **APPENDIX A: BASE STATION FEATURES** In base station applications a so called 'quick restart' is used and performs the following. When a quick restart condition is detected, which means TRIG goes LOW for a period of less than two clock periods, the integrating controller is not totally turned off. This enables the controller to ramp-up faster after a ramp-down (see Fig.11). It should be noted that at time 'E' the voltage at the positive input of OP4 is now 100 mV higher than without quick restart, which causes the slower and less steep ramp-down. A normal ramp-up will restart after 38 clock periods. Burst 1 and Burst 2 can have different power levels if the PL register is reprogrammed between time 'E' and 'G'. 1995 Jul 19 19 7110826 0095592 069 🖿 PCF5075 ### **APPENDIX B: BEHAVIOURAL MODELS** ## In ESPICE syntax: bm0 gain v(a0) = 2.4 \* v(vdac) bm1 sub v(a1) = 0.5 \* (v(a0) - v(VSR)) bm2 add v(a2) = 2.0 \* (v(a1) + v(VS2)) bm3 add v(v1) = (v(a2) + v(v2)) bm4 int v(v2) = -3e5 \* INT v(v1) bm5 dif v(v3) = -6e5 \* DIF v(vout) bm6 add v(v4) = -1.9e11 \* (v(vout) + v(v2)) bm7 add v(v5) = (v(v3) + v(v4)) bm8 int v(v6) = INT v(v5) bm9 int v(vout) = INT v(v6) PCF5075 ## APPENDIX C: AC SIMULATIONS FOR OPERATIONAL AMPLIFIERS 2 AND 4 1995 Jul 19 21 7110826 0095594 931 📧 PCF5075 The simulation output illustrated in Fig.15 shows the worst and typical cases for the integrator configuration (TRIG HIGH). The signals are drawn for node LP. PCF5075 ## **PACKAGE OUTLINE** SSOP20: plastic shrink small outline package; 20 leads; body width 4.4 mm SOT266-1 ### Note 1. Plastic or metal protrusions of 0.20 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | | | |----------|------------|-------|------|--|------------|----------------------------------|--| | VERSION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT266-1 | | | | | | <del>-90-04-05</del><br>95-02-25 | | 1995 Jul 19 23 PCF5075 ### SOLDERING SO or SSOP #### Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these cases reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). ### Reflow soldering Reflow soldering techniques are suitable for all SO and SSOP packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C. ## Wave soldering so Wave soldering techniques can be used for all SO packages if the following conditions are observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow. - The package footprint must incorporate solder thieves at the downstream end. #### SSOP Wave soldering is **not** recommended for SSOP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices. If wave soldering cannot be avoided, the following conditions must be observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow and must incorporate solder thieves at the downstream end. Even with these conditions, only consider wave soldering SSOP packages that have a body width of 4.4 mm, that is SSOP16 (SOT369-1) or SSOP20 (SOT266-1). METHOD (SO OR SSOP) During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### Repairing soldered joints Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds at 270 to 320 °C.