**PCF8577C** ### **CONTENTS** | 1 | FEATURES | |---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | GENERAL DESCRIPTION | | 3 | ORDERING INFORMATION | | 4 | BLOCK DIAGRAM | | 5 | PINNING | | 6 | FUNCTIONAL DESCRIPTION | | 6.1<br>6.2<br>6.3<br>6.4<br>6.5<br>6.6<br>6.7<br>6.8<br>6.9<br>6.10 | Hardware subaddress A0, A1, A2 Oscillator A0/OSC User-accessible registers Auto-incremented loading Direct drive mode Duplex mode Power-on reset Slave address I <sup>2</sup> C-bus protocol Display memory mapping | | 7 | CHARACTERISTICS OF THE I <sup>2</sup> C-BUS | | 7.1<br>7.2<br>7.3<br>7.4 | Bit transfer Start and stop conditions System configuration Acknowledge | | 8 | LIMITING VALUES | | 9 | HANDLING | | 10 | DC CHARACTERISTICS | | 11 | AC CHARACTERISTICS | | 12 | APPLICATION INFORMATION | | 13 | CHIP DIMENSIONS AND BONDING PAD LOCATIONS | | 14 | PACKAGE OUTLINES | | 15 | SOLDERING | | 15.1 | Plastic dual in-line packages | | 15.1.1 | By dip or wave | | 15.1.2 | Repairing soldered joints | | 15.2 | Plastic small outline packages | | 15.2.1 | By wave | | 15.2.2<br>15.2.3 | By solder paste reflow Repairing soldered joints (by hand-held | | 13.2.3 | soldering iron or pulse-heated solder tool) | | 16 | DEFINITIONS | | 17 | LIFE SUPPORT APPLICATIONS | | 18 | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS | # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### 1 FEATURES - Direct/duplex drive modes with up to 32/64 LCD-segment drive capability per device - Operating supply voltage: 2.5 to 6 V - Low power consumption - I2C-bus interface - · Optimized pinning for single plane wiring - Single-pin built-in oscillator - Auto-incremented loading across device subaddress boundaries - · Display memory switching in direct drive mode - May be used as I2C-bus output expander - · System expansion up to 256 segments - · Power-on reset blanks display - I<sup>2</sup>C-bus address: 0111 0100. #### 2 GENERAL DESCRIPTION The PCF8577C is a single chip, silicon gate CMOS circuit. It is designed to drive liquid crystal displays with up to 32 segments directly, or 64 segments in a duplex configuration. The two-line I²C-bus interface substantially reduces wiring overheads in remote display applications. I²C-bus traffic is minimized in multiple IC applications by automatic address incrementing, hardware subaddressing and display memory switching (direct drive mode). To allow partial $V_{DD}$ shutdown the ESD protection system of the SCL and SDA pins does not use a diode connected to $V_{DD}$ . ### 3 ORDERING INFORMATION | TYPE NUMBER | | PACKAGE | | | | | | | | | |--------------|-------|--------------------------------------------------|----------|--|--|--|--|--|--|--| | I TPE NUMBER | NAME | DESCRIPTION | VERSION | | | | | | | | | PCF8577CP | DIP40 | plastic dual in-line package; 40 leads (600 mil) | SOT129-1 | | | | | | | | | PCF8577CT | VSO40 | plastic very small outline package; 40 leads | SOT158A | | | | | | | | | PCF8577CT | _ | VS040 in blister tape | _ | | | | | | | | | PCF8577CU/10 | _ | chip on film-frame-carrier (FFC) | - | | | | | | | | ### 4 BLOCK DIAGRAM # LCD direct/duplex driver with I<sup>2</sup>C-bus interface ## PCF8577C ### 5 PINNING | SYMBOL | PIN | DESCRIPTION | | | | | |----------------------------------------------|---------|---------------------------------------------------------------|--|--|--|--| | S32 to S1 | 1 to 32 | segments outputs | | | | | | BP1 | 33 | cascade sync input/backplane output | | | | | | A2/BP2 | 34 | hardware address line and cascade sync input/backplane output | | | | | | $V_{DD}$ | 35 | positive supply voltage | | | | | | A1 | 36 | hardware address line input | | | | | | A0/OSC | 37 | hardware address line and oscillator pin input | | | | | | $V_{SS}$ | 38 | negative supply voltage | | | | | | SCL 39 I <sup>2</sup> C-bus clock line input | | I <sup>2</sup> C-bus clock line input | | | | | | SDA | 40 | I <sup>2</sup> C-bus data line input/output | | | | | # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### **6 FUNCTIONAL DESCRIPTION** #### 6.1 Hardware subaddress A0, A1, A2 The hardware subaddress lines A0, A1 and A2 are used to program the device subaddress for each PCF8577C connected to the I<sup>2</sup>C-bus. Lines A0 and A2 are shared with OSC and BP2 respectively to reduce pin-out requirements. - 1. Line A0 is defined as LOW (logic 0) when this pin is used for the local oscillator or when connected to $V_{SS}$ . Line A0 is defined as HIGH (logic 1) when connected to $V_{DD}$ . - Line A1 must be defined as LOW (logic 0) or as HIGH (logic 1) by connection to V<sub>SS</sub> or V<sub>DD</sub> respectively. - 3. In the direct drive mode the second backplane signal BP2 is not used and the A2/BP2 pin is exclusively the A2 input. Line A2 is defined as LOW (logic 0) when connected to $V_{SS}$ or, if this is not possible, by leaving it unconnected (internal pull-down). Line A2 is defined as HIGH (logic 1) when connected to $V_{DD}$ . - In the duplex drive mode the second backplane signal BP2 is required and the A2 signal is undefined. In this mode device selection is made exclusively from lines A0 and A1. ### 6.2 Oscillator A0/OSC The PCF8577C has a single-pin built-in oscillator which provides the modulation for the LCD segment driver outputs. One external resistor and one external capacitor are connected to the A0/OSC pin to form the oscillator (see Figs 15 and 16). For correct start-up of the oscillator after power on, the resistor and capacitor must be connected to the same $V_{\rm SS}/V_{\rm DD}$ as the chip. In an expanded system containing more than one PCF8577C the backplane signals are usually common to all devices and only one oscillator is required. The devices which are not used for the oscillator are put into the cascade mode by connecting the A0/OSC pin to either $V_{\rm DD}$ or $V_{\rm SS}$ depending on the required state for A0. In the cascade mode each PCF8577C is synchronized from the backplane signal(s). #### 6.3 User-accessible registers There are nine user-accessible 1-byte registers. The first is a control register which is used to control the loading of data into the segment byte registers and to select display options. The other eight are segment byte registers, split into two banks of storage, which store the segment data. The set of even numbered segment byte registers is called BANK A. Odd numbered segment byte registers are called BANK B. There is one slave address for the PCF8577C (see Fig.6). All addressed devices load the second byte into the control register and each device maintains an identical copy of the control byte in the control register at all times (see I<sup>2</sup>C-bus protocol, Fig.7), i.e. all addressed devices respond to control commands sent on the I<sup>2</sup>C-bus. The control register is shown in more detail in Fig.3. The least-significant bits select which device and which segment byte register is loaded next. This part of the register is therefore called the Segment Byte Vector (SBV). The upper three bits of the SBV (V5 to V3) are compared with the hardware subaddress input signals A2, A1 and A0. If they are the same then the device is enabled for loading, if not the device ignores incoming data but remains active. The three least-significant bits of the SBV (V2 to V0) address one of the segment byte registers within the enabled chip for loading segment data. The control register also has two display control bits. These bits are named MODE and BANK. The MODE bit selects whether the display outputs are configured for direct or duplex drive displays. The BANK bit allows the user to display BANK A or BANK B. #### 6.4 Auto-incremented loading After each segment byte is loaded the SBV is incremented automatically. Thus auto-incremented loading occurs if more than one segment byte is received in a data transfer. Since the SBV addresses both device and segment registers in all addressed chips, auto-incremented loading may proceed across device boundaries provided that the hardware subaddresses are arranged contiguously. # LCD direct/duplex driver with I<sup>2</sup>C-bus interface ### PCF8577C # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### 6.5 Direct drive mode The PCF8577C is set to the direct drive mode by loading the MODE control bit with logic 0. In this mode only four bytes are required to store the data for the 32 segment drivers. Setting the BANK bit to logic 0 selects even bytes (BANK A), setting the BANK bit to logic 1 selects odd bytes (BANK B). In the direct drive mode the SBV is auto-incremented by two after the loading of each segment byte register. This means that auto-incremented loading of BANK A or BANK B is possible. Either bank may be completely or partially loaded irrespective of which bank is being displayed. Direct drive output waveforms are shown in Fig.4. ### 6.6 Duplex mode The PCF8577C is set to the duplex mode by loading the MODE bit with logic 1. In this mode a second backplane signal (BP2) is needed and pin A2/BP2 is used for this; therefore A2 and its equivalent SBV bit V5 are undefined. The SBV auto-increments by one between loaded bytes. All of the segment bytes are required to store data for the 32 segment drivers and the BANK bit is ignored. Duplex mode output waveforms are shown in Fig.5. # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### 6.7 Power-on reset At power-on reset the PCF8577C resets to a defined starting condition as follows: - 1. Both backplane outputs are set to $V_{SS}$ in master mode; to 3-state in cascade mode - 2. All segment outputs are set to V<sub>SS</sub> - The segment byte registers and control register are cleared - 4. The I<sup>2</sup>C-bus interface is initialized. #### 6.8 Slave address The PCF8577C slave address is shown in Fig.6. Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. ### 6.9 I2C-bus protocol The PCF8577C I<sup>2</sup>C-bus protocol is shown in Fig.7. The PCF8577C is a slave receiver and has a fixed slave address (see Fig.6). All PCF8577Cs with the same slave address acknowledge the slave address in parallel. The second byte is always the control byte and is loaded into the control register of each PCF8577C connected to the I<sup>2</sup>C-bus. All addressed devices acknowledge the control byte. Subsequent data bytes are loaded into the segment registers of the selected device. Any number of data bytes may be loaded in one transfer and in an expanded system rollover of the SBV from 111 111 to 000 000 is allowed. If a stop (P) condition is given after the control byte acknowledge the segment data will remain unchanged. This allows the BANK bit to be toggled without changing the segment register contents. During loading of segment data only the selected PCF8577C gives an acknowledge. Loading is terminated by generating a stop (P) condition. ## LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C ### 6.10 Display memory mapping The mapping between the eight segment registers and the segment outputs S1 to S32 is given in Tables 1 and 2. Since only one register bit per segment is needed in the direct drive mode, the BANK bit allows swapping of display information. If BANK is set to logic 0 even bytes (BANK A) are displayed; if BANK is set to logic 1 odd bytes (BANK B) are displayed. BP1 is always used for the backplane output in the direct drive mode. In duplex mode even bytes (BANK A) correspond to backplane 1 (BP1) and odd bytes (BANK B) correspond to backplane 2 (BP2). Table 1 Segment byte-segment driver mapping in direct drive mode | MODE | BANK | V<br>2 | V<br>1 | V<br>0 | SEGMENT/<br>BIT/<br>REGISTER | MSB<br>7 | 6 | 5 | 4 | 3 | 2 | 1 | LSB<br>0 | BACK-<br>PLANE | |------|------|--------|--------|--------|------------------------------|----------|-----|-----|-----|-----|-----|-----|----------|----------------| | 0 | 0 | 0 | 0 | 0 | 0 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 | | 0 | 1 | 0 | 0 | 1 | 1 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 | | 0 | 0 | 0 | 1 | 0 | 2 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 | | 0 | 1 | 0 | 1 | 1 | 3 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 | | 0 | 0 | 1 | 0 | 0 | 4 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 | | 0 | 1 | 1 | 0 | 1 | 5 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 | | 0 | 0 | 1 | 1 | 0 | 6 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 | | 0 | 1 | 1 | 1 | 1 | 7 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 | Mapping example: bit 0 of register 7 controls the LCD segment S25 if BANK bit is a logic 1. **Table 2** Segment byte-segment driver mapping in duplex mode | MODE | BANK <sup>(1)</sup> | V<br>2 | V<br>1 | V<br>0 | SEGMENT/<br>BIT/<br>REGISTER | MSB<br>7 | 6 | 5 | 4 | 3 | 2 | 1 | LSB<br>0 | BACK-<br>PLANE | |------|---------------------|--------|--------|--------|------------------------------|----------|-----|-----|-----|-----|-----|-----|----------|----------------| | 1 | Х | 0 | 0 | 0 | 0 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP1 | | 1 | Х | 0 | 0 | 1 | 1 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | BP2 | | 1 | Х | 0 | 1 | 0 | 2 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP1 | | 1 | Х | 0 | 1 | 1 | 3 | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9 | BP2 | | 1 | Х | 1 | 0 | 0 | 4 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1 | | 1 | Х | 1 | 0 | 1 | 5 | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP2 | | 1 | Х | 1 | 1 | 0 | 6 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1 | | 1 | Х | 1 | 1 | 1 | 7 | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP2 | ### Note 1. Where X = don't care. Mapping example: bit 7 of register 5 controls the LCD segment S24/BP2. # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### 7 CHARACTERISTICS OF THE I2C-BUS The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the I<sup>2</sup>C-bus is not busy. #### 7.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals. ### 7.2 Start and stop conditions Both data and clock lines remain HIGH when the I<sup>2</sup>C-bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P). ### 7.3 System configuration A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'. ### 7.4 Acknowledge The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the I<sup>2</sup>C-bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, set-up and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition. # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C ### 8 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |-----------------------------------|--------------------------------------------|------------|------|-----------------------|------| | $V_{DD}$ | supply voltage | | -0.5 | +8.0 | V | | VI | input voltage on pin | | -0.5 | V <sub>DD</sub> + 0.5 | V | | I <sub>DD</sub> ; I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | | -50 | +50 | mA | | I <sub>I</sub> | DC input current | | -20 | +20 | mA | | Io | DC output current | | -25 | +25 | mA | | P <sub>tot</sub> | power dissipation per package | note 1 | _ | 500 | mW | | Po | power dissipation per output | | _ | 100 | mW | | $T_{stg}$ | storage temperature | | -65 | +150 | °C | #### Note 1. Reduce by 7.7 mW/K when $T_{amb} > 60$ °C. ### 9 HANDLING Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe it is desirable to take normal precautions appropriate to handling MOS devices. Advice can be found in Data Handbook IC12 under "Handling MOS Devices". ### 10 DC CHARACTERISTICS $V_{DD}$ = 2.5 to 6 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to 85 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | <b>TYP.</b> (1) | MAX. | UNIT | |---------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------|------| | Supply | | | | | | | | $V_{DD}$ | supply voltage | | 2.5 | _ | 6 | V | | I <sub>DD</sub> | supply current for non-specified inputs at V <sub>DD</sub> or V <sub>SS</sub> | no load; $f_{SCL}$ = 100 kHz;<br>$R_{osc}$ = 1 M $\Omega$ ;<br>$C_{osc}$ = 680 pF | | 50 | 125 | μΑ | | | | no load; $f_{SCL} = 0$ ;<br>$R_{osc} = 1 \text{ M}\Omega$ ;<br>$C_{osc} = 680 \text{ pF}$ | _ | 25 | 75 | μΑ | | | | no load; $f_{SCL} = 0$ ;<br>$R_{osc} = 1 \text{ M}\Omega$ ;<br>$C_{osc} = 680 \text{ pF}$ ; $V_{DD} = 5 \text{ V}$ ;<br>$T_{amb} = 25 \text{ °C}$ | - | 25 | 40 | μΑ | | | | no load; $f_{SCL} = 0$ ; direct<br>mode; A0/OSC = $V_{DD}$ ;<br>$V_{DD} = 5$ V; $T_{amb} = 25$ °C | _ | 10 | 20 | μΑ | | V <sub>POR</sub> | power-on reset level | note 2 | _ | 1.1 | 2.0 | ٧ | | Input A0 | | | | • | | | | V <sub>IL(A0)</sub> | LOW level input voltage | | 0 | _ | 0.05 | V | | V <sub>IH(A0)</sub> | HIGH level input voltage | | $V_{DD} - 0.05$ | _ | $V_{DD}$ | V | # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C | SYMBOL | PARAMETER | CONDITIONS | MIN. | <b>TYP.</b> (1) | MAX. | UNIT | |---------------------------|----------------------------------------|------------------------------------------------------------------------------|--------------------|-----------------|--------------------|-----------------------------------------------| | Input A1 | | | | • | | • | | V <sub>IL(A1)</sub> | LOW level input voltage | | 0 | - | 0.3V <sub>DD</sub> | V | | V <sub>IH(A1)</sub> | HIGH level input voltage | | 0.7V <sub>DD</sub> | _ | $V_{DD}$ | V | | Input A2 | | | | | | | | V <sub>IL(A2)</sub> | LOW level input voltage | | 0 | - | 0.10 | V | | V <sub>IH(A2)</sub> | HIGH level input voltage | | $V_{DD} - 0.10$ | _ | $V_{DD}$ | V | | Input SCL; S | SDA | | | | | | | V <sub>IL(SCL; SDA)</sub> | LOW level input voltage | | 0 | _ | 0.3V <sub>DD</sub> | V | | V <sub>IH(SCL; SDA)</sub> | HIGH level input voltage | | 0.7V <sub>DD</sub> | - | 6 | V | | Ci | input capacitance | note 3 | _ | _ | 7 | рF | | Output SDA | | | | | | | | I <sub>OL</sub> | LOW level output current | V <sub>OL</sub> = 0.4 V; V <sub>DD</sub> = 5 V | 3 | - | _ | mA | | A1; SCL; SD | )A | | | | | • | | I <sub>L1</sub> | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | -1 | <u> </u> | +1 | μΑ | | A2/BP2; BP | 1 | • | • | • | • | | | I <sub>L2</sub> | leakage current | $V_{I} = V_{DD}$ or $V_{SS}$ | -5 | _ | +5 | μΑ | | A2/BP2 | | | | • | • | • | | I <sub>pd</sub> | pull-down current | $V_I = V_{DD}$ | -5 | -1.5 | _ | μΑ | | A0/OSC | • | - | | • | • | | | I <sub>L3</sub> | leakage current | $V_{I} = V_{DD}$ | -1 | <u> </u> | <u> </u> | μΑ | | Oscillator | • | | L | | I | <u>, </u> | | losc | start-up current | $V_1 = V_{SS}$ | _ | 1.2 | 5 | μΑ | | LCD outputs | <u>'</u> | 1 , == | | | ! | -! ' | | V <sub>DC</sub> | DC component of LCD driver | | _ | ±20 | <u> </u> | mV | | I <sub>OL1</sub> | LOW level segment output current | V <sub>DD</sub> = 5 V; V <sub>OL</sub> = 0.8 V;<br>note 4 | 0.3 | - | _ | mA | | I <sub>OH1</sub> | HIGH level segment output current | $V_{DD} = 5 \text{ V};$<br>$V_{OH} = V_{DD} - 0.8 \text{ V}; \text{ note 4}$ | - | _ | -0.3 | mA | | R <sub>BP</sub> | backplane output resistance (BP1; BP2) | $V_O = V_{SS}$ or $V_{DD}$ or $\frac{1}{2}(V_{SS} + V_{DD})$ ; note 5 | - | 0.4 | 5 | kΩ | ### **Notes** - 1. Typical conditions: $V_{DD} = 5 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ . - 2. Resets all logic when $V_{DD} < V_{POR}$ . - 3. Periodically sampled, not 100% tested. - 4. Outputs measured one at a time. - 5. Outputs measured one at a time; $V_{DD}$ = 5 V; $I_{load}$ = 100 $\mu A$ . # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C ### 11 AC CHARACTERISTICS $V_{DD}$ = 2.5 to 6 V; $T_{amb}$ = -40 to 85 °C; unless otherwise specified. All the timing values are valid within the operating supply voltage and ambient temperature range and refer to $V_{IL}$ and $V_{IH}$ with an input voltage swing of $V_{SS}$ to $V_{DD}$ . | SYMBOL | PARAMETER | CONDITIONS | MIN. | <b>TYP.</b> (1) | MAX. | UNIT | |----------------------|-----------------------------------------------|------------------------------------------------------|------|-----------------|------|------| | f <sub>LCD</sub> | display frequency | $C_{\rm osc}$ = 680 pF; $R_{\rm osc}$ = 1 M $\Omega$ | 65 | 90 | 120 | Hz | | t <sub>BS</sub> | driver delays with test loads | V <sub>DD</sub> = 5 V | _ | 20 | 100 | μs | | I <sup>2</sup> C-bus | | | | | | | | f <sub>SCL</sub> | SCL clock frequency | | _ | _ | 100 | kHz | | t <sub>SW</sub> | tolerable spike width on I <sup>2</sup> C-bus | T <sub>amb</sub> = 25 °C | _ | _ | 100 | ns | | t <sub>BUF</sub> | I <sup>2</sup> C-bus free time | | 4.7 | _ | _ | μs | | t <sub>SU;STA</sub> | START condition set-up time | | 4.0 | _ | _ | μs | | t <sub>HD;STA</sub> | START condition hold time | | 4.0 | _ | _ | μs | | t <sub>LOW</sub> | SCL LOW time | | 4.7 | _ | _ | μs | | t <sub>HIGH</sub> | SCL HIGH time | | 4.0 | _ | _ | μs | | t <sub>r</sub> | SCL and SDA rise time | | _ | _ | 1.0 | μs | | t <sub>f</sub> | SCL and SDA fall time | | _ | _ | 0.3 | μs | | t <sub>SU;DAT</sub> | data set-up time | | 250 | _ | _ | ns | | t <sub>HD;DAT</sub> | data hold time | | 0 | _ | _ | ns | | t <sub>SU;STO</sub> | STOP condition set-up time | | 4.0 | _ | _ | μs | ### Note 1. Typical conditions: $V_{DD} = 5 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ . $$SCL, SDA \xrightarrow{1.5 \, k\Omega} V_{DD} \qquad S32 \text{ to } S1 \xrightarrow{6.8 \, k\Omega} (V_{DD} + V_{SS}) / 2$$ $$MGA730$$ Fig.12 Test loads. # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C ## PCF8577C ### 12 APPLICATION INFORMATION ## PCF8577C # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C ### 13 CHIP DIMENSIONS AND BONDING PAD LOCATIONS # LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C **Table 3** Bonding pad locations (dimensions in $\mu$ m) All x and y co-ordinates are referenced to bottom left corner, see Fig.18. | SIGNAL | PAD POSITIO | ON CENTRED | | | | | |--------|--------------|-------------|--|--|--|--| | SIGNAL | х | у | | | | | | S32 | -86 | 941 | | | | | | S31 | -257 | 941 | | | | | | S30 | -428 | 941 | | | | | | S29 | -599 | 941 | | | | | | S28 | S28 –836 941 | | | | | | | S27 | -836 | 769 | | | | | | S26 | -836 | 598 | | | | | | S25 | -836 | 427 | | | | | | S24 | -836 | 256 | | | | | | S23 | -836 | 85 | | | | | | S22 | -836 | -86 | | | | | | S21 | -836 | -257 | | | | | | S20 | -836 | -428 | | | | | | S19 | -836 | <b>–599</b> | | | | | | S18 | -836 | <b>–770</b> | | | | | | S17 | -836 | -941 | | | | | | S16 | <b>–599</b> | <b>-941</b> | | | | | | S15 | -428 | <b>-941</b> | | | | | | S14 | -257 | <b>-941</b> | | | | | | S13 | -86 | -941 | | | | | | S12 | 85 | -941 | | | | | | S11 | 256 | <b>-941</b> | | | | | | SIGNAL | PAD POSITIO | ON CENTRED | |-------------------|-------------|-------------| | SIGNAL | x | у | | S10 | 427 | <b>-941</b> | | S9 | 598 | <b>-941</b> | | S8 | 836 | -941 | | S7 | 836 | <b>−770</b> | | S6 | 836 | <b>–599</b> | | S5 | 836 | -428 | | S4 | 836 | -257 | | S3 | 836 | -86 | | S2 | 836 | 85 | | S1 | 836 | 256 | | BP1 | 836 | 427 | | A2/BP2 | 836 | 598 | | $V_{\mathrm{DD}}$ | 836 | 769 | | A1 | 836 | 941 | | A0/OSC | 598 | 941 | | V <sub>SS</sub> | 427 | 941 | | SCL | 256 | 941 | | SDA | 85 | 941 | | Recpats | | | | С | -586 | -699 | | F | -580 | 663 | PCF8577C ### 14 PACKAGE OUTLINES DIP40: plastic dual in-line package; 40 leads (600 mil) SOT129-1 ### DIMENSIONS (inch dimensions are derived from the original mm dimensions) | UNIT | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b | b <sub>1</sub> | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | e <sub>1</sub> | L | ME | Мн | w | Z <sup>(1)</sup><br>max. | |--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------| | mm | 4.7 | 0.51 | 4.0 | 1.70<br>1.14 | 0.53<br>0.38 | 0.36<br>0.23 | 52.50<br>51.50 | 14.1<br>13.7 | 2.54 | 15.24 | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25 | | inches | 0.19 | 0.020 | 0.16 | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028 | 0.56<br>0.54 | 0.10 | 0.60 | 0.14<br>0.12 | 0.62<br>0.60 | 0.69<br>0.63 | 0.01 | 0.089 | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLI | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |---------|---------|--------|----------|----------|------------|------------|---------------------------------|--| | VERSION | ION | IEC | JEDEC | EIAJ | | PROJECTION | ISSUE DATE | | | SOT12 | 29-1 | 051G08 | MO-015AJ | | | | <del>92-11-17</del><br>95-01-14 | | PCF8577C ### VSO40: plastic very small outline package; 40 leads ### SOT158-1 | UNIT | A<br>max. | <b>A</b> <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |--------|-----------|-----------------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|--------------|-------|----------------|----------------|-------|-------|-------|------------------|----| | mm | 2.70 | 0.3<br>0.1 | 2.45<br>2.25 | 0.25 | 0.42<br>0.30 | 0.22<br>0.14 | 15.6<br>15.2 | 7.6<br>7.5 | 0.762 | 12.3<br>11.8 | 2.25 | 1.7<br>1.5 | 1.15<br>1.05 | 0.2 | 0.1 | 0.1 | 0.6<br>0.3 | 7° | | inches | 0.11 | 0.012<br>0.004 | 0.096<br>0.089 | 0.010 | | 0.0087<br>0.0055 | 0.61<br>0.60 | 0.30<br>0.29 | 0.03 | 0.48<br>0.46 | 0.089 | 0.067<br>0.059 | 0.045<br>0.041 | 0.008 | 0.004 | 0.004 | 0.024<br>0.012 | 0° | ### Notes - 1. Plastic or metal protrusions of 0.4 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | RENCES | EUROPEAN | ISSUE DATE | |----------|-----|-------|--------|------------|---------------------------------| | VERSION | IEC | JEDEC | EIAJ | PROJECTION | ISSUE DATE | | SOT158-1 | | | | | <del>92-11-17</del><br>95-01-24 | | | | | | | 000121 | ## LCD direct/duplex driver with I<sup>2</sup>C-bus interface PCF8577C #### 15 SOLDERING #### 15.1 Introduction There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used. This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011). #### 15.2 DIP #### 15.2.1 SOLDERING BY DIPPING OR BY WAVE The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg\ max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 15.2.2 REPAIRING SOLDERED JOINTS Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds. #### 15.3 SO #### 15.3.1 REFLOW SOLDERING Reflow soldering techniques are suitable for all SO packages. Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C. Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C. ### 15.3.2 WAVE SOLDERING Wave soldering techniques can be used for all SO packages if the following conditions are observed: - A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used. - The longitudinal axis of the package footprint must be parallel to the solder flow. - The package footprint must incorporate solder thieves at the downstream end. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### 15.3.3 Repairing soldered joints Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.