#### 8 Electrical Characteristics ### 8.1 Absolute Maximum Ratings Over Operating Temperature Ranges† | Supply voltage range, V <sub>CC</sub> | | |--------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Clamping voltage range, V <sub>CCP</sub> , V <sub>CCA</sub> , V <sub>CCB</sub> , V <sub>CCI</sub> | –0.5 V to 6 V | | Input voltage range, V <sub>I</sub> : PCI | 0.5 V to V <sub>CCP</sub> + 0.5 V | | Card A | $-0.5$ to $V_{CCA} + 0.5$ V | | Card B | 0.5 to V <sub>CCB</sub> + 0.5 V | | Miscellaneous | 0.5 to V <sub>CCI</sub> + 0.5 V | | Fail safe | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, V <sub>O</sub> : PCI | $-0.5 \text{ V to V}_{CCP} + 0.5 \text{ V}$ | | Card A | $-0.5$ to $V_{CCA} + 0.5$ V | | Card B | | | Miscellaneous | 0.5 to V <sub>CCI</sub> + 0.5 V | | Fail safe | 0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 2) | ±20 mA | | Storage temperature range, T <sub>stq</sub> | | | Virtual junction temperature, Tj | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. Applies for external input and bidirectional buffers. V<sub>I</sub> > V<sub>CC</sub> does not apply to fail-safe terminals. PCI terminals are measured with respect to V<sub>CCP</sub> instead of V<sub>CC</sub>. PC Card terminals are measured with respect to V<sub>CCA</sub> or V<sub>CCB</sub>. Miscellaneous signals are measured with respect to V<sub>CCI</sub>. The limit specified applies for a dc condition. - Applies for external output and bidirectional buffers. V<sub>O</sub> > V<sub>CC</sub> does not apply to fail-safe terminals. PCI terminals are measured with respect to V<sub>CCP</sub> instead of V<sub>CC</sub>. PC Card terminals are measured with respect to V<sub>CCA</sub> or V<sub>CCB</sub>. Miscellaneous signals are measured with respect to V<sub>CCI</sub>. The limit specified applies for a dc condition. ### 8.2 Recommended Operating Conditions (see Note 3) | | | | OPERATION | MIN | NOM | MAX | UNIT | |--------------------------------|------------------------------------------------------------|-----------------------------|-----------|--------------------------|-----|--------------------------|----------------| | VCC | Core voltage | Commercial | 3.3 V | 3 | 3.3 | 3.6 | ٧ | | V <sub>CCP</sub> | PCI I/O clamp voltage | C | 3.3 V | 3 | 3.3 | 3.6 | V | | | | Commercial | 5 V | 4.75 | 5 | 5.25 | 1 ° | | VCCA | | Carramanial | 3.3 V | 3 | 3.3 | 3.6 | V | | VCCB PC Card I/O clamp voltage | | Commercial | 5 V | 4.75 | 5 | 5.25 | ] | | V <sub>CCI</sub> | Miscellaneous I/O clamp voltage | 0 | 3.3 V | 3 | 3.3 | 3.6 | V | | | | Commercial | 5 V | 4.75 | 5 | 5.25 | 1 ° | | | | PCI | 3.3 V | 0.5 V <sub>CCP</sub> | | V <sub>CCP</sub> | | | | | PCI | 5 V | 2 | | V <sub>CCP</sub> | | | | | DC CI | 3.3 V | 0.475 V <sub>CCA/B</sub> | | V <sub>CCA/B</sub> | | | v <sub>IH</sub> † | High-level input voltage | PC Card | 5 V | 2.4 | | V <sub>CCA/B</sub> | v | | | | Miscellaneous‡ | | 2 | | Vccı | | | | | Fail safe§ | | 2 | | Vcc | | | | | CD pins* | | 2.4 | | V <sub>CC</sub> | | | | | PCI | 3.3 V | 0 | | 0.3 V <sub>CCP</sub> | | | | | PCI | 5 V | 0 | | 0.8 | | | + | l l l d ll | PC Card | 3.3 V | 0 | | 0.325 V <sub>CCA/B</sub> | V | | v <sub>IL</sub> † | Low-level input voltage | PC Card | 5 V | 0 | | 0.8 | l v | | | | Miscellaneous‡ | | 0 | | 0.8 | 1 | | | | Fail safe§ | | 0 | | 0.8 | | | | Input voltage | PCI | | 0 | | V <sub>CCP</sub> | | | VI | | PC Card | | 0 | | V <sub>CCA/B</sub> | V | | ٧I | | Miscellaneous <sup>‡</sup> | | 0 | | V <sub>CCI</sub> | l v | | | | Fail safe§ | | 0 | | VCC | | | | | PCI | | 0 | | VCC | | | v <sub>O</sub> ¶ | Output voltage | PC Card | | 0 | | VCC | \ <sub>\</sub> | | VO" | | Miscellaneous <sup>‡</sup> | | 0 | | VCC | ľ | | | | Fail safe§ | | 0 | | VCC | | | | | PCI and PC Card | | 1 | | 4 | | | t <sub>t</sub> | Input transition time (t <sub>r</sub> and t <sub>f</sub> ) | Miscellaneous and fail safe | | 0 | | 6 | ns | | TA | Operating ambient temperature rang | e | | 0 | 25 | 70 | °C | | Т <sub>Ј</sub> # | Virtual junction temperature | | | 0 | 25 | 115 | °C | TApplies to external inputs and bidirectional buffers without hysteresis <sup>\*</sup> Miscellaneous pins are 149, 150, 151, 152, 154, 155, 156, 157, 158, 159, 161, and 163 for the PDV packaged device and A16, B15, C14, C15, D19, E14, E17, E19, F14, F15, F17, and G15 for the GHK packaged device (SUSPEND, SPKROUT, RI\_OUT, multifunction terminals (MFUNCO-MFUNC6), and power switch control pins). <sup>§</sup> Fail-safe pins are 16, 56, 68, 74, 82, 122, 134, and 140 for the PDV packaged device and H3, H17, J18, M19, P7, R9, U8, and V11 for the GHK packaged device (card detect and voltage sense pins). <sup>¶</sup> Applies to external output buffers <sup>#</sup> These junction temperatures reflect simulation conditions. The customer is responsible for verifying junction temperature. $<sup>\</sup>star$ CD pins are 16, 74, 82, and 140 for the PDV packaged device and H3, H17, R9, and V11 for the GHK packaged device. NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating. ### 8.3 Electrical Characteristics Over Recommended Operating Conditions (unless otherwise noted) | | PARAMETER | PINS | OPERATION | TEST CONDITIONS | MIN | MAX | UNIT | | |-------------------|---------------------------------------------------|----------------|-----------|------------------------------------|----------------------|---------------------|------|--| | | High-level output voltage | PCI | 3.3 V | I <sub>OH</sub> = -0.5 mA | 0.9 V <sub>CC</sub> | | | | | | | | 5 V | I <sub>OH</sub> = -2 mA | 2.4 | | | | | VOH | | DO 0 | 3.3 V | I <sub>OH</sub> = -0.15 mA | 0.9 V <sub>CC</sub> | | V | | | | | PC Card | 5 V | I <sub>OH</sub> = -0.15 mA | 2.4 | | | | | | | Miscellaneous | | I <sub>OH</sub> = -4 mA | V <sub>CC</sub> -0.6 | | | | | | | POL | 3.3 V | I <sub>OL</sub> = 1.5 mA | | 0.1 V <sub>CC</sub> | | | | | | PCI | 5 V | I <sub>OL</sub> = 6 mA | | 0.55 | | | | | Low-level output voltage | PO 0 1 | 3.3 V | I <sub>OL</sub> = 0.7 mA | | 0.1 V <sub>CC</sub> | V | | | VOL | | PC Card | 5 V | I <sub>OL</sub> = 0.7 mA | | 0.55 | | | | | | Miscellaneous | | I <sub>OL</sub> = 4 mA | | 0.5 | | | | | | SERR | | I <sub>OL</sub> = 12 mA | | 0.5 | | | | 1 | 3-state, high-impedance low-level | Output pins | 3.6 V | $V_I = V_{CC}$ | | <b>–</b> 1 | μА | | | lozl | output current | | 5.25 V | VI = VCC | | -1 | μΑ | | | lozh | 3-state, high-impedance high-level output current | Output pins | 3.6 V | $V_I = V_{CC}^{\dagger}$ | | 10 | μА | | | 10ZH | | | 5.25 V | $V_{I} = V_{CC}^{\dagger}$ | | 25 | μΑ | | | lu. | Low-level input current | Input pins | | V <sub>I</sub> = GND | | -1 | μА | | | ΙΙL | | I/O pins | | V <sub>I</sub> = GND | | -10 | μΑ | | | I <sub>IH</sub> § | High-level input current | Input pins | 3.6 V | $V_I = V_{CC}^{\dagger}$ | | 10 | | | | | | | 5.25 V | $V_I = V_{CC}^{\dagger}$ | | 20 | | | | | | | 3.6 V | V <sub>I</sub> = V <sub>CC</sub> ‡ | | 10 | μΑ | | | | | | 5.25 V | V <sub>I</sub> = V <sub>CC</sub> ‡ | | 25 | | | | | | Fail-safe pins | 3.6 V | $V_I = V_{CC}$ | | 10 | | | <sup>†</sup> For PCI pins, $V_I = V_{CCP}$ . For PC Card pins, $V_I = V_{CC(A/B)}$ . For miscellaneous pins, $V_I = V_{CCI}$ # 8.4 PCI Clock/Reset Timing Requirements Over Recommended Ranges Of Supply Voltage And Operating Free-air Temperature | | PARAMETER | ALTERNATE<br>SYMBOL | TEST CONDITIONS | MIN | МАХ | UNIT | |-----------------|-----------------------------------------|---------------------------------|-----------------|-----|-----|------| | t <sub>c</sub> | Cycle time, PCLK | t <sub>cyc</sub> | | 30 | | ns | | t <sub>wH</sub> | Pulse duration (width), PCLK high | <sup>t</sup> high | | 11 | | ns | | t <sub>wL</sub> | Pulse duration (width), PCLK low | t <sub>low</sub> | | 11 | | ns | | Δν/Δt | Slew rate, PCLK | t <sub>r</sub> , t <sub>f</sub> | | 1 | 4 | V/ns | | t <sub>w</sub> | Pulse duration (width), RSTIN | t <sub>rst</sub> | | 1 | | ms | | t <sub>su</sub> | Setup time, PCLK active at end of RSTIN | <sup>t</sup> rst-clk | | 100 | | μs | <sup>‡</sup> For I/O pins, input leakage (I<sub>IL</sub> and I<sub>IH</sub>) includes I<sub>OZ</sub> leakage of the disabled output. <sup>\$</sup> I<sub>IH</sub> is not tested in these pins: 16, 43, 45, 47, 48, 49, 50, 56, 58, 61, 68, 69, 70, 71, 72, 74, 82, 107, 108, 109, 111, 114, 115, 122, 124, 127, 134, 135, 136, 137, 138, 140, and 150 for the PDV packaged device and F17, H3, H17, H19, J14, J15, J17, J18, L14, L18, M14, M19, N5, N19, P1, P5, P6, P7, P15, P17, P19, R1, R2, R7, R9, R18, U8, V8, V9, V11, W5, W8, and W9 for the GHK packaged device because they are pulled up with internal resistors. ## 8.5 PCI Timing Requirements Over Recommended Ranges of Supply Voltage and Operating Free-air Temperature This data sheet uses the following conventions to describe time ( t ) intervals. The format is $t_A$ , where subscript A indicates the type of dynamic parameter being represented. One of the following is used: $t_{pd}$ = propagation delay time, $t_d$ = delay time, $t_{su}$ = setup time, and $t_h$ = hold time. | PARAMETER | | ALTERNATE<br>SYMBOL | TEST CONDITIONS | MIN | MAX | UNIT | |------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|-------------------------|------------|-----|------| | t <sub>pd</sub> Propagation delay time, See Note 4 | PCLK-to-shared signal valid delay time | <sup>t</sup> val | C <sub>L</sub> = 50 pF, | | 11 | | | | Propagation delay time, See Note 4 | PCLK-to-shared signal invalid delay time | <sup>t</sup> inv | See Note 4 | 2 | | | ten Enable time, high impedance-to-active delay time from PCLK | | ton | | 2 | | ns | | t <sub>dis</sub> Disable time, active-to-high impedance delay time from PCLK | | <sup>t</sup> off | | | 28 | ns | | t <sub>su</sub> Setup time before PCLK valid | | t <sub>su</sub> | | 7 | | ns | | t <sub>h</sub> Hold time after PCLK high | | th | | 0 | | ns | NOTE 4: PCI shared signals are AD31-AD0, C/BE3-C/BE0, FRAME, TRDY, IRDY, STOP, IDSEL, DEVSEL, and PAR.