## PCM60P PCM66P # 16-Bit CMOS Monolithic Audio DIGITAL-TO-ANALOG CONVERTER ### **FEATURES** - LOW COST 16-BIT 2-CHANNEL CMOS MONOLITHIC D/A CONVERTER - SINGLE SUPPLY +5V OPERATION - 50mW POWER DISSIPATION - GLITCH-FREE VOLTAGE OUTPUTS - LOW DISTORTION: -86dB max THD + N - COMPLETE WITH REFERENCE - SERIAL INPUT FORMAT - SINGLE OR DUAL DAC MODE OPERATION - PLASTIC 20-PIN SOIC PACKAGE (PCM66P) - PLASTIC 24-PIN SOIC PACKAGE (PCM60P) ## DESCRIPTION The PCM60P/66P is a low cost, dual output 16-bit CMOS digital-to-analog converter. The PCM60P/66P features true glitch-free voltage outputs and requires only a single +5V supply. The PCM60P/66P doesn't require an external reference. Total power dissipation is less than 50mW max. Low maximum Total Harmonic Distortion + Noise (-86dB max; PCM60P-J, PCM66P-J) is 100% tested. Either one or two channel output modes are fully user selectable. The PCM60P/66P comes in a space-saving 24-pin plastic SOIC package. PCM60P/66P accepts a serial data input format and is compatible with other Burr-Brown PCM products such as the industry standard PCM56P. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Bivd. • Tucson, AZ 85706 Tel: (602) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (602) 889-1510 • Immediate Product Info: (800) 548-6132 ## **SPECIFICATIONS** ### **ELECTRICAL** All specifications at 25°C, and +V., = +5V unless otherwise noted. | | İ | PCM60P/66P AND PCM60P-J/66P-J | | | J | |----------------------------------------------|-------------------------------------------|-------------------------------|-------------------------|-------|-------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | RESOLUTION | | | | 16 | Bits | | DYNAMIC RANGE | | <u> </u> | 96 | | dB | | INPUT | | | | | | | DIGITAL INPUT | | | TTL Compatible CMO | S | | | Logic Family | | | | | 1 | | Logic Level: V. | I <sub>m</sub> = +40μA max | +2.4 | | +5.25 | V | | v. | 1, = -40µA max | l o | Į. | 0.8 | l v | | Data Format | 1 1 | I | Serial BTC(1) | | ı | | Input Clock Frequency | · | 8.5 | | | MHz | | DYNAMIC CHARACTERISTICS | | <u> </u> | | | | | TOTAL HARMONIC DISTORTION + N <sup>(2)</sup> | 1 | | | | T | | PCM60P/66P: 1 = 991Hz (0dB)(3) | f, = 176.4kHz <sup>(4)</sup> | I | -88 | -82 | dB | | f = 991Hz (-20dB) | i <sub>e</sub> = 176.4kHz | I | -68 | | daB | | f = 991Hz (-2006)<br>f = 991Hz (-60dB) | f <sub>e</sub> = 176.4kHz | I | -28 | | l ãs | | | f <sub>s</sub> = 176.4kHz | 1 | -92 | -86 | J an | | PCM60P-J/66P-J: f = 991Hz (0dB) | | | 68 | -00 | J as | | f = 991 Hz (-20 dB) | i <sub>s</sub> = 176.4kHz | | | | de | | f = 99lHz (-60db) | f <sub>s</sub> = 176.4kHz | | -28 | | <del></del> | | CHANNEL SEPARATION | | +80 | +85 | | dB | | TRANSFER CHARACTERISTICS | | | | | | | ACCURACY | | | 1. | | | | Gain Error | V <sub>cur</sub> = 2.6 | | ±2 | ±10 | % | | Gain Mismatch | Channel to Channel | | ±1 | | % | | Bioolar Zero Error <sup>(5)</sup> | <b>!</b> | | ±30 | | m∨ | | Gain Drift | 0°C to 70°C | | 100 | | ppm/°C | | Warm-up Time | | 1 | | | minute | | IDLE CHANNEL SNR® | 20-20kHz with A-weighted filter | | ±90 | | d€ | | OUTPUT | | I | | | _1 | | ANALOG OUTPUT | | 1 | | | 1 | | Output Range | ì | l | 2.6 | | ∨р-р | | Output Impedance | | I | 2 | | a a | | Short Circuit Duration | To Be Determined | | | | 1 " | | | Suffieicnt to Meet 176.4kHz THD + N Specs | | | | 1 | | Settling Time | | | external Output Degific | hina | 1 | | Glitch Energy | Meets All TRD + N | Specs Williout E | Atennal Output Degliic | ·y | | | POWER SUPPLY REQUIREMENTS | | T | | | T | | +V <sub>cc</sub> Supply Voltage | | +4.75 | +5 | +5.25 | ٧ | | Supply Current | | 1 | +9.5 | | mA. | | Power Dissipation | V <sub>cc</sub> = +5V | | | 50 | mW | | TEMPERATURE RANGE | | | | | | | Specification | | 0 | | +70 | ိုင | | Operating | I | -30 | | +70 | •℃ | | | | | | | °C | NOTES: (1) Binary Two's Complement coding. (2) Ratio of (Distortion<sub>mes</sub> + Noise<sub>mes</sub>) / Signal<sub>mes</sub>. (3) D/A converter output frequency/signal level (on both left and right channels). (4) D/A converter sample frequency (4 x 44.1kHz; 4 times oversampling per channel). (5) Offset error at bipolar zero. (6) Ratio of output at BPZ (Bipolar Zero) to the full scale range using 20kHz low pass filter in addition to an A-weighted filter. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent right or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. INCHES ,614 .630 15.60 16.00 .328 .331 .098 .012 .075 .115 1.91 2.92 .0039 .010 0.1 0.26 11.5 121 .453 .476 TYP Uo. .0039 A1 .610 B1 G .046 .054 1.17 MAX TYP TYP .020 MILLIMETERS MIN MAX 15.5 8.33 8.80 8.4 0.30 0.50 00 0.10 TYP TYP 2.50 1.37 TYP NOTE: Leads in true position within 0.01" (0.25mm) R at MMC at seating plane. P Package -- 24-Pin SOIC PCM60P | ±10V | |----------------| | 3V to +5.25V | | 50mW | | 30°C to +70°C | | 60°C to +100°C | | +300°C | | | ### **ORDERING INFORMATION** | | PCM60P/PCM66P | <u>-X</u> | |------------------------|---------------|-----------| | Basic Model Number | | - 1 | | P: Plastic | | - 1 | | Performance Grade Code | | | ### PCM60P PIN ASSIGNMENTS | PIN | DESCRIPTION | MNEMONIC | | |-----|---------------------------------|------------------------|--| | 1 | Left/Right Clock | LRCLK | | | 2 | Word Clock | WDCLK | | | 3 | Clock Input | CLK | | | 4 | Data input | DATA | | | 5 | No Connection | NC NC | | | 6 | No Connection | NC | | | 7 | Digital Common | D <sub>com</sub> | | | 8 | Analog Common | Acom | | | 9 | No Connection | NC . | | | 10 | Left Channel V <sub>our</sub> | L CH Out | | | 11 | Output Common | V <sub>com</sub> | | | 12 | Right Channel V | R CH Out | | | 13 | +V <sub>cc</sub> Analog Supply | +V <sub>cc</sub> | | | 14 | +V Analog Supply | +V <sub>cc</sub> | | | 15 | Reference Decouple | C <sub>REF</sub> | | | 16 | No Connection | NC | | | 17 | V <sub>ner</sub> Sense | V <sub>REF</sub> SENSE | | | 18 | Voltage Reference | V <sub>REF</sub> | | | 19 | +V <sub>cc</sub> Analog Supply | +V <sub>cc</sub> | | | 20 | +V <sub>cc</sub> Analog Supply | +V <sub>cc</sub> | | | 21 | +V <sub>cc</sub> Digital Supply | +V <sub>∞</sub> | | | 22 | No Connection | NC | | | 23 | , Single DAC Mode | SDM SEL | | | 24 | Left/Right DAC Select | LRDAC | | ### PCM66P PIN ASSIGNMENTS | PIN | DESCRIPTION | MNEMONIC | | | |-----|-----------------------|------------------------|--|--| | 1 | Left/Riight Clock | LRCLK | | | | l 2 | Word Clock | WDCLK | | | | 3 | Clock Input | CLK | | | | 4 | Data Input | DATA | | | | 5 | No Connection | NC | | | | 6 | Digital Common | D <sub>com</sub> | | | | 7 | Analog Common | Acom | | | | 8 | Left Channel Vour | ] L CH Out | | | | 9 | Output Common | V <sub>cou</sub> | | | | 10 | Right Channel Vour | R CH Out | | | | 11 | Analog Supply | +V <sub>cc</sub> | | | | 12 | Analog Supply | +V <sub>cc</sub> | | | | 13 | Reference Decouple | C <sub>REF</sub> | | | | 14 | Reference Sense | V <sub>REF</sub> SENSE | | | | 15 | Reference Output | V <sub>rece</sub> | | | | 16 | Analog Supply | +V <sub>cc</sub> | | | | 17 | Analog Supply | +V <sub>oc</sub> | | | | 18 | Digital Supply | +V <sub>cc</sub> | | | | 19 | Single DAC Mode | SDM SEL | | | | 20 | Left/Right DAC Select | LRDAC | | | ### THEORY OF OPERATION The PCM60P/66P is a dual output, 16-bit CMOS digital-to-analog audio converter. The PCM60P/66P, complete with internal reference, has two glitch-free voltage outputs and requires only a single +5V power supply. Output modes using either one or two channels per DAC are user selectable. The PCM60P/66P accepts a serial data input format that is compatible with other Burr-Brown PCM products such as the industry standard PCM56P. ### ONE DAC TWO-CHANNEL OPERATION Normally, the PCM60P/66P is operated with a continuous clock input in a two-channel output mode. This mode is selected when SDM SEL is held low (single DAC mode select). Refer to the truth table shown by Table I for exact control logic relationships. Data for left and right channel output is loaded alternately into the PCM60P/66P while the control logic switches the left and right output amplifiers between the appropriate integrate and hold modes. Data word latching is controlled by WDCLK (word clock) and channel selection is made by LRCLK (left/right clock). Figure 1 shows the timing for the single DAC two-channel mode of operation. The block diagram in Figure 2 shows how a single DAC output provides switched output to both integrate and hold amplifiers. Output between left and right channels in this mode is not in phase. See Figure 3 for proper connection of the PCM60P/66P in the two-channel DAC mode. | PIN FUNCTIONS | | SERIAL<br>DATA WORD | LEFT<br>CHANNEL | RIGHT | | | |---------------|-------|---------------------|-----------------|-----------|------------------|-----------| | SDM SEL | LRDAC | LRCLCK | WDCLK | INPUT | OUTPUT | OUTPUT | | 0 | x | 0 | 0 | Right | Hold | Hold | | ŏ | x | l a | 1 | Right | Integrate | Hold | | ō | X | 1 1 | 0 | Left | Hold | Hold | | ŏ | x | i | . 1 | Left | Hold | integrate | | 1 | 0 | 0 | 0 | Inhibited | V <sub>COM</sub> | Hold | | • | o | 0 | 1 | Inhibited | V <sub>com</sub> | Hold | | i | ا | i | 0 | Left | V <sub>cow</sub> | Integrate | | 1 | Ō | 1 | 1 | Left | V <sub>COM</sub> | Integrate | | 1 | 1 | 0 | 0 | Right | V <sub>com</sub> | Hold | | 1 | 1 1 | 0 | 1 | Right | V <sub>com</sub> | Hold | | 1 | 1 1 | 1 1 | 0 | Inhibited | V <sub>com</sub> | Integrate | | i . | 1 1 | 1 i | l i | Inhibited | V <sub>COM</sub> | Integrate | TABLE I. PCM60P/66P Logic Truth Table. FIGURE 1. PCM60P/66P Timing Diagram. FIGURE 2. PCM60P/66P Block Diagram. FIGURE 3. PCM60P/66P Connection Diagram. ### TWO DAC TWO-CHANNEL OPERATION In phase, two-channel output can be obtained by using two PCM60P/66Ps and choosing the single DAC mode (setting SDM SEL high). With the use of a high or low input level on LRDAC (P left/right DAC select), each DAC can have its right channel output dedicated to either left or right data input with no additional input signals being required to latch the appropriate data from an alternating L/R data word input stream. In the single DAC mode, the PCM60P/66P's left channel output is disabled and held at $+V_{\text{COM}}$ . In this mode both DACs share common inputs for DATA, CLK, WDCLK, and LRCLK. Otherwise circuit connection is the same as the two-channel DAC mode, with the exception of LRDAC whose level selects whether the single DAC will output dedicated left or right channel data. ### INTEGRATE AND HOLD OUTPUT AMPLIFIERS The PCM60P/66P incorporates integrate and hold amplifiers on each output channel. This allows a single, very fast DAC to feed both amplifiers and reduce circuit complexity. It also serves to block the output glitch from the DAC to the individual channel outputs and effectively makes the PCM60P/66P outputs "glitch-free." The PCM60P/66P is a single +5V supply device with a voltage output swing of 2.8Vp-p. The outputs swing asymmetrically around $V_{\rm COM}(+V_{\rm CC}-2.33V)$ . See Table II for exact input/output relationships. Since true CMOS amplifiers are used on the PCM60P/66P, the load resistance on the outputs should not be less than $100{\rm k}\Omega$ and the capacitive loads should not exceed $100{\rm pF}$ . For maximum low-distortion performance, output buffer amplifiers should be considered. | DIGITAL INPUT | ANALOG OUTPUT | | | |----------------------------------|------------------|--------------------------------------|--| | Binary Two's<br>Complement (Hex) | DAC Output (V) | Voltage (V)<br>V <sub>out</sub> Mode | | | 7FFF | +FS | +3.5629443 | | | 0000 | BPZ | +2.1629871 | | | 8000 | -FS | +0.7630299 | | | 2E5B | V <sub>com</sub> | +2.6700000 | | TABLE II. PCM60P/66P Input/Output Relationships. ## DISCUSSION OF SPECIFICATIONS ### **TOTAL HARMONIC DISTORTION + NOISE** The key specification for the PCM60P/66P is total harmonic distortion plus noise. Digital data words are read into the PCM60P/66P at four times the standard audio sampling frequency of 44.1kHz or 176.4kHz for each channel, such that a sine wave output of 991Hz is realized. For production testing, the output of the DAC goes to a programmable gain amplifier to provide gain at lower signal output test levels and then through a 20kHz low pass filter before being fed into an analog type distortion analyzer. Figure 4 shows a block diagram of the production THD+N test setup. In terms of signal measurement, THD + N is the ratio of Distortion $_{\rm RMS}$ + Noise $_{\rm RMS}$ /Signal $_{\rm RMS}$ expressed in dB. For the PCM60P/66P, THD + N is 100% tested at three different output levels using the test setup shown in Figure 4. It is significant to note that this circuit does not include any output deglitching circuitry. This means the PCM60P/66P meets even its -60dB THD + N specification without use of external deglitchers. ### **ABSOLUTE LINEARITY** Even though absolute integral and differential linearity specs are not given for the PCM60P/66P, the extremely low THD + N performance is typically indicative of 14-bit to 15-bit integral linearity in the DAC depending on the grade specified. The relationship between THD + N and linearity, however, is not such that an absolute linearity specification for every individual output code can be guaranteed. ### **IDLE CHANNEL SNR** Another appropriate spec for a digital audio converter is idle channel signal-to-noise ratio (idle channel SNR). This is the ratio of the noise on either DAC output at bipolar zero in relation to the full scale range of the DAC. The output of the DAC is band limited from 20Hz to 20kHz and an A-weighted filter is applied to make this measurement. ### OFFSET, GAIN, AND TEMPERATURE DRIFT The PCM60P/66P is specified for other important parameters such as channel separation and gain mismatch between output channels. And although the PCM60P/66P is primarily meant for use in dynamic applications, typical specs are also given for more traditional DC parameters such as gain error, bipolar zero offset error, and temperature gain drift. FIGURE 4. THD + N Test Setup Diagram. ### **TIMING CONSIDERATIONS** The data format of the PCM60P/66P is binary two's complement (BTC) with the most significant bit (MSB) being first in the serial input bit stream. Table II describes the exact input data to voltage output coding relationship. Any number of bits can precede the 16 bits to be loaded, as only the last 16 will be transferred to the parallel DAC register on the first positive edge of CLK (clock input) after WDCLK (word clock) has gone low. All inputs to the PCM60P/66P are TTL level compatible. ### WDCLK DUTY CYCLE WDCLK is the input signal that controls when data is loaded and how long each output is in the integrate mode. It is therefore recommended that a 50% (high) duty cycle be maintained on WDCLK. This will ensure that each output will have enough time to reach its final output value, and that the output level of each channel will be within the gain mismatch specification. Refer to Figure 1 for exact timing relationships of WDCLK to CLK and LRCLK and the outputs of the PCM60P/66P. The WDCLK can be high longer than 50%, as long as setup and hold times shown in Figure 5 are observed and the time high is roughly equivalent for both left and right channels. ### SETUP AND HOLD TIMES The individual serial data bit shifts, the serial to parallel data transfer, and left/right control are triggered on positive CLK edges. The setup time required for DATA, WDCLK, and LRCLK to be latched by the next positive going CLK is 15ns minimum. A minimum hold time of 15ns is also required after the positive going CLK edge for each data bit to be shifted into the serial input register. Refer to Figure 5 for the timing relationship of these signals. ### **MAXIMUM CLOCK RATE** The 100% tested maximum clock rate of 8.47MHz for the PCM60P/66P is derived by multiplying the standard audio sample rate of 44.1kHz times eight (4x oversampling times two channels) times the standard audio word bit length of 24 $(44.1kHz \times 4 \times 2 \times 24 = 8.47MHz)$ . Note that this clock rate accommodates a 24-bit word length, even though only 16 bits are actually being used. ### "STOPPED-CLOCK" OPERATION The PCM60P/66P is normally operated with a continuous clock input signal. If the clock is to be stopped between input data words, the last 16 bits shifted in are not actually shifted from the serial register to the latched parallel DAC register until the first clock after the one used to input bit 16 (LSB). This means the data is not shifted into the DHC latch until the start of the next 16-bit data word input, unless at least one additional clock accompanies the 16 used to serially shift in data in the first place. In either case, the setup and hold times for DATA, WDCLK, and LRCLK must still be observed. ### INSTALLATION The PCM60P/66P only requires a single +5V supply. The +5V supply, however, is used in deriving the internal refer- FIGURE 5. PCM60P/66P Setup and Hold Timing Diagram. ence. It is therefore very important that this supply be as "clean" as possible to reduce coupling of supply noise to the outputs. If a good analog supply is available at greater than +5V, a zener diode can be used to obtain a stable +5V supply. A 100µF decoupling capacitor as shown in Figure 3 should be used regardless of how good the +5V supply is to maximize power supply rejection. All grounds should be connected to the analog ground plane as close to the PCM60P/ 66P as possible. ### FILTER CAPACITOR REQUIREMENTS As shown in Figure 3, $C_{REF}$ and $V_{REF}$ SENSE should have decoupling capacitors of 0.1µF (C<sub>4</sub>) and 10µF (C<sub>5</sub>) to +V<sub>CC</sub> respectively with no special tolerance being required. To maximize channel separation between left and right channels, 5% 300pF capacitors ( $C_2$ and $C_3$ ) between $V_{COM}$ and left and right channel outputs are required in addition to a 5% $3\mu$ F capacitor (C<sub>1</sub>) between V<sub>COM</sub> and +5V. The ratio of 10k to 1 is the important factor here for proper circuit operation. Placement of all capacitors should be as close to the appropriate pins of the PCM60P/66P as possible to reduce noise pickup from surrounding circuitry. ### **APPLICATIONS** Probably the most popular use of the PCM60P/66P is in applications requiring single power supply operation. For example, the PCM60P/66P is ideal for automotive compact disk (CD) and digital audio tape (DAT) playback units. To use a more complex bipolar DAC requiring ±5V supplies in the +12V application, for example, would require driving a stable "floating" ground and regulating the +12V to +10V. The single supply CMOS PCM60P/66P would only require a +5V zener diode to regulate its 50mW max supply. The outputs could be AC coupled to the rest of the circuit for perfectly acceptable high dynamic performance. The PCM60P/66P is ideal in any application requiring a minimum of additional circuitry as well as ultra-low-power CMOS performance. Of course, the PCM60P/66P is the D/A converter of choice in any application requiring very low power dissipation. Portable battery powered test and measurement equipment requiring very low distortion digital to analog converters would be an ideal application for the CMOS PCM60P/66P with its 50mW max power dissipation.