# DI CMOS Analog Switches with Data Latches ## AD7590DI/AD7591DI/AD7592DI FEATURES SCR Latch-Proof Overvoltage-Proof: ±25V Low Ron: 60Ωtyp Buffered Switch Logic TTL, CMOS Compatible Monolithic Dielectrically-Isolated CMOS Pin Compatible with AD7510DI Series #### GENERAL DESCRIPTION The AD7590DI, AD7591DI and AD7592DI are a family of protected (latch-proof) dielectrically isolated CMOS switches featuring overvoltage protection up to ±25V above the power supplies. Microprocessor interfacing is facilitated by the provision of on-chip data latches. The AD7590DI and AD7591DI consist of four independent SPST analog switches packaged in a 16-pin DIP. They differ only in that the switch control logic is inverted. The AD7592DI has two independent SPDT switches packaged in a 14-pin DIP. #### FUNCTIONAL BLOCK DIAGRAMS #### 16-Pin DIP #### 14-Pin DIP NC = NO CONNECT CONTROL LOGIC (WR HELD LOW) AD7590DI: Switch "ON" for Address "HIGH" AD7591DI: Switch "ON" for Address "LOW" AD7592DI: Address "HIGH" makes S1 to Out 1 and S3 to Out 2 # $\textbf{AD7590DI/AD7591DI/AD7592DI} \textbf{SPECIFICATIONS} \ \text{($V_{00} = 15V$, $V_{SS} = -15V$ unless otherwise noted)} \\$ | Parameter | Model | T <sub>A</sub> = +25°C<br>(K, B, T) | $T_A = 0 \text{ to } + 70^{\circ}\text{C(K)} - 25^{\circ}\text{C to } + 85^{\circ}\text{C(B)}$ | -55°C to +125°C(T) | Units | Test Conditions/Comments | |---------------------------------------------------------------|-------------------|-------------------------------------|------------------------------------------------------------------------------------------------|--------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------| | ANALOGSWITCH | | X-7-7-7 | | | | | | Analog Signal Range | All | ±10 | ±10 | ± 10 | Volts | | | R <sub>ON</sub> <sup>1</sup> | All | 60 | -10 | -10 | Ωtyp | $-10V \leq V_S \leq +10V$ , $I_{DS} = ImA$ ; | | NON | All | 90 | 120 | 150 | Ωmax | Test Circuit 1 | | R <sub>ON</sub> Match <sup>2</sup> | All | 2 | 120 | 120 | Ωtyp | $V_S = 0$ , $I_{DS} = 1mA$ | | R <sub>ON</sub> Match Drift <sup>2</sup> | All | 0.01 | | | Ω/°C typ | $V_S = 0.1_{DS} = 1 \text{mA}$ | | In OFF | AD7590DI | 0.5 | | | nA typ | Test Circuit 2 | | 1DOLL | AD7591DI | 5 | 50 | 200 | nA max | | | I <sub>S</sub> OFF <sup>1</sup> | All | 0.5 | 30 | 1 200 | nA typ | Test Circuits 2 & 4 | | ISOFF | 7411 | 5 | 50 | 200 | nA max | | | $I_D(I_S)ON^1$ | All | 0.5 | 1 20 | 1 | nA typ | Test Circuit 3 | | .ID(IS)ON | 2411 | 5 | 50 | 200 | nA max | | | I <sub>OUT</sub> <sup>1</sup> | AD7592DI | ĺí | " | 1 -00 | nA tvp | Test Circuit 4 | | TOUT | ND1372DI | 10 | 100 | 400 | nA max | | | C <sub>5</sub> (C <sub>D</sub> )OFF <sup>3</sup> | Ali | 10 | 100 | | pFtyp | | | C <sub>S</sub> (C <sub>D</sub> )ON <sup>3</sup> | Ail | 30 | | 1 | pFtyp | | | C <sub>DS</sub> (C <sub>S</sub> -OUT) | All | 1 | 1 | 1 | pF typ | | | $C_{DD}(C_{SS})^3$ | All | 0.5 | | 1 | pFtyp | | | Cout <sup>3</sup> | AD7592DI | 40 | 1 | 1 | pFtyp | | | | .110137201 | | | - | 1 | | | DIGITAL CONTROL | | | | | V max | | | V <sub>INL</sub> | All | 0.8 | 0.8 | 0.8 | V max | | | V <sub>INH</sub> <sup>1</sup><br>C <sub>IN</sub> <sup>3</sup> | All | 2.4 | 2.4 | 2.4 | i . | | | C <sub>IN</sub> 3 | All | 7 | 7 | 7 | pF typ | V <sub>IN</sub> = 0 or V <sub>DD</sub> | | I <sub>INL</sub> or I <sub>INH</sub> <sup>1,4</sup> | All | 1 | 1 | 1 | μA max | V <sub>IN</sub> = 0 or V <sub>DD</sub> | | DYNAMIC CHARACTERISTICS | | | | | | | | ton <sup>2</sup> | AD7590DI | 250 | 380 | 380 | ns max | Test Circuit 5 | | · | AD7591DI | 400 | 500 | 500 | ns max | | | t <sub>OFF</sub> <sup>2</sup> | AD7590DI | 400 | 500 | 500 | ns max | Test Circuit 5 | | | AD7591 <b>D</b> I | 250 | 380 | 380 | ns max | | | t <sub>TRANSITION</sub> 2 | AD7592DI | 350 | 450 | 450 | ns max | Test Circuit 6 | | Write Pulse-Width (twg)2 | All | 250 | 300 | 400 | ns min | See Figure 1 | | Address Setup Time (t <sub>AS</sub> ) <sup>2</sup> | All | 300 | 300 | 400 | ns min | See Figure 1 | | Address Hold Time (tah)2 | All | 20 | 30 | 40 | ns min | See Figure 1 | | Off Isolation <sup>3</sup> | | | | | | A WITT O ON N 101/ (Dt DI) | | (Analog Input to Analog Output | ) All | - 85 | | | dB typ | $\begin{cases} A, \overline{WR} = 0.8V; V_S = 10V (Pk-Pk); \\ f = 1kHz, R_L = 10k\Omega \end{cases}$ | | Crosstalk <sup>3</sup> (Digital Input to Analog Output, | ) All | 5 | | | mV peak, typ | $ \begin{array}{l} R_L = 1M\Omega, C_L = 15pF; \\ V_{1NH} = 3V, V_{1NL} = 0V; \\ t_{RISE} = t_{FALL} = 20ns; \\ WR \ held \ HIGH \end{array} $ | | $Q_{\rm INI}^{3}$ | | | | | _ | | | (Charge Injection) | All | 55 | | | pC typ | Test Circuit 7 | | POWER SUPPLY | | | | | | | | | All | 1 | 1.5 | 2 | mA max | Digital Inputs = $V_{INL}$ or $V_{INH}$ | | 727 | All | 1 | 1 1 | 11 | mA max | 1 | NOTES #### TIMING AND CONTROL SEQUENCE Figure 1 shows the timing sequence for latching the switch address inputs. The latches are level sensitive and, therefore, while $\overline{WR}$ is held low the latches are transparent and the switches respond to the address inputs. The digital inputs are latched on the rising edge of $\overline{WR}$ . NOTE: All digital input signals rise and fall times measured from 10% to 90% of 3V. $t_R = t_F = 20 ns$ . Figure 1. Timing and Control Sequence REV. A <sup>&</sup>lt;sup>1</sup>100% tested. <sup>2</sup>Guaranteed, not production tested. <sup>&</sup>lt;sup>3</sup>Typical values for information only, not subject to test. <sup>&</sup>lt;sup>4</sup>Inputs are MOS gates typical current less than 10nA. Specifications subject to change without notice. | ABSOLUTE MAXIMUM RATINGS* | |------------------------------------------------------------------| | $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ | | $V_{DD}$ to GND + 17V | | $V_{SS}$ to GND | | Overvoltage at V <sub>D</sub> (V <sub>S</sub> ), One Switch Only | | (1sec surge) | | or V <sub>SS</sub> - 25V | | (Continuous) | | or $V_{SS} - 20V$ | | or 20mA, Whichever Occurs First | | Switch Current (I <sub>DS</sub> , Continuous) 50mA | | Switch Current (I <sub>DS</sub> , Surge) | | 1ms Duration, 10% Duty Cycle 150mA | | Digital Input Voltage Range $\dots -0.3V$ to $V_{DD} + 0.3V$ | | Power Dissipation (Any Package) | | Up to +75°C | | Derates above +75°C by 6mW/°C | Cerdip (TQ Versions) . . . . . . . . -55°C to +125°C #### ORDERING GUIDE | Model <sup>1</sup> | Temperature<br>Range | Package<br>Option <sup>2</sup> | |--------------------|----------------------|--------------------------------| | AD7590DIKN | 0°C to +70°C | N-16 | | AD7590DIKP | 0°C to +70°C | P-20A | | AD7590DIBQ | -25°C to +85°C | Q-16 | | AD7590DITQ | -55°C to +125°C | Q-16 | | AD7591DIKN | 0°C to +70°C | N-16 | | AD7591DIKP | 0°C to +70°C | P-20A | | AD7591DIBQ | -25°C to +85°C | Q-16 | | AD7591DITQ | -55°C to +125°C | Q-16 | | AD7592DIKN | 0°C to +70°C | N-14 | | AD7592DIKP | 0°C to +70°C | P-20A | | AD7592DIBQ | -25°C to +85°C | Q-14 | | AD7592DITQ | -55°C to +125°C | Q-14 | #### NOTES <sup>1</sup>To order MIL-STD-833C, Class B processed parts, add /883B to part number. Refer to the Analog Devices Military Products Databook (1990) for military data sheet. <sup>2</sup>N = Narrow Plastic DIP; P = Plastic Leaded Chip Carrier Q = Cerdip. For Hermetic Surface Mount package, contact your local sales office. For outline information see Package Information section. #### CAUTION: Storage Temperature . Plastic (KN Versions) . . Cerdip (BQ Versions) . . Operating Temperature ESD (electrostatic discharge) sensitive device. The digital control inputs are diode protected; however, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are inserted. . . . . -65°C to +150°C . . . . . . . 0 to +70°C -25°C to +85°C #### **PIN CONFIGURATIONS** REV. A CMOS SWITCHES & MULTIPLEXERS 5-27 <sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Figure 2. Typical Output Switch Circuitry of AD7590DI Series #### CIRCUIT DESCRIPTION CMOS devices make excellent analog switches; however, problems with overvoltage and latch-up phenomenon necessitated protection circuitry. These protection circuits, however, either caused degradation of important switch parameters such as $R_{\rm ON}$ or leakage, or provided only limited protection in the event of overvoltage. The AD7590DI series switches utilize a dielectrically-isolated CMOS fabrication process to eliminate the four-layer substrate found in junction-isolated CMOS, thus providing latch-free operation. A typical switch channel is shown in Figure 2. The output switching element is comprised of device numbers 4 and 5. Operation is as follows: for an "ON" switch, (in +) is $V_{\rm DD}$ and (in -) is $V_{\rm SS}$ from the driver circuits. Device numbers 1 and 2 are "OFF" and number 3 in "ON". Hence, the backgates of the P- and N-channel output devices (numbers 4 and 5) are tied together and floating. The circled devices are located in separate dielectrically isolated pockets. Floating the output switch backgates with the signal input increases the effective threshold voltage for an applied analog signal, thus providing a flatter $R_{\rm ON}$ versus $V_{\rm S}$ response. For an "OFF" switch, device number 3 is "OFF," and the backgates of devices 4 and 5 are tied through $1k\Omega$ resistors (R1 and R2) to the respective supply voltages through the "ON" devices 1 and 2. If a voltage is applied to the S or D (OUT) terminal which exceeds $V_{\rm DD}$ or $V_{\rm SS}$ , the S- or D-to-backgate diode is forward biased; however, R1 and R2 provide current limiting action to the supplies. An equivalent circuit of the output switch element in Figure 3 shows that, indeed, the $1k\Omega$ limiting resistors are in series with the backgates of the P- and N-channel output devices – not in series with the signal path between the S and D terminals. It is possible to turn on an "OFF" switch by applying a voltage in excess of $V_{\rm DD}$ or $V_{\rm SS}$ to the S or D terminal. If a positive stress voltage is applied to the S or D terminal which exceeds $V_{\rm DD}$ by a threshold, then the P-channel (device 5) will turn on creating a low impedance path between the S and D terminals. A similar situation exists for negative stress voltages which exceed $V_{\rm SS}$ . In this case the N-channel provides the low impedance path between the S and D terminals. The limiting factor on the overvoltage protection is the power dissipation of the package and is $\pm 20 V$ continuous (or 20mA whichever occurs first) above the supply voltages. Figure 3. AD7590DI Series Output Switch Diode-Equivalent-Circuit REV. A ## **Typical Performance Characteristics and Test Circuits** RON AS A FUNCTION OF VD (Vs) FOR DIFFERENT SUPPLY VOLTAGES R<sub>ON</sub> AS A FUNCTION OF V<sub>S</sub> (V<sub>D</sub>) FOR DIFFERENT TEMPERATURES #### **TEST CIRCUIT 1** #### **TEST CIRCUIT 3** #### a. AD7590DI, AD7591DI b. AD7592 ## TEST CIRCUIT 2 (AD7590DI, AD7591DI) #### TEST CIRCUIT 4 (AD7592DI ONLY) REV. A CMOS SWITCHES & MULTIPLEXERS 5-29 5 ### **Typical Switching Characteristics and Test Circuits** Note: All digital input signal rise and fall times measured from 10% to 90% of 3V. tr = tf = 20ns. ## TEST CIRCUIT 5 SWITCHING TIME OF AD7590DI AND AD7591DI, ton, toff # TEST CIRCUIT 6 SWITCHING TIME OF AD7592DI, t<sub>TRANSITION</sub> ## TEST CIRCUIT 7 CHARGE INJECTION