## Single Supply, Rail to Rail **Low Power FET-Input Op Amp** ### **FEATURES** TRUE SINGLE SUPPLY OPERATION **Output Swings Rail to Rail** Input Voltage Range Extends Below Ground Single Supply Capability from +3 V to +36 V Dual Supply Capability from ±1.5 V to ±18 V **HIGH LOAD DRIVE** Capacitive Load Drive of 350 pF, G = 1 Minimum Output Current of 15 mA **EXCELLENT AC PERFORMANCE FOR LOW POWER** 800 µA Max Quiescent Current per Amplifier Unity Gain Bandwidth: 1.8 MHz Slew Rate of 3.0 V/µs **GOOD DC PERFORMANCE** 800 µV Max Input Offset Voltage 2 μV/°C Typ Offset Voltage Drift 25 pA Max Input Bias Current **LOW NOISE** 13 nV/ $\sqrt{\text{Hz}}$ @ 10 kHz **NO PHASE INVERSION** ### **APPLICATIONS** **Battery Powered Precision Instrumentation** **Photodiode Preamps** **Active Filters** 12- to 14-Bit Data Acquisition Systems Medical Instrumentation Low Power References and Regulators ### PRODUCT DESCRIPTION The AD822 is a dual precision, low power FET input op amp that can operate from a single supply of +3.0 V to 36 V, or dual supplies of $\pm 1.5$ V to $\pm 18$ V. It has true single supply capability with an input voltage range extending below the negative rail, allowing the AD822 to accommodate input signals below Input Voltage Noise vs. Frequency ### REV.0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. CONNECTION DIAGRAM 8-Pin Plastic DIP, Cerdip and SOIC ground in the single supply mode. Output voltage swing extends to within 10 mV of each rail providing the maximum output dynamic range. Offset voltage of 800 µV max, offset voltage drift of 2 µV/°C, input bias currents below 25 pA and low input voltage noise provide dc precision with source impedances up to a Gigaohm. 1.8 MHz unity gain bandwidth, -93 dB THD at 10 kHz and 3 V/μs slew rate are provided with a low supply current of 800 µA per amplifier. The AD822 drives up to 350 pF of direct capacitive load as a follower, and provides a minimum output current of 15 mA. This allows the amplifier to handle a wide range of load conditions. This combination of ac and dc performance, plus the outstanding load drive capability, results in an exceptionally versatile amplifier for the single supply user. The AD822 is available in four performance grades. The A and B grades are rated over the industrial temperature range of -40°C to +85°C. There is 3 volt grade—the AD822A-3V, rated over the industrial temperature range. The mil grade is rated over the military temperature range of -55°C to +125°C and is available processed on standard military drawing. The AD822 is offered in three varieties of 8-pin package: plastic DIP, hermetic cerdip and surface mount (SOIC) as well as die form. Gain of +2 Amplifier; $V_S = +5$ , 0, $V_{IN} = 2.5 \text{ V}$ Sine Centered at 1.25 Volts, $R_L = 100 \text{ k}\Omega$ One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 Fax: 617/326-8703 # $\textbf{AD822} \textbf{---SPECIFICATIONS} \ (\textbf{V}_s = \textbf{0}, \ \textbf{5} \ \text{volts} \ @ \ \textbf{T}_A = +25^{\circ}\textbf{C}, \ \textbf{V}_{\text{CM}} = \textbf{0} \ \textbf{V}, \ \textbf{V}_{\text{OUT}} = \textbf{0.2} \ \textbf{V} \ \text{unless otherwise noted})$ | Parameter | Conditions | Min | AD822A<br>Typ | Max | Min | AD822B<br>Typ | Max | Min | AD822S <sup>1</sup><br>Typ | Max | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------|------------------------------------------------------------------------------|--------------------------|-----------------------------------|------------------------------------------------------------------------------|------------|-----------------------------------|-------------------------------------|----------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift Input Bias Current at T <sub>MAX</sub> Input Offset Current | $V_{CM} = 0 \text{ V to 4 V}$ | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 0.8<br>1.2<br>25<br>5<br>20 | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 0.4<br>0.9<br>10<br>2.5<br>10 | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 0.8<br>25<br>20 | mV<br>mV<br>μV/°C<br>pA<br>nA<br>pA | | at T <sub>MAX</sub><br>Open-Loop Gain | $V_{O} = 0.2 \text{ V to 4 V}$<br>$R_{I} = 100 \text{k}$ | 500 | 0.5<br>1000 | | 500 | 0.5<br>1000 | | 500 | 1.5<br>1000 | | nA<br>V/mV | | T <sub>MIN</sub> to T <sub>MAX</sub> | $R_L = 10k$ | 400<br>80 | 150 | | 400<br>80 | 150 | | 80 | 150 | | V/mV<br>V/mV | | $T_{ ext{MIN}}$ to $T_{ ext{MAX}}$ $T_{ ext{MIN}}$ to $T_{ ext{MAX}}$ | $R_L = 1k$ | 80<br>15<br>10 | 30 | | 80<br>15<br>10 | 30 | | 15 | 30 | | V/mV<br>V/mV<br>V/mV | | NOISE/HARMONIC PERFORMANCE Input Voltage Noise 0.1 Hz to 10 Hz f = 10 Hz f = 100 Hz f = 1 kHz f = 10 kHz Input Current Noise 0.1 Hz to 10 Hz | | | 2<br>25<br>21<br>16<br>13 | | | 2<br>25<br>21<br>16<br>13 | | | 2<br>25<br>21<br>16<br>13 | | μV p-p<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | | f = 1 kHz<br>Harmonic Distortion<br>f = 10 kHz | $R_{L} = 10k \text{ to } 2.5 \text{ V}$<br>$V_{O} = 0.25 \text{ V to } 4.75 \text{ V}$ | | 0.8<br>-93 | | | 0.8<br>-93 | | | 0,8<br>-93 | | fA /√Hz | | DYNAMIC PERFORMANCE Unity Gain Frequency Full Power Response Slew Rate Settling Time | V <sub>O</sub> p-p = 4.5 V | | 1.8<br>210<br>3 | | | 1.8<br>210<br>3 | | | 1.8<br>210<br>3 | | MHz<br>kHz<br>V/μs | | to 0.1%<br>to 0.01% | $V_{O} = 0.2 \text{ V to } 4.5 \text{ V}$ | | 1.4<br>1.8 | | | 1.4<br>1.8 | | | 1.4<br>1.8 | | μs<br>μs | | MATCHING CHARACTERISTICS Initial Offset Max Offset Over Temperature Offset Drift Input Bias Current Crosstalk @ f = 1 kHz f = 100 kHz | $R_L = 5 \text{ k}\Omega$ | | 3<br>130<br>93 | 1.0<br>1.6<br>20 | | 3<br>130<br>93 | 0.5<br>1.3<br>10 | | -130<br>-93 | 1.6 | mV<br>mV<br>μV/°C<br>pA<br>dB<br>dB | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>2</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> Input Impedance Differential | V <sub>CM</sub> = 0 V to +2 V | -0.2<br>-0.2<br>66<br>66 | 80<br>10 <sup>13</sup> 0.5 | 4 4 | -0.2<br>-0.2<br>69<br>66 | 80<br>10 <sup>13</sup> 0.5 | 4 4 | -0.2<br>66 | 80<br>10 <sup>13</sup> 0.5 | 4 | V<br>V<br>dB<br>dB | | Common Mode OUTPUT CHARACTERISTICS | | | 1013 2.8 | <u> 5</u> | | 1013 2.8 | | | 1013 2.8 | | Ω∥pF | | Output Saturation Voltage <sup>3</sup> V <sub>OL</sub> -V <sub>EB</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EB</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EB</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EB</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> Operating Output Current | $I_{SINK} = 20 \mu A$ $I_{SOURCE} = 20 \mu A$ $I_{SINK} = 2 mA$ $I_{SOURCE} = 2 mA$ $I_{SOURCE} = 15 mA$ | 15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | 15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | 15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>14<br>55<br>110<br>500<br>1500 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV | | T <sub>MIN</sub> to T <sub>MAX</sub><br>Capacitive Load Drive | | 12 | 350 | | 12 | 350 | | | 350 | | mA<br>pF | | POWER SUPPLY Quiescent Current $T_{Min}$ to $T_{MAX}$ Power Supply Rejection $T_{MIN}$ to $T_{MAX}$ | $V_S$ + = 5 V to 15 V | 70<br>70 | 1.24<br>80 | 1.6 | 66<br>66 | 1.24<br>80 | 1.6 | 70 | 1.24<br>80 | | mA<br>dB<br>dB | | $(V_S = \pm 5 \text{ volts } @ T_A = +25^{\circ}\text{C}, V_{CM} = 0 \text{ V}, V_{OUT} = 0 \text{ V} \text{ unless otherwis}$ | e noted) | | |--------------------------------------------------------------------------------------------------------------------------------|----------|--| |--------------------------------------------------------------------------------------------------------------------------------|----------|--| | Parameter | Conditions | Min | AD822A<br>Typ | Max | Min | AD822B<br>Typ | Max | Min | AD822S <sup>1</sup><br>Typ | Max | Units | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------|-----------------|--------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift Input Bias Current at T <sub>MAX</sub> Input Offset Current at T <sub>MAX</sub> | $V_{CM} = -5 \text{ V to 4 V}$ | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 0.8<br>1.5<br>25<br>5<br>20 | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 0.4<br>1<br>10<br>2.5<br>10 | | 0.1<br>0.5<br>2<br>2<br>0.5<br>2 | 25 | mV<br>mV<br>μV/°C<br>pA<br>nA<br>pA<br>nA | | Open-Loop Gain $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$ $T_{MIN}$ to $T_{MAX}$ | $V_O = -4 V \text{ to } 4 V$ $R_L = 100k$ $R_L = 10k$ $R_L = 1k$ | 400<br>400<br>80<br>80<br>20<br>10 | 1000<br>150<br>30 | | 400<br>400<br>80<br>80<br>20<br>10 | 1000<br>150<br>30 | | 400<br>80<br>20 | 1000<br>150<br>30 | | V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV | | NOISE/HARMONIC PERFORMANCE Input Voltage Noise 0.1 Hz to 10 Hz f = 10 Hz f = 100 Hz f = 1 kHz f = 10 kHz Input Current Noise 0.1 Hz to 10 Hz f = 1 kHz Harmonic Distortion f = 10 kHz | $R_{L} = 10k$ $V_{O} = \pm 4.5 \text{ V}$ | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | μV p-p<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>fA p-p<br>fA /√Hz<br>dB | | DYNAMIC PERFORMANCE Unity Gain Frequency Full Power Response Slew Rate Settling Time to 0.1% to 0.01% | $V_O p - p = 9 V$<br>$V_O = 0 V \text{ to } \pm 4.5 V$ | | 1.9<br>105<br>3<br>1.4<br>1.8 | | | 1.9<br>105<br>3<br>1.4<br>1.8 | | | 1.9<br>105<br>3<br>1.4<br>1.8 | | MHz<br>kHz<br>V/μs<br>μs<br>μs | | MATCHING CHARACTERISTICS Initial Offset Max Offset Over Temperature Offset Drift Input Bias Current Crosstalk @ f = 1 kHz f = 100 kHz | $R_{L} = 5 \text{ k}\Omega$ | | 3<br>-130<br>-93 | 1.0<br>3<br>25 | | 3<br>-130<br>-93 | 0.5<br>2<br>10 | | -130<br>-93 | 1.6<br>2<br>25 | mV<br>mV<br>μV/°C<br>pA<br>dB<br>dB | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>2</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> Input Impedance Differential Common Mode | $V_{CM} = -5 \text{ V to } +2 \text{ V}$ | -5.2<br>-5.2<br>66<br>66 | 80<br>10 <sup>13</sup> 0.5<br>10 <sup>13</sup> 2.8 | 4 4 | -5.2<br>-5.2<br>69<br>66 | 80 10 <sup>13 </sup> 0.5 10 <sup>13 </sup> 2.8 | 4 | -5.2<br>66 | 80<br>10 <sup>13</sup> 0.5<br>10 <sup>13</sup> 2.8 | 4 | V<br>V<br>dB<br>dB<br>Ω∥pF<br>Ω∥pF | | OUTPUT CHARACTERISTICS Output Saturation Voltage³ Vol-Vee Tmin to Tmax Voc-Voh Tmin to Tmax Vol-Vee Tmin to Tmax Voc-Voh Tmin to Tmax Voc-Vee Tmin to Tmax Vol-Vee Tmin to Tmax Vol-Vee Tmin to Tmax Vol-Vee Tmin to Tmax Vol-Vee Tmin to Tmax Capacitive Load Drive | $I_{SINK} = 20 \mu A$ $I_{SOURCE} = 20 \mu A$ $I_{SINK} = 2 mA$ $I_{SOURCE} = 2 mA$ $I_{SINK} = 15 mA$ $I_{SOURCE} = 15 mA$ | 15<br>12 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>500<br>1000<br>1500<br>1900 | 15<br>12 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | 15<br>12 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>14<br>55<br>110<br>500<br>1500 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>m | | POWER SUPPLY Quiescent Current T <sub>MIN</sub> to T <sub>MAX</sub> Power Supply Rejection T <sub>MIN</sub> to T <sub>MAX</sub> | $V_{S}+ = 5 \text{ V to } 15 \text{ V}$ | 70<br>70 | 1.3<br>80 | 1.6 | 70<br>70 | 1.3<br>80 | 1.6 | | 1.3<br>80 | | mA<br>dB<br>dB | 65E D | Parameter | Conditions $(V_S =$ | Min | AD822A<br>Typ | Max | | AD822B<br>Typ | Max | | AD822S <sup>1</sup><br>Typ | Max | Units | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------|--------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift Input Bias Current at T <sub>MAX</sub> Input Offset Current at T <sub>MAX</sub> Open-Loop Gain T <sub>MIN</sub> to T <sub>MAX</sub> T <sub>MIN</sub> to T <sub>MAX</sub> | $V_{CM} = 0 \text{ V}$ $V_{CM} = -10 \text{ V}$ $V_{CM} = 0 \text{ V}$ $V_{CM} = 0 \text{ V}$ $V_{CM} = 10 \text{ V}$ $V_{CM} = 100 \text{ K}$ $V_{CM} = 10 | 500<br>500<br>100<br>100<br>30<br>20 | 0.4<br>0.5<br>2<br>2<br>40<br>0.5<br>2<br>0.5<br>2000<br>500 | 2<br>3<br>25<br>5<br>20 | 500<br>500<br>100<br>100<br>30<br>20 | 0.3<br>0.5<br>2<br>2<br>40<br>0.5<br>2<br>0.5<br>2<br>0.5<br>2000<br>500 | 1.5<br>2.5<br>12<br>2.5<br>12 | 500<br>150<br>30 | 0.4<br>0.5<br>2<br>2<br>40<br>0.5<br>2<br>1.5<br>2000<br>400 | 2.0<br>25<br>20 | mV<br>mV<br>μV/°C<br>pA<br>pA<br>nA<br>pA<br>nA<br>V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV<br>V/mV | | NOISE/HARMONIC PERFORMANCE Input Voltage Noise 0.1 Hz to 10 Hz f = 10 Hz f = 100 Hz f = 1 kHz f = 10 kHz Input Current Noise 0.1 Hz to 10 Hz f = 1 kHz Harmonic Distortion f = 10 kHz | $R_L = 10k$ $V_O = \pm 10 V$ | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8 | | μV p-p<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>fA p-p<br>fA /√Hz | | DYNAMIC PERFORMANCE Unity Gain Frequency Full Power Response Slew Rate Settling Time to 0.1% to 0.01% | $V_{O} p-p = 20 V$ $V_{O} = 0 V \text{ to } \pm 10 V$ | | 1.9<br>45<br>3<br>4.1<br>4.5 | | | 1.9<br>45<br>3<br>4.1<br>4.5 | | | 1.9<br>45<br>3<br>4.1<br>4.5 | | MHz<br>kHz<br>V/µs<br>µs<br>µs | | MATCHING CHARACTERISTICS Initial Offset Max Offset Over Temperature Offset Drift Input Bias Current Crosstalk @ f = 1 kHz f = 100 kHz | $R_{\rm L}=5~{ m k}\Omega$ | | 3<br>-130<br>-93 | 3<br>4<br>25 | | 3<br>-130<br>-93 | 2<br>2.5<br>12 | | -130<br>-93 | 0.8<br>1.0<br>25 | mV<br>mV<br>μV/°C<br>pA<br>dB<br>dB | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>2</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> Input Impedance Differential Common Mode | $V_{CM} = -15 \text{ V to } 12 \text{ V}$ | -15.3<br>-15.3<br>70<br>70 | | 14<br>14 | -15.2<br>-15.2<br>74<br>74 | | 14<br>14 | -15.2<br>70 | 90 10 <sup>13</sup> 0.5 10 <sup>13</sup> 2.8 | 14 | V<br>V<br>dB<br>dB<br>C pF<br>Ω pF | | OUTPUT CHARACTERISTICS Output Saturation Voltage <sup>3</sup> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Vcc-Voh T <sub>MIN</sub> to T <sub>MAX</sub> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Vcc-Voh T <sub>MIN</sub> to T <sub>MAX</sub> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Vol-Vee T <sub>MIN</sub> to T <sub>MAX</sub> Coperating Output Current T <sub>MIN</sub> to T <sub>MAX</sub> Capacitive Load Drive | $I_{SINK} = 20 \mu A$ $I_{SOURCE} = 20 \mu A$ $I_{SINK} = 2 mA$ $I_{SOURCE} = 2 mA$ $I_{SINK} = 15 mA$ $I_{SOURCE} = 15 mA$ | 20<br>15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500 | 20 15 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>500<br>1000<br>1500<br>1900 | 20 | 5<br>10<br>40<br>80<br>300<br>800 | 7<br>14<br>55<br>110<br>500<br>1500 | mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mV<br>mP<br>mV<br>mP | | POWER SUPPLY Quiescent Current $T_{MIN}$ to $T_{MAX}$ Power Supply Rejection $T_{MIN}$ to $T_{MAX}$ | $V_{S}+=5 \text{ V to } 15 \text{ V}$ | 70<br>70 | 1.4<br>80 | 1.8 | 70<br>70 | 1.4<br>80 | 1.8 | 70 | 1.4<br>80 | | mA<br>dB<br>dB | ( $V_S = 0$ , 3 volts @ $T_A = +25$ °C, $V_{CM} = 0$ V, $V_{OUT} = 0.2$ V otherwise unless noted) | Parameter | Conditions | Min | AD822A-3V<br>Typ | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------| | DC PERFORMANCE Initial Offset Max Offset over Temperature Offset Drift Input Bias Current at T <sub>MAX</sub> Input Offset Current at T <sub>MAX</sub> Open Loop Gain T <sub>MIN</sub> to T <sub>MAX</sub> T <sub>MIN</sub> to T <sub>MAX</sub> | $V_{CM} = 0 \text{ V to } + 2 \text{ V}$ $V_{O} = 0.2 \text{ V to } 2 \text{ V}$ $R_{L} = 100k$ $R_{L} = 10k$ $R_{L} = 1k$ | 300<br>300<br>60<br>60<br>10<br>8 | 0.2<br>0.5<br>1<br>2<br>0.5<br>2<br>0.5<br>1000<br>150<br>30 | 1<br>1.5<br>25<br>5<br>20 | mV mV µV/°C pA nA pA nA V/mV V/mV V/mV V/mV V/mV V/mV | | NOISE/HARMONIC PERFORMANCE Input Voltage Noise 0.1 Hz to 10 Hz f = 10 Hz f = 10 Hz f = 1 kHz f = 1 kHz f = 10 kHz Input Current Noise 0.1 Hz to 10 Hz f = 1 kHz Harmonic Distortion f = 10 kHz | $R_{L} = 10k \text{ to } 1.5 \text{ V}$ $V_{O} = \pm 1.25 \text{ V}$ | | 2<br>25<br>21<br>16<br>13<br>18<br>0.8<br>-92 | | μV p-p<br>nV/√H2<br>nV/√Ω2<br>nV/√H2<br>nV/√H2<br>fA p-p<br>fA /√H2 | | DYNAMIC PERFORMANCE Unity Gain Frequency Full Power Response Slew Rate Settling Time to 0.1% to 0.01% MATCHING CHARACTERISTICS | $V_{O p-p} = 2.5 V$ $V_{OUT} = 0.2 V \text{ to } 2.5 V$ | | 1.5<br>240<br>3<br>1<br>1.4 | | MHz<br>kHz<br>V/µs<br>µs<br>µs | | Initial Offset Max Offset over Temperature Offset Drift Input Bias Current Crosstalk @ f = 1 kHz f = 100 kHz | $R_{L} = 5 \text{ k}\Omega$ | | 2<br>-130<br>-93 | 1<br>2<br>10 | mV<br>mV<br>μV/°C<br>pA<br>dB<br>dB | | INPUT CHARACTERISTICS Common-Mode Voltage Range <sup>2</sup> T <sub>MIN</sub> to T <sub>MAX</sub> CMRR T <sub>MIN</sub> to T <sub>MAX</sub> Input Impedance Differential Common Mode | V <sub>CM</sub> = 0 V to +1 V | -0.2<br>-0.2<br>60<br>60 | 74<br>10 <sup>13 </sup> 0.5<br>10 <sup>13</sup> 2.8 | 2 2 | V<br>V<br>dB<br>dB<br>Ω"pF<br>Ω"pF | | OUTPUT CHARACTERISTICS Output Saturation Voltage <sup>3</sup> V <sub>OL</sub> -V <sub>EE</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EE</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EE</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EE</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>OL</sub> -V <sub>EE</sub> T <sub>MIN</sub> to T <sub>MAX</sub> V <sub>CC</sub> -V <sub>OH</sub> T <sub>MIN</sub> to T <sub>MAX</sub> Coperating Output Current T <sub>MIN</sub> to T <sub>MAX</sub> Capacitive Load Drive | $I_{SINK} = 20 \mu A$ $I_{SOURCE} = 20 \mu A$ $I_{SINK} = 2 mA$ $I_{SOURCE} = 2 mA$ $I_{SINK} = 10 mA$ $I_{SOURCE} = 10 mA$ | 15<br>12 | 5<br>10<br>40<br>80<br>200<br>500 | 7<br>10<br>14<br>20<br>55<br>80<br>110<br>160<br>400<br>400<br>1000 | mV mF | | POWER SUPPLY Quiescent Current T <sub>MIN</sub> to T <sub>MAX</sub> Power Supply Rejection T <sub>MIN</sub> to T <sub>MAX</sub> | $V_{S}+=3 \text{ V to } 15 \text{ V}$ | 70<br>70 | 1.24<br>80 | 1.6 | mA<br>dB<br>dB | ## AD822 — SPECIFICATIONS #### NOTES <sup>1</sup>See standard military drawing for 883B specifications. <sup>2</sup>This is a functional specification. Amplifier bandwidth decreases when the input common-mode voltage is driven in the range $(+V_S - 1 \ V)$ to $+V_S$ . Common-mode error voltage is typically less than 5 mV with the common-mode voltage set at 1 volt below the positive supply. $^{3}V_{OL}$ – $V_{EE}$ is defined as the difference between the lowest possible output voltage ( $V_{OL}$ ) and the minus voltage supply rail ( $V_{EE}$ ). $V_{CC}^{-}V_{OH}$ is defined as the difference between the highest possible output voltage $(V_{OH})$ and the positive supply voltage $(V_{CC})$ . Specifications subject to change without notice. ### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD822 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### ABSOLUTE MAXIMUM RATINGS1 | Supply Voltage | |-------------------------------------------------------------------| | Internal Power Dissipation | | Plastic DIP (N) Observe Derating Curves | | Cerdip (Q) Observe Derating Curves | | SOIC (R) Observe Derating Curves | | Input Voltage $(+V_S + 0.2 \text{ V})$ to $-(20 \text{ V} + V_S)$ | | Output Short Circuit Duration Indefinite | | Differential Input Voltage ±30 V | | Storage Temperature Range (N)65°C to +125°C | | Storage Temperature Range (Q)65°C to +150°C | | Storage Temperature Range (R)65°C to +150°C | | Operating Temperature Range | | AD822A/B | | AD822S | | Lead Temperature Range | | (Soldering 60 sec) | ### NOTES <sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $^2$ 8-Pin Plastic DIP Package: $\theta_{JA}=90^{\circ}\text{C/Watt}$ 8-Pin Cerdip Package: $\theta_{JA}=110^{\circ}\text{C/Watt}$ 8-Pin SOIC Package: $\theta_{IA} = 160^{\circ}$ C/Watt ### MAXIMUM POWER DISSIPATION The maximum power that can be safely dissipated by the AD822 is limited by the associated rise in junction temperature. For plastic packages, the maximum safe junction temperature is 145°C. For the cerdip packages, the maximum junction temper- ature is 175°C. If these maximums are exceeded momentarily, proper circuit operation will be restored as soon as the die temperature is reduced. Leaving the device in the "overheated" condition for an extended period can result in device burnout. To ensure proper operation, it is important to observe the derating curves shown in Figure 24. While the AD822 is internally short circuit protected, this may not be sufficient to guarantee that the maximum junction temperature is not exceeded under all conditions. With power supplies $\pm 12$ volts (or less) at an ambient temperature of $+25^{\circ}$ C or less, if the output node is shorted to a supply rail, then the amplifier will not be destroyed, even if this condition persists for an extended period. ### **ORDERING GUIDE** | Model* | Temperature<br>Range | Package<br>Description | |-------------------|----------------------|------------------------| | AD822AN | -40°C to +85°C | 8-Pin Plastic Mini-DIP | | AD822BN | -40°C to +85°C | 8-Pin Plastic Mini-DIP | | AD822AR | -40°C to +85°C | 8-Pin SOIC | | AD822BR | -40°C to +85°C | 8-Pin SOIC | | AD822AR-3V | -40°C to +85°C | 8-Pin SOIC | | AD822AN-3V | -40°C to +85°C | 8-Pin Plastic Mini-DIP | | AD822A Chips | -40°C to +85°C | Die | | Standard Military | | | | Drawing** | −55°C to +125°C | 8-Pin Cerdip | <sup>\*</sup>Spice model is available on ADI Model Disc. ### METALIZATION PHOTOGRAPH Contact factory for latest dimensions. Dimensions shown in inches and (mm). NOTE: BACK OF DIE IS AT +VS POTENTIAL. <sup>\*\*</sup>Contact factory for availability. ## Typical Characteristics—AD822 Figure 1. Typical Distribution of Offset Voltage (390 Units) Figure 2. Typical Distribution of Offset Voltage Drift (100 Units) Figure 3. Typical Distribution of Input Bias Current (213 Units) Figure 4. Input Bias Current vs. Common-Mode Voltage; $V_S = \pm 5$ V, 0 V and $V_S = \pm 5$ V Figure 5. Input Bias Current vs. Common-Mode Voltage; $V_S = \pm 15 \text{ V}$ Figure 6. Input Bias Current vs. Temperature; $V_S = 5 V$ , $V_{CM} = 0$ ## **AD822**—Typical Characteristics Figure 7. Open-Loop Gain vs. Load Resistance Figure 8. Open-Loop Gain vs. Temperature Figure 9. Input Error Voltage vs. Output Voltage for Resistive Loads Figure 10. Input Error Voltage with Output Voltage within 300 mV of Either Supply Rail for Various Resistive Loads; $V_S=\pm 5~V$ Figure 11. Input Voltage Noise vs. Frequency Figure 12. Total Harmonic Distortion vs. Frequency Figure 13. Open-Loop Gain and Phase Margin vs. Frequency Figure 14. Output Impedance vs. Frequency Figure 15. Output Swing and Error vs. Settling Time Figure 16. Common-Mode Rejection vs. Frequency Figure 17. Absolute Common-Mode Error vs. Common-Mode Voltage from Supply Rails ( $V_S - V_{CM}$ ) Figure 18. Output Saturation Voltage vs. Load Current ## **AD822**—Typical Characteristics Figure 19. Output Saturation Voltage vs. Temperature Figure 20. Short Circuit Current Limit vs. Temperature Figure 21. Quiescent Current vs. Supply Voltage vs. Temperature Figure 22. Power Supply Rejection vs. Frequency Figure 23. Large Signal Frequency Response Figure 24. Maximum Power Dissipation vs. Temperature for Plastic and Hermetic Packages 65E D **AD822** Figure 25. Crosstalk vs. Frequency Figure 26. Unity-Gain Follower Figure 27. 20 V p-p, 25 kHz Sine Wave Input; Unity Gain Follower; $R_{\rm L}=600~\Omega$ , $V_{\rm S}=\pm15~{\rm V}$ Figure 28. Crosstalk Test Circuit Figure 29. Large Signal Response Unity Gain Follower; $V_{\rm S}=\pm 15~V,~R_{\rm L}=10~k\Omega$ Figure 30. Small Signal Response Unity Gain Follower; $V_S=\pm 15~V,~R_L=10~k\Omega$ Figure 31. $V_S = +5 V$ , 0 V; Unity Gain Follower Response to 0 V to 4 V Step Figure 32. Unity-Gain Follower Figure 33. Gain of Two Inverter Figure 34. $V_S = +5 V$ , 0 V; Unity Gain Follower Response to 0 V to 5 V Step Figure 35. $V_S=+5$ V, 0 V; Unity Gain Follower Response, to 40 mV Step Centered 40 mV Above Ground, $R_L=10$ k $\Omega$ Figure 36. $V_S=+5~V$ , 0 V; Gain of Two Inverter Response to 20 mV Step, Centered 20 mV Below Ground, $R_L=10~k\Omega$ Figure 37. $V_S = \pm 5 V$ , 0 V; Gain of Two Inverter Response to 2.5 V Step Centered -1.25 V Below Ground, $R_L = 10 \text{ k}\Omega$ Figure 38. $V_S = 3 \text{ V}$ , 0 V; Gain of Two Inverter, $V_{IN} = 1.25 \text{ V}$ , 25 kHz, Sine Wave Centered at -0.75 V, $R_L = 600 \Omega$ ## APPLICATION NOTES INPUT CHARACTERISTICS In the AD822, n-channel JFETs are used to provide a low offset, low noise, high impedance input stage. Minimum input common-mode voltage extends from 0.2 V below $-V_S$ to 1 V less than $-V_S$ . Driving the input voltage closer to the positive rail will cause a loss of amplifier bandwidth (as can be seen by comparing the large signal responses shown in Figures 31 and 34) and increased common-mode voltage error as illustrated in Figure 17. The AD822 does not exhibit phase reversal for input voltages up to and including $-V_S$ . Figure 39a shows the response of an AD822 voltage follower to a 0 V to +5 V $(+V_S)$ square wave input. The input and output are superimposed. The output tracks the input up to $+V_S$ without phase reversal. The reduced bandwidth above a 4 V input causes the rounding of the output wave form. For input voltages greater than $+V_S$ , a resistor in series with the AD822's noninverting input will prevent phase reversal, at the expense of greater input voltage noise. This is illustrated in Figure 39b. Figure 39. (a) Response with $R_P=0$ ; $V_{IN}$ from 0 to $+V_S$ (b) $V_{IN}=0$ to $+V_S+200$ mV $V_{OUT}=0$ to $+V_S$ $R_P=49.9$ k $\Omega$ Since the input stage uses n-channel JFETs, input current during normal operation is negative; the current flows out from the input terminals. If the input voltage is driven more positive than $+V_{\rm S}-0.4V$ , the input current will reverse direction as internal device junctions become forward biased. This is illustrated in Figure 4. A current limiting resistor should be used in series with the input of the AD822 if there is a possibility of the input voltage exceeding the positive supply by more than 300 mV, or if an input voltage will be applied to the AD822 when $\pm V_{\rm S}=0$ . The amplifier will be damaged if left in that condition for more than 10 seconds. A 1 k $\Omega$ resistor allows the amplifier to withstand up to 10 volts of continuous overvoltage, and increases the input voltage noise by a negligible amount. Input voltages less than $-V_S$ are a completely different story. The amplifier can safely withstand input voltages 20 volts below the minus supply voltage as long as the total voltage from the positive supply to the input terminal is less than 36 volts. In addition, the input stage typically maintains picoamp level input currents across that input voltage range. 65E D ### AD822 The AD822 is designed for 13 nV/ $\sqrt{\text{Hz}}$ wideband input voltage noise and maintains low noise performance to low frequencies (refer to Figure 11). This noise performance, along with the AD822's low input current and current noise means that the AD822 contributes negligible noise for applications with source resistances greater than 10 k $\Omega$ and signal bandwidths greater than 1 kHz. This is illustrated in Figure 40. Figure 40. Total Noise vs. Source Impedance ### **OUTPUT CHARACTERISTICS** The AD822's unique bipolar rail-to-rail output stage swings within 5 mV of the minus supply and 10 mV of the positive supply with no external resistive load. The AD822's approximate output saturation resistance is 40 $\Omega$ sourcing and 20 $\Omega$ sinking. This can be used to estimate output saturation voltage when driving heavier current loads. For instance, when sourcing 5 mA, the saturation voltage to the positive supply rail will be 200 mV, when sinking 5 mA, the saturation voltage to the minus rail will be 100 mV. The amplifier's open-loop gain characteristic will change as a function of resistive load, as shown in Figures 7 through 10. For load resistances over 20 k $\Omega$ , the AD822's input error voltage is virtually unchanged until the output voltage is driven to 180 mV of either supply. If the AD822's output is overdriven so as to saturate either of the output devices, the amplifier will recover within 2 µs of its input returning to the amplifier's linear operating region. Direct capacitive loads will interact with the amplifier's effective output impedance to form an additional pole in the amplifier's feedback loop, which can cause excessive peaking on the pulse response or loss of stability. Worst case is when the amplifier is used as a unity gain follower. Figure 41 shows the AD822's pulse response as a unity gain follower driving 350 pF. This amount of overshoot indicates approximately 20 degrees of phase margin—the system is stable, but is nearing the edge. Configurations with less loop gain, and as a result less loop bandwidth, will be much less sensitive to capacitance load effects. Figure 42 is a plot of capacitive load that will result in a 20 degree phase margin versus noise gain for the AD822. Noise gain is the inverse of the feedback attenuation factor provided by the feedback network in use. Figure 41. Small Signal Response of AD822 as Unity Gain Follower Driving 350 pF Capacitive Load Figure 42. Capacitive Load Tolerance vs. Noise Gain Figure 43 shows a method for extending capacitance load drive capability for a unity gain follower. With these component values, the circuit will drive 5,000 pF with a 10% overshoot. Figure 43. Extending Unity Gain Follower Capacitive Load Capability Beyond 350 pF -14- ### **APPLICATIONS** ### Single Supply Voltage-to-Frequency Converter The circuit shown in Figure 44 uses the AD822 to drive a low power timer, which produces a stable pulse of width $t_1$ . The positive going output pulse is integrated by R1-C1 and used as one input to the AD822, which is connected as a differential integrator. The other input (nonloading) is the unknown voltage, $V_{\rm IN}$ . The AD822 output drives the timer trigger input, closing the overall feedback loop. 65E D Figure 44. Single Supply Voltage-to-Frequency Converter Typical AD822 bias currents of 2 pA allow megaohm-range source impedances with negligible dc errors. Linearity errors on the order of 0.01% full scale can be achieved with this circuit. This performance is obtained with a 5 volt single supply which delivers less than 1 mA to the entire circuit. Single Supply Programmable Gain Instrumentation Amplifier The AD822 can be configured as a single supply instrumentation amplifier that is able to operate from single supplies down to 3 V, or dual supplies up to = 15 V. Using only one AD822 rather than three separate op amps, this circuit is cost and power efficient. AD822 FET inputs' 2 pA bias currents minimize offset errors caused by high unbalanced source impedances. An array of precision thin-film resistors sets the in amp gain to be either 10 or 100. These resistors are laser-trimmed to ratio match to 0.01%, and have a maximum differential TC of 5 ppm/°C. Table I. AD822 In Amp Performance | Parameters | $V_S = 3 \text{ V}, 0 \text{ V}$ | $V_S = \pm 5 \text{ V}$ | |-------------------------------------------------------|------------------------------------|-------------------------| | CMRR | 74 dB | 80 dB | | Common-Mode | | | | Voltage Range | -0.2 V to +2 V | -5.2 V to ±4 V | | 3 dB BW, G = 10 | 180 kHz | 180 kHz | | G = 100 | 18 k <b>H</b> z | 18 kHz | | t <sub>SETTLING</sub> | | | | $2 \text{ V Step} (V_S = 0 \text{ V}, 3 \text{ V})$ | 2 μs | | | $5 \text{ V} (\text{V}_{\text{S}} = \pm 5 \text{ V})$ | | 5 μs | | Noise @ $f = 1 \text{ kHz}$ , $G = 10$ | 270 nV/√ <del>Hz</del> | 270 nV/√ <del>Hz</del> | | G = 100 | $2.2 \mu\text{V}/\sqrt{\text{Hz}}$ | $2.2 \mu V/\sqrt{Hz}$ | | I <sub>SUPPLY</sub> (Total) | 1.10 mA | 1.15 mA | Figure 45a. Pulse Response of In Amp to a 500 mV p-p Input Signal; $V_S = +5 V$ , 0 V; Gain = 10 Figure 45b. A Single Supply Programmable Instrumentation Amplifier 65E D Figure 46. 3 Volt Single Supply Stereo Headphone Driver ### 3 Volt, Single Supply Stereo Headphone Driver The AD822 exhibits good current drive and THD+N performance, even at 3 V single supplies. At 1 kHz, total harmonic distortion plus noise (THD+N) equals -62 dB (0.079%) for a 300 mV p-p output signal. This is comparable to other single supply op amps which consume more power and cannot run on 3 V power supplies. In Figure 46, each channel's input signal is coupled via a 1 µF Mylar capacitor. Resistor dividers set the dc voltage at the noninverting inputs so that the output voltage is midway between the power supplies (+1.5 V). The gain is 1.5. Each half of the AD822 can then be used to drive a headphone channel. A 5 Hz high-pass filter is realized by the 500 µF capacitors and the headphones, which can be modeled as 32 ohm load resistors to ground. This ensures that all signals in the audio frequency range (20 Hz-20 kHz) are delivered to the headphones. ### Low Dropout Bipolar Bridge Driver The AD822 can be used for driving a 350 ohm Wheatstone bridge. Figure 47 shows one half of the AD822 being used to buffer the AD589-a 1.235 V low power reference. The output of +4.5 V can be used to drive an A/D converter front end. The other half of the AD822 is configured as a unity-gain inverter, and generates the other bridge input of -4.5 V. Resistors R1 and R2 provide a constant current for bridge excitation. The AD620 low power instrumentation amplifier is used to condition the differential output voltage of the bridge. The gain of the AD620 is programmed using an external resistor R<sub>G</sub>, and determined by: $$G = \frac{49.4 \ k\Omega}{R_G} + 1$$ Figure 47. Low Dropout Bipolar Bridge Driver ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm.) ### Mini-DIP (N) Package ### Cerdip (Q) Package ### SOIC (R) Package