T-51-10-10 # ADC10154, ADC10158 10-Bit Plus Sign 4 $\mu$ s ADCs with 4- or 8-Channel MUX, Track/Hold and Reference ## **General Description** The ADC10154 and ADC10158 are CMOS 10-bit plus sign successive approximation A/D converters with versatile analog input multiplexers, track/hold function and a 2.5V band-gap reference. The 4-channel or 8-channel multiplexers can be software configured for single-ended, differential or pseudo-differential modes of operation. The input track/hold is implemented using a capacitive array and sampled-data comparator. Resolution can be programmed to be 8-bit, 8-bit plus sign, 10-bit or 10-bit plus sign. Lower-resolution conversions can be performed faster. The variable resolution output data word is read in two bytes, and can be formatted left justified or right justified, high byte first. ## **Applications** - Process control - Instrumentation - Test equipment #### **Features** - 4- or 8- channel configurable multiplexer - Analog input track/hold function - 0V to 5V analog input range with single +5V power supply - -5V to +5V analog input voltage range with ±5V supplies - Fully tested in unipolar (single +5V supply) and bipolar (dual ±5V supplies) operation - Programmable resolution/speed and output data format - Ratiometric or Absolute voltage reference operation - No zero or full scale adjustment required - No missing codes over temperature - Easy microprocessor interface ## **Key Specifications** ■ Resolution 10-bit plus sign ■ Integral linearity error ± 0.6 LSB (max) ■ Unipolar power dissipation 33 mW (max) ■ Conversion time (10-bit + sign) 4.4 µs (max) ■ Conversion time (8-bit) 3.2 µs (max) ■ Sampling rate (10-bit + sign) 166 kHz ■ Sampling rate (8-bit) 207 kHz ■ Band-gap reference 2.5V ± 2.0% (max) ## **ADC10158 Simplified Block Diagram** CIJ, CIN, BIJ. BIN ## Absolute Maximum Ratings(Notes 1 & 3) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Cities, Dientification of artificial approximation | | |---------------------------------------------------------|------------| | Positive Supply Voltage ( $V^+ = AV^+ = DV^+$ ) | 6.5V | | Negative Supply Voltage (V -) | -6.5V | | Total Supply Voltage (V <sup>+</sup> − V <sup>-</sup> ) | 13V | | Total Reference Voltage (VREF + - VREF -) | 6.6V | | Voltage at Inputs and Outputs V 0.3V to V | + + 0.3V | | Input Current at Any Pin (Note 4) | $\pm$ 5 mA | | Package Input Current (Note 4) | ± 20 mA | | | | | input current at Any Fire (Note 4) | ± 2 1117 | |-------------------------------------------------------|----------| | Package Input Current (Note 4) | ± 20 mA | | Package Dissipation at T <sub>A</sub> = 25°C (Note 5) | 500 mW | | ESD Susceptibility (Note 6) | 2000V | | Soldering Information | | | N Packages (10 Sec) | 260°C | | J Packages (10 Sec) | 300°C | | SO Package (Note 7): | | | Vapor Phase (60 Sec) | 215°C | | Infrared (15 Sec) | 220°C | | | | Plastic DIP and SO Packages Storage Temperature Ceramic DIP Packages ## Operating Ratings (Notes 2 & 3) | | $T_{MIN} \le T_A \le T_{MAX}$ | |-------------------|-----------------------------------------------------------------------------------------------| | 10154CIJ, | | | 10154CIN, | | | DC10154CIW | M, | | 10158CIJ, | | | | | | DC10158CIW | $M -40^{\circ}C \le T_{A} \le +85^{\circ}C$ | | C10158CMJ | $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 4.5 V <sub>DC</sub> to 5.5 V <sub>DC</sub> | | upply | DGND | | pply | | | | -4.5V to -5.5V | | | 11V | | $AV^+ + 0.$ | .05 $V_{DC}$ to $V^$ 0.05 $V_{DC}$ | | $AV^{+} + 0.$ | $05 V_{DC} to V^ 0.05 V_{DC}$ | | EF <sup>-</sup> ) | 0.5 V <sub>DC</sub> to V+ | | | 10158CIJ,<br>210158CIN,<br>OC10158CIW<br>C10158CMJ<br>age<br>V+)<br>upply<br>pply<br>AV+ + 0. | ## **Electrical Characteristics** The following specifications apply for V+ = AV+ = DV+ = + 5.0 V<sub>DC</sub>, V<sub>REF</sub>+ = 5.000 V<sub>DC</sub>, V<sub>REF</sub>- = GND, V- = GND for unipolar operation or $V^- = -5.0 \text{ V}_{DC}$ for bipolar operation, and $f_{CLK} = 5.0 \text{ MHz}$ unless otherwise specified. **Boldface limits** apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}\text{C}$ . (Notes 8, 9, and 12) -65°C to +150°C -40°C to +150°C | Symbol | Parameter | Conditions | Typical<br>(Note 10) | and BIWM<br>Suffixes | CIWM and<br>CMJ<br>Suffixes | Units<br>(Limit) | |----------|----------------------------------------------|------------------------------------------------------------------------------|----------------------|----------------------|-----------------------------|------------------| | | | | | Limits<br>(Note 11) | Limits<br>(Note 11) | | | UNIPOLAR | CONVERTER AND MULTIPLE | XER STATIC CHARACT | ERISTICS | | | | | | Resolution | | | 10 + Sign | 10 + Sign | Bits | | | Unipolar Integral<br>Linearity Error | V <sub>REF</sub> <sup>+</sup> = 2.5V<br>V <sub>REF</sub> <sup>+</sup> = 5.0V | ±0.5 | ± 0.6 | ±1 | LSB<br>LSB (Max) | | | Unipolar Full-Scale Error | V <sub>REF</sub> <sup>+</sup> = 2.5V<br>V <sub>REF</sub> <sup>+</sup> = 5.0V | ±0.5 | ± 0.75 | ± 1,5 | LSB<br>LSB (Max) | | | Unipolar Offset Error | V <sub>REF</sub> <sup>+</sup> = 2.5V<br>V <sub>REF</sub> <sup>+</sup> = 5.0V | ±1 | ± 1 | ± 1.5 | LSB<br>LSB (Max) | | | Unipolar Total Unadjusted<br>Error (Note 13) | V <sub>REF</sub> <sup>+</sup> = 2.5V<br>V <sub>REF</sub> <sup>+</sup> = 5.0V | ±1.5 | ± 1.5 | ±2 | LSB<br>LSB (Max) | | | Unipolar Power Supply<br>Sensitivity | $V^{+} = +5V \pm 10\%$<br>$V_{REF}^{+} = 4.5V$ | | | | | | | Offset Error | | ±0.25 | ±1 | ±1 | LSB (Max) | | | Full-Scale Error<br>Integral Linearity Error | | ±0.25<br>±0.25 | ± 1 | ± 1 | LSB (Max)<br>LSB | The following specifications apply for $V^+ = AV^+ = DV^+ = + 5.0 \, V_{DC}, V_{REF}^+ = 5.000 \, V_{DC}, V_{REF}^- = GND, V^- = GND for unipolar operation or <math>V^- = -5.0 \, V_{DC}$ for bipolar operation, and $f_{CLK} = 5.0 \, MHz$ unless otherwise specified. **Boldface limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>**; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C. (Notes 8, 9, and 12) (Continued) | Symbol | Parameter | Conditions | Typical<br>(Note 10) | BIJ, BIN<br>and BIWM<br>Suffixes | CIJ, CIN,<br>CIWM and<br>CMJ<br>Suffixes | Units<br>(Limit) | |------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|----------------------------------|------------------------------------------|---------------------------------| | | | | | Limits<br>(Note 11) | Limits<br>(Note 11) | | | BIPOLAR | CONVERTER AND MULTIPLEX | ER STATIC CHARACTERIS | STICS | | | Bits | | | Resolution | | | 10 + Sign | 10 + Sign | Bits | | | Bipolar Integral<br>Linearity Error | V <sub>REF</sub> <sup>+</sup> = 5.0V | | ± 0.6 | ± 1 | LSB (Max) | | | Bipolar Full-Scale Error | $V_{REF}^+ = 5.0V$ | | ± 1.25 | ± 1.25 | LSB (Max) | | | Bipolar Negative Full-Scale<br>Error with Positive-Full<br>Scale Adjusted | V <sub>REF</sub> <sup>+</sup> = 5.0V | | ± 1.25 | ± 1.25 | LSB (Max) | | | Bipolar Offset Error | V <sub>REF</sub> + = 5.0V | | ± 1.5 | ± 2.5 | LSB (Max) | | | Bipolar Total Unadjusted<br>Error (Note 13) | V <sub>REF</sub> <sup>+</sup> = 5.0V | | ±2 | ± 3 | LSB (Max) | | | Bipolar Power Supply<br>Sensitivity | | | | | | | | Offset Error | $V^+ = +5V \pm 10\%$ | ±0.5 | ± 2.5 | ± 2.5 | LSB (Max) | | | Full-Scale Error | V <sub>REF</sub> + = 4.5V | ±0.5<br>±0.25 | ± 1.5 | ± 1.5 | LSB (Max) | | | Integral Linearity Error | | | | | | | | Offset Error<br>Full-Scale Error | $V^{-} = -5V \pm 10\%$<br>$V_{REE}^{+} = 4.5V$ | ±0.25<br>±0.25 | ± 0.75<br>± 0.75 | ± 0.75<br>± 0.75 | LSB (Max | | | Integral Linearity Error | AHEL - 4:04 | ±0.25 | 10.73 | _0.75 | LSB | | JNIPOLAF | AND BIPOLAR CONVERTER A | ND MULTIPLEXER STATI | C CHARACT | ERISTICS | | | | | Missing Codes | | | 0 | 0 | | | | DC Common Mode<br>Error (Note 14) | V <sub>IN</sub> <sup>+</sup> = V <sub>IN</sub> <sup>-</sup><br>= V <sub>IN</sub> where | | | | | | | Bipolar | $+5.0V \ge V_{ N } \ge -5.0V$ | ±0.25 | ± 0.75 | ±0.75 | LSB (Max | | | Unipolar | $+5.0V \ge V_{\text{IN}} \ge 0V$ | ±0.25 | ± 0.5 | ± 0.5 | LSB (Max) | | R <sub>REF</sub> | Reference Input Resistance | | 7 | 4.5<br>9.5 | 4.5<br>9.5 | $k\Omega$ (Max) $k\Omega$ (Max) | | C <sub>REF</sub> | Reference Input Capacitance | | 70 | | | рF | | V <sub>AI</sub> | Analog Input Voltage | | | (V++0.05)<br>(V0.05) | (V++0.05)<br>(V0.05) | V (Max)<br>V (Min) | | C <sub>AI</sub> | Analog Input Capacitance | | 30 | | | pF | | | Off Channel Leakage<br>Current | On Channel = 5V<br>Off Channel = 0V | -400 | - 1000 | - 1000 | nA (Max) | | | (Note 15) | On Channel = 0V<br>Off Channel = 5V | 400 | 1000 | 1000 | nA (Max) | The following specifications apply for V+ = AV+ = DV+ = $+5.0 \, V_{DC}$ , $V_{REF}^+$ = $5.000 \, V_{DC}$ , $V_{REF}^-$ = GND, $V^-$ = GND for unipolar operation or $V^-$ = $-5.0 \, V_{DC}$ for bipolar operation, and $f_{CLK}$ = $5.0 \, MHz$ unless otherwise specified. **Boldface limits apply for T<sub>A</sub>** = $T_J$ = $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A$ = $T_J$ = $25^{\circ}$ C. (Notes 8, 9, and 12) (Continued) 58E D | Symbol | Param | eter | Conditions | Typical<br>(Note 10) | Limits<br>(Note 11) | Units<br>(Limit) | | | |------------------------------------|--------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|--|--| | DYNAMIC CO | NVERTER AND MULT | TIPLEXER CHARA | CTERISTICS | | | • | | | | S/(N+D) | Unipolar Signal-to-No<br>Distortion Ratio | ise+ | $f_{IN} = 10 \text{ kHz}, V_{IN} = 4.85 V_{p-p}$<br>$f_{IN} = 150 \text{ kHz}, V_{IN} = 4.85 V_{p-p}$ | 60<br>58 | dB<br>dB | | | | | S/(N+D) | Bipolar Signal-to-Nois<br>Distortion Ratio | e+ | $f_{IN} = 10 \text{ kHz}, V_{IN} = \pm 4.85V$<br>$f_{IN} = 150 \text{ kHz}, V_{IN} = \pm 4.85V$ | 60<br>58 | dB<br>dB | | | | | | -3 dB Unipolar Full<br>Power Bandwidth | | $V_{IN} = 4.85 V_{p-p}$ | 200 | | kHz | | | | | 3 dB Bipolar Full<br>Power Bandwidth | | V <sub>IN</sub> = ±4.85V | 200 | | kHz | | | | REFERENCE | CHARACTERISTICS ( | Unipolar Operation | V = GND Only) | | | | | | | V <sub>REF</sub> Out | Reference Output Vo | Itage | | 2.5 ±1% | 200 200 200 200 200 200 200 200 200 200 | | | | | $\Delta V_{REF}/\Delta t$ | V <sub>REF</sub> Out Temperature | e Coefficient | | ns (Note 10) (Note 1: = 4.85 V <sub>p-p</sub> = 60 = 4.85 V <sub>p-p</sub> = 58 = ± 4.85V = 60 = ± 4.85V = 58 200 200 2.5 ±1% | | | | | | ΔV <sub>REF</sub> /ΔI <sub>L</sub> | Load Regulation | Sourcing | 0 mA ≤ 1 <sub>L</sub> ≤ +4 mA | 0.003 | %/mA (Max) | | | | | | | Sinking | 0 mA ≥ I <sub>L</sub> ≥ −1 mA | 0.2 | 0.6 | %/mA (Max) | | | | | Line Regulation | | 4.5V ≤ V <sup>+</sup> ≤ 5.5V | 0.5 | 6 | mV (Max) | | | | l <sub>SC</sub> | Short Circuit Current | | V <sub>REF</sub> Out = 0V | 25 | mA (Max) | | | | | ΔV <sub>REF</sub> /Δt | Long-Term Stability | | | 200 | ppm/1 kHr | | | | | tsu | Start-Up Time | | $C_L = 330 \mu\text{F}$ | 20 | | ms | | | | DIGITAL AND | DC CHARACTERIST | ics | • | · | h.m | | | | | V <sub>IN(1)</sub> | Logical "1" Input Volt | age | V+ = 5.5V | | V (Min) | | | | | V <sub>IN(0)</sub> | Logical "0" Input Volt | age . | V+ = 4.5V | | 0.8 | V (Max) | | | | IN(1) | Logical "1" Input Curi | ent | V <sub>IN</sub> = 5.0V | 0.005 | μΑ (Max) | | | | | I <sub>(N(0)</sub> | Logical "0" Input Curi | ent | V <sub>IN</sub> = 0V | -0.005 | - 2.5 | μΑ (Max) | | | | V <sub>OUT(1)</sub> | Logical "1" Output Vo | oltage | $V^{+} = 4.5V$ :<br>$I_{OUT} = -360 \mu\text{A}$<br>$I_{OUT} = -10 \mu\text{A}$ | | l . | V (Min)<br>V (Min) | | | | V <sub>OUT(0)</sub> | Logical "0" Output Vo | oltage | V+ = 4.5V<br>I <sub>OUT</sub> = 1.6 mA | | 0.4 | V (Max) | | | | lout | TRI-STATE® Output ( | Current | $V_{OUT} = 0V$<br>$V_{OUT} = 5V$ | | | μΑ (Max)<br>μΑ (Max) | | | | +I <sub>SC</sub> | Output Short Circuit S | ource Current | V <sub>OUT</sub> = 0V | 40 | -10 | mA (Min) | | | | -I <sub>SC</sub> | Output Short Circuit<br>Sink Current | | V <sub>OUT</sub> = DV+ | 30 | 10 | mA (Min) | | | | DI+ | Digital Supply Current | | CS = HIGH | 0.75 | 2 | mA (Max) | | | | | | | CS = HIGH, f <sub>CLK</sub> = 0 Hz | 0.15 | | mA (Max) | | | | AI+ | Analog Supply Curren | t | CS = HIGH | 3 | 4.5 | mA (Max) | | | | | | | CS = HIGH, f <sub>CLK</sub> = 0 Hz | 3 | | mA (Max) | | | | I- | Negative Supply Curre | ent | CS = HIGH | 3.5 | 4.5 | mA (Max) | | | | | | | CS = HIGH, f <sub>CLK</sub> = 0 Hz | 3.5 | | mA (Max) | | | | IREF | Reference Input Curre | ent | V <sub>REF</sub> <sup>+</sup> = 5V | 0.7 | 1.1 | mA (Max) | | | The following specifications apply for V+ = AV+ = DV+ = $+5.0 \text{ V}_{DC}$ , $V_{REF}$ + = $5.000 \text{ V}_{DC}$ , $V_{REF}$ - = GND, V- = GND for unipolar operation or V- = $-5.0 \text{ V}_{DC}$ for bipolar operation, $t_r = t_f = 3 \text{ ns}$ and $t_{CLK}$ = 5.0 MHz unless otherwise specified. Boldface limits apply for $T_A = T_J = T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ . (Note 16) (Continued) | Symbol | P | arameter | Conditions | Typical<br>(Note 10) | Limits<br>(Note 11) | Units<br>(Limit) | | | |-----------------------------------|----------------------------------------|----------------------|----------------------------|----------------------|---------------------|----------------------------------------------------------------------------|--|--| | C CHARAC | TERISTICS | ***** | | | | | | | | f <sub>CLK</sub> | Clock Frequency | | | 8<br>10 | 5.0 | MHz (Max)<br>kHz (Min) | | | | | Clock Duty Cycle | | | | 20<br>80 | % (Min)<br>% (Max) | | | | tc | Conversion | 8-Bit Unipolar Mode | | | 16 | 1/f <sub>CLK</sub> | | | | | Time | | f <sub>CLK</sub> = 5.0 MHz | | 3.2 | μs (Max) | | | | | | 8-Bit Bipolar Mode | | | 18 | 1/f <sub>CLK</sub> | | | | | | | f <sub>CLK</sub> = 5.0 MHz | | 3.6 | μs (Max) | | | | | | 10-Bit Unipolar Mode | | | 20 | 1/f <sub>CLK</sub> | | | | | | | f <sub>CLK</sub> = 5.0 MHz | | 4.0 | μs (Max) | | | | ! | | 10-Bit Bipolar Mode | | | 22 | 1/f <sub>CLK</sub> | | | | | | | f <sub>CLK</sub> = 5.0 MHz | | 4.4 | μs (Max) | | | | t <sub>A</sub> | Acquisition Time<br>(Note 17) | | | 6 | <b>6</b><br>8 | 1/f <sub>CLK</sub><br>1/f <sub>CLK</sub> (Min)<br>1/f <sub>CLK</sub> (Max) | | | | | | | f <sub>CLK</sub> = 5.0 MHz | | 1.1<br>1.3 | μs (Min)<br>μs (Max) | | | | t <sub>CR</sub> | Delay between Fa | <u>-</u> _ | | 0 | 5 | ns (Min) | | | | t <sub>RC</sub> | Delay betwee Risi<br>RD and Rising Ed | | | 0 | 5 | ns (Min) | | | | tcw | Delay between Fa | | | 0 | 5 | ns (Min) | | | | twc | Delay between Ris | • • | | 0 | 5 | ns (Min) | | | | t <sub>RW</sub> | Delay between Fa | · · | | 0 | 5 | ns (Min) | | | | tw(WR) | WR Pulse Width | | | 25 | 50 | ns (Min) | | | | t <sub>DS</sub> | Data Set-Up Time | | | 6 | 15 | ns (Max) | | | | t <sub>DH</sub> | Data Hold Time | | | 0 | 5 | ns (Max) | | | | twa | Delay from Rising of WR to Rising Ed | <del>-</del> | | 0 | 5 | ns (Min) | | | | tACC | Access Time (Dela<br>Edge of RD to Out | · · | C <sub>L</sub> = 100 pF | 25 | 45 | ns (Max) | | | | t <sub>WI</sub> , t <sub>RI</sub> | Delay from Falling | • | C <sub>L</sub> = 100 pF | 25 | 40 | ns (Max) | | | The following specifications apply for $V^+ = AV^+ = DV^+ = + 5.0 \text{ V}_{DC}$ , $V_{REF}^- = 5.000 \text{ V}_{DC}$ , $V_{REF}^- = GND$ , $V^- = GND$ for unipolar operation or $V^- = -5.0 \text{ V}_{DC}$ for bipolar operation, $t_r = t_f = 3 \text{ ns}$ and $t_{CLK}^- = 5.0 \text{ MHz}$ unless otherwise specified. **Boldface limits apply for T\_A = T\_J = T\_{MIN} to T\_{MAX}**; all other limits $T_A = T_J = 25^{\circ}C$ . (Note 16) (Continued) | Symbol | Parameter | Conditions | Typical<br>(Note 10) | Limits<br>(Note 11) | - | | | | | |-----------------------------------|----------------------------------------------------------------------------|------------------------------------------------|----------------------|---------------------|----------|--|--|--|--| | C CHARAC | TERISTICS (Continued) | | - | | | | | | | | t <sub>1H</sub> , t <sub>0H</sub> | TRI-STATE Control (Delay from Rising Edge of RD to Hi-Z State) | $C_L = 10 \text{ pF}, R_L = 1 \text{ k}\Omega$ | 20 | 35 | ns (Max) | | | | | | t <sub>RR</sub> | Delay between Successive RD Pulses | | 25 | 50 | ns (Min) | | | | | | tр | Delay between Last Rising Edge<br>of RD and the Next Falling<br>Edge of WR | | 20 | 50 | ns (Min) | | | | | | C <sub>IN</sub> | Capacitance of Logic Inputs | | 5 | | pF | | | | | | C <sub>OUT</sub> | Capacitance of Logic Outputs | | 5 | | pF | | | | | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Note 2: Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Note 3: All voltages are measured with respect to GND, unless otherwise specified. Note 4: When the input voltage $(V_{IN})$ at any pin exceeds the power supplies $(V_{IN} < V^- \text{ or } V_{IN} > AV^+ \text{ or DV}^+)$ , the current at that pin should be limited to 5 mA. The 20 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of 5 mA to four. Note 5: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{Jmax}$ , $\theta_{JA}$ and the ambient temperature, $T_A$ . The maximum allowable power dissipation at any temperature is $P_D = (T_{Jmax} - T_A)/\theta_{JA}$ or the number given in the Absolute Maximum Ratings, whichever is lower. For this device, $T_{Jmax} = 150^{\circ}$ C. The typical thermal resistance $(\theta_{JA})$ of these parts when board mounted follow: ADC10154 with BIN and CIN suffixes 65°C/W, ADC10154 with BIN and CIN suffixes 50°C/W, ADC10154 with BIN and CIN suffixes 50°C/W, ADC10158 with BIN, CIJ, and CMJ suffixes 46°C/W, ADC10158 with BIN and CINM suffixes 50°C/W. Note 6: Human body model, 100 pF capacitor discharged through a 1.5 kΩ resistor. Note 7: See AN-450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any post-1986 National Semiconductor Linear Data Book for other methods of soldering surface mount devices. Note 8: Two on-chip diodes are tied to each analog input as shown below. They will forward-conduct for analog input voltages one diode drop below ground or TL/H/11225-4 one diode drop greater than V $^+$ supply. Be careful during testing at low V $^+$ levels (4.5V), as high level analog inputs (5V) can cause an input diode to conduct, especially at elevated temperatures, which will cause errors for analog inputs near full-scale. The specification allows 50 mV forward bias of either diode; this means that as long as the analog V<sub>IN</sub> does not exceed the supply voltage by more than 50 mV, the output code will be correct. Exceeding this range on an unselected channel will corrupt the reading of a selected channel. This means that if AV $^+$ and DV $^+$ are minimum (4.5 V $_{DC}$ ) and V $^-$ is a maximum (-4.5 V $_{DC}$ ) full scale must be $\leq \pm 4.55$ V $_{DC}$ . ## **Electrical Characteristics (Continued)** Note 9: A diode exists between AV+ and DV+ as shown below. TL/H/11225-5 To guarantee accuracy, it is required that the AV+ and DV+ be connected together to a power supply with separate bypass filter at each V+ pin. - Note 10: Typicals are at $T_J = T_A = 25^{\circ}C$ and represent most likely parametric norm. - Note 11: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level). - Note 12: One LSB is referenced to 10 bits of resolution. - Note 13: Total unadjusted error includes offset, full-scale, linearity, multiplexer, and hold step errors. - Note 14: For DC Common Mode Error the only specification that is measured is offset error. - Note 15: Channel leakage current is measured after the channel selection. - Note 16: All the timing specifications are tested at the TTL logic levels, $V_{II} = 0.8V$ for a falling edge and $V_{IH} = 2.0V$ for a rising. - Note 17: If the rising edge of WR is synchronous with the clock the acquisition time is a fixed number of clock periods. ## **Ordering Information** | Industrial $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ | Package | |-------------------------------------------------------------------|---------| | ADC10154BIJ, ADC10154CIJ | J24A | | ADC10154BIN, ADC10154CIN | N24A | | ADC10154BIWM, ADC10154CIWM | M24B | | ADC10158BIJ, ADC10158CIJ | J28A | | ADC10158BIN, ADC10158CIN | N28B | | ADC10158BIWM, ADC10158CIWM | M28B | | Military ~55°C ≤ T <sub>A</sub> ≤ 125°C | Package | |-----------------------------------------|---------| | ADC10154CMJ | J24A | | ADC10158CMJ | J28A | **Electrical Characteristics (Continued)** FIGURE 1A. Transfer Characteristic FIGURE 1B. Simplified Error Curve vs Output Code TL/H/11225--7 TL/H/11225+6 # **Typical Converter Performance Characteristics** # **Typical Reference Performance Characteristics** TL/H/11225-9 # **Leakage Current Test Circuit** # **TRI-STATE Test Circuits and Waveforms** TL/H/11225-10 2 # **Multiplexer Addressing and Output Data Configuration Tables** TABLE I. ADC10154 and ADC10158 Output Data Configuration | Resolution | Output | Con | troi in<br>Data | put | | D | ata Bu | s Outp | ut Ass | ignmer | nt | | | |----------------|-----------------|------|-----------------|-----|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-------------|-------------------------------------| | | Data Format | 8/10 | U/S | L/R | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | | 10-Bits + Sign | Right-Justified | L | L | L | Sign<br>8 | Sign<br>7 | Sign<br>6 | Sign<br>5 | Sign<br>4 | Sign<br>3 | MSB<br>2 | 9<br>LSB | First Byte Read<br>Second Byte Read | | 10-Bits + Sign | Left-Justified | L | L | Н | Sign<br>3 | MSB<br>2 | 9<br>LSB | 8<br>L | 7<br>L | 6<br>L | 5<br>L | 4<br>L | First Byte Read<br>Second Byte Read | | 10-Bits | Right-Justified | L | Н | L | L<br>8 | L<br>7 | L<br>6 | L<br>5 | L<br>4 | L<br>3 | MSB<br>2 | 9<br>LSB | First Byte Read<br>Second Byte Read | | 10-Bits | Left-Justified | L | Н | Н | MSB<br>2 | 9<br>LSB | 8<br>L | 7<br>L | 6<br>L | 5<br>L | 4<br>L | 3<br>L | First Byte Read<br>Second Byte Read | | 8-Bits + Sign | Right-Justified | Ħ | L | L | Sign<br>MSB | Sign<br>7 | Sign<br>6 | Sign<br>5 | Sign<br>4 | Sign<br>3 | Sign<br>2 | Sign<br>LSB | First Byte Read<br>Second Byte Read | | 8-Bits + Sign | Left-Justified | н | L | Н | Sign<br>LSB | MSB<br>L | 7<br>L | 6<br>L | 5<br>L | 4<br>L | 3<br>L | 2<br>L | First Byte Read<br>Second Byte Read | | 8-Bits | Right-Justified | Н | Н | L | L<br>MSB | L<br>7 | L<br>6 | L<br>5 | L<br>4 | L<br>3 | L<br>2 | L<br>LSB | First Byte Read<br>Second Byte Read | | 8-Bits | Left-Justified | Н | Н | Н | MSB<br>L | 7<br>L | 6<br>L | 5<br>L | 4<br>L | 3 L | Q L | LSB<br>L | First Byte Read<br>Second Byte Read | # Multiplexer Addressing and Output Data Configuration Tables (Continued) TABLE II. ADC10158 Multiplexer Addressing | MUX<br>Mode | | | r | umbe | nnel N | Cha | | | Ĺ | RD | WR | cs | | ess | X Addı | MU | | |--------------------|--------------------|-----|----------|--------|--------|--------|------|-----|-----|-----|------|----|-----|-----|--------|-----|-----| | | V <sub>REF</sub> - | CH7 | CH6 | CH5 | CH4 | СНЗ | CH2 | CH1 | СНО | 110 | **** | | MAO | MA1 | MA2 | МАЗ | MA4 | | | | | | | | | | _ | + | Н | | L | L | L | L | L | Х | | | | | | | | | | + | - | Н | | L | н | L | L | L | Х | | | | | | | | _ | + | | | Н | | L | L | Н | L | L | Х | | Differential | | | | | | + | - ' | ŀ | | н | ¥ | L | Н | Н | L | L | Х | | | | | | _ | + | | | ļ | | Н | | L | L | L | Н | L | Х | | | | | | + | - | | | ł | | Н | | L | Н | L | Н | L | X | | | | - | + | | | | | | | Н | | L | L | Н | Н | L | Х | | | | + | _ | | | | | | | Н | | L | Н | Н | Н | L | X | | | - | | | | | | | | + | н | | L | L | L | L | Н | L | | | - | | | | | | | + | | Н | | L | н | L | L | Н | L | | | - | | | | | | + | | | Н | | L | L | Н | L | Н | L | | Single-Ended | - | | | | | + | | | | н | v | L | Н | Н | L | Н | L | | | - | | | | + | | | | | Н | | L | L | L | н | Н | L. | | | - | | | + | | | | | | Н | | L | Н | L | Н | Н | L | | | - | | + | | | | | | | Н | | L | L | Н | Н | Н | L | | | | + | | | | | | | | Н | | L | Н | Н | Н | Н | L | | | | - | | | | | | | + | н | | L | L | L | L | Н | Н | | | | - | | | | | | + | | Н | | L | H | L | L | Н | Н | | | | - | | | | | + | | | Н | | L | L | Н | L | Н | Н | | Pseudo-Differentia | | - | | | | + | | | | Н | ប | L | Н | Н | L | Н | Н | | | | - | | | + | | | | | Н | | L | L | L | Н | Н | Н | | | | - | | + | | : | | | | Н | | L | Н | L | Н | Н | Н | | | | - | + | | | | | | | Н | | L | L | Н | Н | Н | Н | | | | n | juration | Config | hannel | ious C | Prev | | | L | u | L | х | Х | х | x | Х | #### **TABLE III. ADC10154 Multiplexer Addressing** | MUX | Channel Number | | | | WR RD | WR | cs | MUX Address | | | | | | |---------------------|--------------------------------|-----|-----|-----|-------|------|------|-------------|-----|-----|-----|-----|-----| | Mode | V <sub>REF</sub> - | СНЗ | CH2 | CH1 | СНО | 11.5 | • | | MAO | MA1 | MA2 | МАЗ | MA4 | | | | | | - | + | Н | | L | L | L | L | Х | х | | Differential | | | | + | _ | Н | l tr | L | Н | L | L | x | X | | | | - | + | | | Н | ۳ ا | L | L | Н | L | x | Χ | | | | + | _ | | | Н | | L | Н | Н | L | Х | Х | | Single-Ended | _ | | | | + | Н | | L | L | L | Н | L | X | | | - | | | + | | Н | ۱., | L | н | L | н | L | X | | | - | | + | | | Н | L F | L | L | Н | Н | L | Χ | | | _ | + | | | | н | | L | Н | Н | Н | L | Х | | | | _ | | | + | Н | | L | L | L | Н | Н | Х | | Pseudo-Differential | | _ | | + | | Н | l Uf | L | н | L | н | Н | х | | | | - | + | | | Н | | L | L | Н | Н | Н | Х | | | Previous Channel Configuration | | | L | ¥ | L | Х | Х | Х | Х | Х | | | # **Connection Diagrams** #### **Dual-In Line and SO Packages** Order Number ADC10154 NS Package Numbers J24A, M24B or N24A TL/H/11225~3 **Top View** Order Number ADC10158 NS Package Numbers J28A, M28B or N28B ## 1.0 Pin Descriptions AV+ This is the positive analog supply. This pin should be bypassed with a 0.1 $\mu$ F ceramic capacitor and a 10 $\mu$ F tantalum capacitor to the system analog ground. DV+ This is the positive digital supply. This supply pin also needs to be bypassed with 0.1 $\mu$ F ceramic and 10 $\mu$ F tantalum capacitors to the system digital ground. AV+ and DV+ should be bypassed separately and tied to same power supply. DGND This is the digital ground. All logic levels are referred to this ground. This is the negative analog supply. For unipolar operation this pin may be tied to the system analog ground or to a negative supply source. It should not go above DGND by more than 50 mV. When bipolar operation is required, the voltage on this pin will limit the analog input's negative voltage level. In bipolar operation this supply pin needs to be bypassed with 0.1 μF ceramic and 10 μF tantalum capacitors to the system analog ground. V<sub>REF</sub><sup>+</sup>, These are the positive and negative reference inputs. The voltage difference between V<sub>REF</sub><sup>+</sup> and V<sub>REF</sub><sup>-</sup> will set the analog input voltage span. V<sub>REF</sub>Out This is the internal band-gap voltage reference output. For proper operation of the voltage reference, this pin needs to be bypassed with a 330 μF tantalum or electrolytic capacitor. CS This is the chip select input. When a logic low is applied to this pin the $\overline{WR}$ and $\overline{RD}$ pins are enabled. This is the read control input. When a logic low is applied to this pin the digital outputs are enabled and the INT output is reset high. WR This is the write control input. The rising edge of the signal applied to this pin selects the multiplexer channel and starts the acquisition window, which is then followed by a conversion. This is the interrupt output. A logic low at this output indicates the completion of a conversion. CLK This is the clock input. The clock frequency directly controls the duration of the conversion time (for example, in the 10-bit bipolar mode $t_C=22/f_{CLK}$ ) and the acquisition time ( $t_A=6$ to 8 clock cycles). DB0(MA0) – These are the digital data inputs/outputs. DB0 DB7 (L/R) is the least significant bit of the digital output word; DB7 is the most significant bit in the digital output word (see the Output Data Configuration table). MA0 through MA4 are the digital inputs for the multiplexer channel selection (see the Multiplexer Addressing tables). U/S (Unsigned/Signed), 8/10, (8/10-bit resolution) and L/R (Left/Right justification) are the digital input bits that set the A/D's output word format and resolution (see the Output Data Configuration table). The conversion time is modified by the chosen resolution (see Electrical AC Characteristics table). The lower the resolution, the CH0-CH7 These are the analog input multiplexer channels. They can be configured as single-ended inputs, differential input pairs, or pseudo-differential inputs (see the Multiplexer Addressing tables for the input polarity assignments). faster the conversion will be. 58E D ## 2.0 Functional Description The ADC10154 and ADC10158 use successive approximation to digitize an analog input voltage. Additional logic has been incorporated in the devices to allow for the programmability of the resolution, conversion time and digital output format. A capacitive array and a resistive ladder structure are used in the DAC portion of the A/D converters. The structure of the DAC allows a very simple switching scheme to provide a very versatile analog input multiplexer. Also, inherent in this structure is a sample/hold. A 2.5V CMOS band-gap reference is also provided on the ADC10154 and ADC10158. #### 2.1 DIGITAL INTERFACE The ADC10154 and ADC10158 have eight digital outputs (DB0-DB8) and can be easily interfaced to an 8-bit data bus. Taking CS and WR low simultaneously will strobe the data word on the data-bus into the input latch. This word will be decoded to determine the multiplexer channel selection. the A/D conversion resolution and the output data format. The following table shows the input word data-bit assignment. | DB0 | DB1 | DB2 | DB3 | DB4 | DB5 | DB6 | DB7 | | | | | |-----|-----|-----|-----|-----|-----|------|-----|--|--|--|--| | MAO | MA1 | MA2 | МАЗ | MA4 | U/S | 8/10 | L/R | | | | | | | | | | | | | | | | | | **MUX Address** Control Input Data DB0 through DB4 are assigned to the multiplexer address data bits zero through four (MA0-MA4). Tables II and III describe the multiplexer address assignment. DB5 selects unsigned or signed (U/S) operation. DB6 selects 8- or 10-bit resolution. DB7 selects left or right justification of the output data. Refer to Table I for the effect the Control Input Data has on the digital output word. The rising edge of WR starts the acquisition window, which lasts for 6 to 8 external clock periods. If the WR rising edge is synchronous with an external clock edge then the acquisition window will always be a constant number of external clock periods. At the end of the acquisition window the analog input voltage is held and the conversion sequence starts. The length of time that the conversion sequence (tc) takes is dependent on the resolution programmed. The lower the resolution, the shorter to is. Upon completion of the conversion, INT goes low to signal the A/D conversion result is ready to be read. Taking CS and RD low will enable the digital output buffer and put byte 1 of the conversion result on DB0 through DB7. The falling edge of RD resets the INT output high. Taking CS and RD low a second time will put byte 2 of the conversion result on DB7-DB0. Table I defines the DB0-DB7 assignement for different Control Input Data. The second read does not have to be completed before a new conversion is started. Taking CS, WR and RD low simultaneously will start a conversion without changing the multiplexer channel assignment or output configuration and resolution. The timing diagram in Figure 2 shows the sequence of events that implement this function. Refer to Diagrams 1, 2, and 3 in the Timing Diagrams section for the timing constraints that must be met. #### 2.2 ARCHITECTURE Before a conversion is started, during the analog input sampling period, the sampled data comparator is zeroed. As the comparator is being zeroed the channel assigned to be the positive input is connected to the A/D's input capacitor. (See the Digital Interface section for a description of the assignment procedure.) This charges the input 32C capacitor of the DAC to the positive analog input voltage. The switches shown in the DAC portion of the detailed block diagram are set for this zeroing/acquisition period. The voltage at the input and output of the comparator are at equilibrium at this point in time. When the conversion is started the comparator feedback switches are opened and the 32C input capacitor is then switched to the assigned negative input voltage. When the comparator feedback switch opens a fixed amount of charge is trapped on the common plates of the capacitors. The voltage at the input of the comparator moves away from equilibrium when the 32C capacitor is switched to the assigned negative input voltage, causing the output of the comparator to go high ("1") or low ("0"). The SAR next goes through an algorithm, controlled by the output state of the comparator, that redistributes the charge on the capacitor array by switching the voltage on one side of the capacitors in the array. The objective of the SAR algorithm is to return the voltage at the input of the comparator as close as possible to equilibrium. The switch position information at the completion of the successive approximation routine is a direct representation of the digital output. This information is then manipulated by the Digital Output decoder to the programmed format. The reformatted data is then available to be strobed onto the data bus (DB0-DB7) via the digital output buffers by taking CS and RD low. FIGURE 2. Starting a Conversion without Updating the Channel Configuration, Resolution, or Data Format ## 3.0 Applications Information #### 3.1 MULTIPLEXER CONFIGURATION The design of these converters utilizes a sampled-data comparator structure which allows a differential analog input to be converted by the successive approximation routine. The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal or pair of input terminals being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input the converter responds with an all zeros output code when configured for unsigned operation. When configured for signed operation the A/D responds with the appropriate output digital code. A unique input multiplexing scheme has been utilized to provide multiple analog channels. The input channels can be software configured into three modes: differential, singleended, or pseudo-differential. Figure 3 shows the three modes using the 4-channel MUX of the ADC10154. The eight inputs of the ADC10158 can also be configured in any of the three modes. The single-ended mode has CH0-CH3 assigned as the positive input with the negative input being the V<sub>BFF</sub> of the device. In the differential mode, the ADC10154 channel inputs are grouped in pairs. CH0 with CH1 and CH2 with CH3. The polarity assignment of each channel in the pair is interchangeable. Finally, in the pseudo-differential mode CH0-CH2 are positive inputs referred to CH3 which is now a pseudo-ground. This pseudo-ground input can be set to any potential within the input commonmode range of the converter. The analog signal conditioning required in transducer-based data acquisition systems is significantly simplified with this type of input flexibility. One converter package can now handle ground-referred inputs and true differential inputs as well as signals referred to a specific voltage. The analog input voltages for each channel can range from 50 mV below V- (typically ground for unipolar operation or -5V for bipolar operation) to 50 mV above $V^+ = DV^+ =$ AV+ (typically 5V) without degrading conversion accuracy. If the voltage on an unselected channel exceeds these limits it may corrupt the reading of the selected channel. #### 3.2 REFERENCE CONSIDERATIONS The voltage difference between the V<sub>REF</sub>+ and V<sub>REF</sub>- inputs defines the analog input voltage span (the difference between V<sub>IN</sub>(Max) and V<sub>IN</sub>(Min)) over which the 2<sup>n</sup> (where n is the programmed resolution) possible output codes apply. In the pseudo-differential and differential modes the actual voltage applied to V<sub>REF</sub>+ and V<sub>REF</sub>- can lie anywhere between the AV+ and V-. Only the difference voltage is of importance. When using the single-ended multiplexer mode the voltage at V<sub>REF</sub>- has a dual function. It simultaneously determines the "zero" reference voltage and, with VREF+, the analog voltage span. The value of the voltage on the VREF+ or VREF- inputs can be anywhere between AV+ + 50 mV and V-- 50 mV, so long as V<sub>REF</sub>+ is greater than V<sub>REF</sub>-. The ADC10154 and ADC10158 can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pins must be connected to a voltage source capable of driving the minimum reference input resistance of 4.5 kΩ. The internal 2.5V bandgap reference in the ADC10154 and ADC10158 is available as an output on the V<sub>REF</sub>Out pin. To ensure optimum performance this output needs to be bypassed to ground with 330 µF aluminum electrolytic or tantalum capacitor. The reference output is unstable with capacitive loads greater than 100 pF and less than 100 $\mu$ F. Any capacitive loads ≤100 pF or ≥100 pF will not cause the reference to oscillate. Lower output noise can be obtained by increasing the output capacitance. The 330 µF capacitor will yield a typical noise floor of 200 nVrms/\(\frac{Hz}{Hz}\). The 2.5V reference output is referred to the negative supply pin (V-). Therefore, the voltage at $V_{REF}$ Out will always be 2.5V greater than the voltage applied to V-. Applying this voltage to V<sub>BEF</sub>+ with V<sub>BEF</sub>- tied to V- will yield an analog voltage span of 2.5V. In bipolar operation the voltage at $V_{RFF}$ Out will be at -2.5V when $V^-$ is tied to -5V. For the single-ended multiplexer mode the analog input voltage range will be from -5V to -2.5V. The pseudo-differential and differential multiplexer modes allow for more flexibility in the analog input voltage range since the "zero" reference voltage is set by the actual voltage applied to the assigned negative input pin. The drawback of using the internal reference in the bipolar mode is that any noise on the -5V tied to the V- pin will affect the conversion result. The bandgap reference is specified and tested in unipolar operation with V – tied to the system ground. FIGURE 3. Analog Input Multiplexer Options ADC10154/ADC10158 #### a. Ratiometric Using the Internal Reference TL/H/11225-21 #### b. Absolute Using a 4.096V Span TL/H/11225-22 FIGURE 4. Different Reference Configurations In a ratiometric system (Figure 4a), the analog input voltage is proportional to the voltage used for the A/D reference. This voltage may also be the system power supply, so V<sub>REF</sub>+ can also be tied to AV+. This technique relaxes the stablity requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition. For absolute accuracy (Figure 4b), where the analog input varies between very specific voltage limits, the reference pin can be biased with a time- and temperature-stable voltage source that has excellent initial accuracy. The LM4040 and LM185 references are suitable for use with the ADC10154 and ADC10158. The minimum value of $V_{REF} = V_{REF}^+ - V_{REF}^-$ ) can be quite small (see Typical Performance Characteristics) to allow direct conversion of transducer outputs providing less than a 5V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1 LSB equals V<sub>REF</sub>/2<sup>n</sup>). #### 3.3 THE ANALOG INPUTS Due to the sampling nature of the analog inputs, at the clock edges short duration spikes of current will be seen on the selected assigned negative input. Input bypass capacitors should not be used if the source resistance is greater than #### 3.0 Applications Information (Continued) 1 k $\Omega$ since they will average the AC current and cause an effective DC current to flow through the analog input source resistance. An op amp RC active lowpass filter can provide both impedance buffering and noise filtering should a high impedance signal source be required. Bypass capacitors may be used when the source impedance is very low without any degradation in performance. In a true differential input stage, a signal that is common to both "+" and "-" inputs is cancelled. For the ADC10154 and ADC10158, the positive input of a selected channel pair is only sampled once before the start of a conversion during the acquisition time (t<sub>A</sub>). The negative input needs to be stable during the complete conversion sequence because it is sampled before each decision in the SAR sequence. Therefore, any AC common-mode signal present on the analog inputs will not be completely cancelled and will cause some conversion errors. For a sinusoid common-mode signal this error is: $$V_{error}(Max) = V_{PEAK} (2\pi f_{CM})(t_C)$$ where $f_{CM}$ is the frequency of the common-mode signal, $V_{PEAK}$ is its peak voltage value, and $t_C$ is the A/D's maximum conversion time ( $t_C = 22/f_{CLK}$ for 10-bit plus sign resolution). For example, for a 60 Hz common-mode signal to generate a 1/4 LSB error (1.24 mV) with a 4.5 $\mu$ s conversion time, its peak value would have to be approximately 731 mV. #### 3.4 OPTIONAL ADJUSTMENTS #### 3.4.1 Zero Error The zero error of the A/D converter relates to the location of the first riser of the transfer function (see Figure 1) and can be measured by grounding the minus input and applying a small magnitude positive or negative voltage to the plus input. Zero error is the difference between actual DC input voltage which is necessary to just cause an output digital code transition from 000 0000 0000 to 000 0000 0001 (10-bits plus sign) and the ideal $\frac{1}{2}$ LSB value ( $\frac{1}{2}$ LSB = 2.44 mV for V<sub>REF</sub> = + 5.000V and 10-bit plus sign resolution). The zero error of the A/D does not require adjustment. If the minimum analog input voltage value, $V_{IN}(Min)$ , is not ground, the effetive "zero" voltage can be adjusted to a convenient value. The converter can be made to output an all zeros digital code for this minimum input voltage by biasing any minus input to $V_{IN}(Min)$ . This is useful for either the differential or pseudo-differential input channel configurations. #### 3.4.2 Full-Scale The full-scale adjustment can be made by applying a differential input voltage which is 1% LSB down from the desired analog full-scale voltage range and then adjusting the $V_{REF}$ voltage ( $V_{REF} = V_{REF}^+ - V_{REF}^-$ ) for a digital output code changing from 011 1111 1110 to 011 1111 1111. In bipolar signed operation this only adjusts the positive full scale error. The negative full-scale error will be as specified in the Electrical Characteristics after a positive full-scale adjustment. # 3.4.3 Adjusting for an Arbitrary Analog Input Voltage Range If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A plus input voltage which equals this desired zero reference plus ½ LSB (where the LSB is calculated for the desired analog span, using 1 LSB analog span/2<sup>n</sup>, n being the programmed resolution) is applied to selected plus input and the zero reference voltage at the corresponding minus input should then be adjusted to just obtain the 000<sub>HEX</sub> to 001<sub>HEX</sub> code transition. The full-scale adjustment should be made [with the proper minus input voltage applied] by forcing a voltage to the plus input which is given by: $$V_{IN}(+)$$ fs adj = $V_{MAX} - 1.5 \left[ \frac{(V_{MAX} - V_{MIN})}{2^n} \right]$ where V<sub>MAX</sub> equals the high end of the ananlog input range, V<sub>MIN</sub> equals the low end (the offset zero) of the analog range and n equals the programmed resolution. Both V<sub>MAX</sub> and V<sub>MIN</sub> are ground referred. The V<sub>REF</sub> (V<sub>REF</sub> = V<sub>REF</sub><sup>+</sup> — V<sub>REF</sub><sup>-</sup>) voltage is then adjusted to provide a code change from 2FE<sub>HEX</sub> to 2FF<sub>HEX</sub>. Note, when using a pseudo-differential or differential multiplexer mode where V<sub>REF</sub><sup>+</sup> and V<sub>REF</sub> — are placed within the V<sup>+</sup> and V<sup>-</sup> range, the individual values of V<sub>REF</sub> + and V<sub>REF</sub> — do not matter, only the difference sets the analog input voltage span. This completes the adjustment procedure. #### 3.5 INPUT SAMPLE-AND-HOLD The ADC10154/8's sample/hold capacitor is implemented in the capacitor array. After the channel address is loaded, the array is switched to sample the selected positive analog input. The rising edge of $\overline{WR}$ loads the multiplexer addressing information. The sampling period for the assigned positive input is maintained for the duration of the acquisition time (t<sub>A</sub>), i.e., approximately 6 to 8 clock cycles after the rising edge of $\overline{WR}$ . An acquisition window of 6 clock cycles is available to allow the voltage on the capacitor array to settle to the positive analog input voltage. Any change in the analog voltage on a selected positive input before or after the acquisition window will not effect the A/D conversion result. In the simplest case, the array's acquisition time is determined by the $R_{ON}$ (9 kM) of the multiplexer switches, the stray input capacitance $C_{S1}$ (3.5 pF) and the total array $(C_L)$ and stray $(C_{S2})$ capacitance $(C_L + C_{S2} = 48$ pF). For a large source resistance the analog input can be modeled as an RC network as shown in Figure 5. The values shown yield an acquisition time of about 3 $\mu s$ for 10-bit unipolar or 10-bit plus sign bipolar accuracy with a zero-to-full-scale change in the input voltage. External source resistance and capacitance will lengthen the acquisition time and should be accounted for. Slowing the clock will lengthen the acquisition time, thereby allowing a larger external source resistance. ## 3.0 Applications Information (Continued) TL/H/11225-23 #### FIGURE 5. Analog Input Model The curve "Signal to Noise Ratio vs. Output Frequency" (Figure 6) gives an indication of the usable bandwidth of the ADC10154/ADC10158. The signal-to-noise ratio of an ideal A/D is the ratio of the RMS value of the full scale input signal amplitude to the value of the total error amplitude (including noise) caused by the transfer function of the A/D. An ideal 10-bit plus sign A/D converter with a total unadjusted error of 0 LSB would have a signal-to-noise ratio of about 68 dB, which can be derived from the equation: $$S/N = 6.02(n) + 1.8$$ where S/N is in dB and n is the number of bits. Figure 2 shows the signal-to-noise ratio vs. input frequency of a typical ADC10154/ADC10158 with 1/2 LSB total unadjusted error. The dotted lines show signal-to-noise ratios for an ideal (noiseless) 10-bit A/D with 0 LSB error and an A/D with a 1 LSB error. #### SNR vs Input Frequency TL/H/11225-24 #### FIGURE 6. ADC10154/ADC10158 Signal-to-Noise Ratio vs Input Frequency The sample-and-hold error specifications are included in the error and timing specifications of the A/D. The hold step and gain error sample/hold specs are included in the ADC10154/ADC10158's total unadjusted, linearity, gain and offset error specifications, while the hold settling time is included in the A/D's maximum conversion time specification. The hold droop rate can be thought of as being zero since an unlimited amount of time can pass between a conversion and the reading of data. The data is lost after a new conversion has been completed. ## 3.0 Applications Information (Continued) ## **Protecting the Analog Inputs** Vcc Vcc 470Ω 470Ω ADC10154 ADC10154 ADC10158 ADC10158 R3 $(R1 + R2)//R3 \le 1k$ TL/H/11225-25 Note 1: Diodes are 1N914. Note 2: The protection diodes should be able to withstand the output current of the op amp under current limit. #### Zero-Shift and Span-Adjust for Signed or Unsigned, Unipolar, Single-Ended Multiplexer Assignment, Analog Input Range of 2V $\leq$ V<sub>IN</sub> $\leq$ 4.5V TL/H/11225-26