#### DISTINCTIVE CHARACTERISTICS - High speed access times as fast as 35 ns maximum - Automatic power down when deselected - Low power dissipation - Am2167: 660 mW active, 110 mW power down - High output drive - Up to seven standard TTL loads or six Schottky TTL loads - TTL-compatible interface levels - No power-on current surge #### **GENERAL DESCRIPTION** The Am2167 is a high-performance, 16,384-bit, static, read/write, random-access memory. It is organized as 16,384 words by one bit per word. All interface signal levels are identical to TTL specifications, providing good noise immunity and simplified system design. All inputs are purely capacitive MOS loads. The outputs will drive up to six standard Schottky TTL loads or up to seven standard TTL loads. Only a single +5-volt power supply is required. When deselected (CE > V<sub>IH</sub>), the Am2167 automatically enters a power-down mode which reduces power dissipation by 80%. Data In and Data Out use separate pins and are the same polarity allowing them to be connected together for operation in a common data bus environment. Data Out is a three-state output allowing similar devices to be wire-OR'd together. # **BLOCK DIAGRAM** ### PRODUCT SELECTOR GUIDE | Part Number | Am2167-35 | Am2167-45 | Am2167-55 | Am2167-70 | |------------------------------------------|-----------|---------------|---------------|---------------| | Maximum Access Time (ns) | 35 | 45 | 55 | 70 | | Maximum Active Current (mA) | 120 | 120 (160 mil) | 120 (160 mil) | 120 (160 mil) | | Maximum Standby Current (mA) | 20 | 20 (30 mil) | 20 (30 mil) | 20 (30 mil) | | Full Military Operating<br>Range Version | No | Yes | Yes | Yes | Publication # Rev. Amendment 03211 F /0 Issue Date: Jenuary 1989 4-62 # **CONNECTION DIAGRAMS** # Top View Note: Pin 1 is marked for orientation. # METALLIZATION AND PAD LAYOUT | Address Designators | | | | | | | |---------------------|-----------------|--|--|--|--|--| | External | Internal | | | | | | | A <sub>0</sub> | A <sub>1</sub> | | | | | | | A <sub>1</sub> | A <sub>6</sub> | | | | | | | A <sub>2</sub> | A <sub>2</sub> | | | | | | | А3 | A <sub>5</sub> | | | | | | | A <sub>4</sub> | A <sub>3</sub> | | | | | | | A <sub>5</sub> | A <sub>0</sub> | | | | | | | A6 | A4 | | | | | | | A <sub>7</sub> | A <sub>13</sub> | | | | | | | A <sub>8</sub> | A <sub>10</sub> | | | | | | | Ag | A <sub>6</sub> | | | | | | | A <sub>10</sub> | A <sub>11</sub> | | | | | | | A <sub>11</sub> | Ag | | | | | | | A <sub>12</sub> | A <sub>12</sub> | | | | | | | A <sub>13</sub> | A <sub>7</sub> | | | | | | Die Size: 0.121" x 0.249" #### **ORDERING INFORMATION** #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | |--------------------|---------------------------|--|--|--|--| | AM2167-35 | PC, PCB, DC, DCB, LC, LCB | | | | | | AM2167-45 | | | | | | | AM2167-55 | PD, PCB, DC, DCB | | | | | | AM2167-70 | | | | | | # **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### MILITARY ORDERING INFORMATION #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid | d Combinations | |-----------|----------------| | AM2167-45 | | | AM2167-55 | /BRA, /BUA | | AM2167-70 | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### Group A Tests Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### PIN DESCRIPTION #### A<sub>0</sub>-A<sub>13</sub> Address (Inputs) The address input lines select the RAM location to be read or written. # CE Chip Enable (Input, Active LOW) The Chip Enable selects the memory device. ### WE Write Enable (Input, Active LOW) When Write Enable is LOW and Chip Enable is also LOW, data is written into the location specified on the address pins. #### D<sub>IN</sub> Data (input) This pin issued for entering data during write operation. ## Dour Data (Output, Three State) This pin is three state during write operation. It becomes active when CE is LOW and WE is HIGH. V<sub>CC</sub> Power Supply V<sub>SS</sub> Ground 4-65 # ABSOLUTE MAXIMUM RATINGS | Storage Temperature | 65 to +150°C | |-------------------------------------------|-----------------| | Ambient Temperature with<br>Power Applied | | | Supply Voltage | 0.5 V to +7.0 V | | Signal Voltages with<br>Respect to Ground | | | Power Dissipation | 1.2 W | | DC Output Current | 50 mA | Maximum rating are to be for system design reference, parameters given may not be 100% tested by AMD. The products described by this specification include internal circuitry designed to protect input devices from damaging accumulations of static charge. It is suggested nevertheless, that conventional precautions be observed during storage, handling and use in order to avoid exposure to excessive voltages. ## **OPERATING RANGES** (Note 4) | Commercial (C) Devices<br>Ambient Temperature<br>Supply Voltage (V <sub>CC</sub> ) | (T <sub>A</sub> ) 0 to +70°C +4.5 V to +5.5 V | |------------------------------------------------------------------------------------|-----------------------------------------------| | Military (M) Devices Ambient Temperature Supply Voltage (V <sub>CC</sub> ) | (T <sub>A</sub> ) –55 to +125°C+4.5 to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) (Note 4) | Parameter<br>Symbol | | | Am2167-35 | | Am2167-45,<br>Am2167-55,<br>Am2167-70 | | | | |---------------------|---------------------------|-----------------------------------------------------------|------------------------------------------------------------|-----|---------------------------------------|------|----------|------| | | Parameter<br>Description | Test Conditions | | | Max. | Min. | Max. | Unit | | ЮН | Output HIGH Current | V <sub>OH</sub> = 2.4 V | V <sub>CC</sub> = 4.5 V | -4 | | -4 | <u> </u> | mA | | -On | Output LOW Current | | COM'L | 16 | | 16 | | mA | | lOL | | V <sub>OL</sub> = 0.4 V | MIL | 12 | | 12 | | | | ViH | Input HIGH Voltage | | 2.2 | 6.0 | 2.2 | 6.0 | V | | | VIL | Input LOW Voltage | <u> </u> | -2.5 | 0.8 | -2.5 | 0.8 | | | | lix | Input Load Current | V <sub>SS</sub> ≤ V <sub>1</sub> ≤ V <sub>CC</sub> | -10 | 10 | -10 | 10 | μА | | | loz | Output Leakage<br>Current | GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub><br>Output Disabled | -50 | 50 | -50 | 50 | μΑ | | | C <sub>1</sub> | Input Capacitance | Test Frequency = 1.0 MHz | | | 5 | | 5 | pF | | Co | Output Capacitance | TA = 25°C, All pins at 0 V, V | TA = 25°C, All pins at 0 V, V <sub>CC</sub> = 5 V (Note 9) | | | | 6 | | | | V <sub>CC</sub> Operating | Max V <sub>CC</sub> , CE ≤ V <sub>IL</sub> | COM'L | 1 | 120 | Ì | 120 | mA | | lcc | Supply Current | Output Open MIL | | | N/A | | 160 | | | | Automatic CE Power | MAX V <sub>CC</sub> , (CE ≥ V <sub>IH</sub> ) COM'L | | | 20 | | 20 | mA | | ISB | Down Current | (Note 3) | MIL | | N/A | | 30 | | - Notes: 1. Test conditions assume signal transition times of 10 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V and output loading of the specified IOL/IOH and 30 pF load capacitance. Output timing reference is 1.5 V. - 2. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. - 3. A pull-up resistor to V<sub>CC</sub> on the CE input is required to keep the device deselected during V<sub>CC</sub> power up. Otherwise I<sub>SB</sub> will exceed values given. - 4. For test and correlation purposes, ambient temperature is defined as the "Instant-on" case temperature. - The device must be selected during the previous cycle. Otherwise t<sub>AA</sub> and t<sub>RC</sub> are equivalent to t<sub>ACS</sub>. Transition is measured ±500 mV from steady state voltage with load specified in Figure 2 for t<sub>HZ</sub>, t<sub>LZ</sub>, t<sub>OW</sub> and t<sub>WZ</sub>. - 7. WE is HIGH for read cycle. - 8. Address valid prior to or coincident with CE transition LOW. - 9. Parameter not 100% tested. Guaranteed by characterization. # **SWITCHING CHARACTERISTICS** over operating range unless otherwise specified (Note 1) (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) | | Da | Parameter<br>Description | | Am2167-35 | | Am2167-45 | | Am2167-55 | | Am2167-70 | | ĺ | |--------|-------------------------------------------|-------------------------------------------------------------------------|---------------|-----------|------|-----------|------|-----------|------|-----------|------|------| | No. | Parameter<br>Symbol | | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | REA | D CYCLE | | | | | | | | | | | | | 1 | tec | Address Valid to Address Do Not Care<br>Time (Read Cycle Time) (Note 5) | | 30 | | 40 | | 50 | | 70 | | ns | | 2 | taa . | Address Valid to Data Out Valid Delay<br>(Address Access Time) (Note 5) | | | 30 | | 40 | | 50 | | 70 | ns | | 3 | tacs | Chip Enable LOW to Data Out Valid (Chip Enable Access Time) | | | 35 | | 45 | | 55 | | 70 | ns | | 4 | ١٤z | Chip Enable LOW to Data Out On (Note | s 6, 9) | 5 | | 5 | | 5 | | 5 | | ns | | 5 | ЧZ | Chip Enable HIGH to Data Out Off (Not | es 6, 9) | 0 | 20 | 0 | 25 | 0 | 30 | 0 | 40 | ns | | $\Box$ | | 0 | COM'L | 3 | | 3 | | 3 | | 3 | | ns | | 6 | 6 toH Output hold time from address chang | Output noid time from address change | MIL | 1 | | 1 | | 1 | | 1 | | ns | | 7 | tPD | Chip Enable HIGH to Power Down Delay | (Note 9) | | 25 | | 30 | | 30 | | 55 | ns | | 8 | teu | Chip Enable LOW to Power Up Delay (* | lote 9) | 0 | | 0 | | 0 | | 0 | | ns | | WRI | TE CYCLE | | | | , | • | | | | | | | | 9 | twc | Address Valid to Address Do Not Care<br>(Write Cycle Time) | | 30 | | 40 | | 50 | | 70 | | ns | | 10 | ₹WP | Write Enable LOW to Write Enable HIGH | 1 (Note 2) | 20 | | 20 | | 25 | | 40 | | ns | | 11 | N/R | Write Enable HIGH to Address | | 0 | | 0 | | 0 | | 0 | | ns | | 12 | bwz | Write Enable LOW to Output in HIGH Z | (Notes 6 & 9) | 0 | 20 | 0 | 20 | 0 | 25 | 0 | 35 | ns | | 13 | t <sub>DW</sub> | Data in Valid to Write Enable HIGH | | 15 | 1 | 15 | | 20 | | 30 | | ns | | 14 | tDH | Data Hold Time | • | - 5 | | 5 | | 5 | | 5 | | ns | | 15 | tası | Address Valid to Write Enable LOW (WE Controlled Write) | | 5 | | 5 | | 5 | | 5 | | ns | | | tas2 | Address Valid to Write Enable LOW (CE Controlled Write) | | 0 | | 0 | | 0 | | 0 | | ns | | 16 | tcw | Chip Enable LOW to Write Enable HIGH | (Note 2) | 30 | | 40 | | 50 | | 55 | | ns | | 17 | tow | Write Enable HIGH to Output in LOW Z | (Notes 6 & 9) | 0 | | 0 | | ٥ | | ٥ | | ns | | 18 | taw | Address Valid to End of Write | | 30 | | 40 | | 50 | | 70 | | ns | Notes: See notes following DC Characteristics table. # SWITCHING TEST CIRCUITS A. Output Load B. Output Load for tHZ, tLZ, tOW, tWZ # **SWITCHING WAVEFORMS** # KEY TO SWITCHING WAVEFORMS DATA OUT PREVIOUS DATA VALID WF000460 Read Cycle No. 1 (Notes 5, 7) Read Cycle No. 2 (Notes 7, 8) Notes: See notes following DC Characteristics table. **4-68** Am2167 # SWITCHING WAVEFORMS (Cont'd.) Write Cycle No. 1 (WE Controlled) Write Cycle No. 2 (CE Controlled) Note: If CE goes high simultaneously with WE HIGH, the output remains in a high-impedance state. # TYPICAL PERFORMANCE CURVES