# Am27512 65,536 x 8-Bit UV Erasable PROM ## **PRELIMINARY** ## DISTINCTIVE CHARACTERISTICS - Fast access time as low as 250ns - Programming voltage: 12.5V - low Power consumption - Active: 525mW - Standby: 132mW - Single 5V power supply ±10% V<sub>CC</sub> supply tolerance available - Fully static operation no clocks - · Separate chip enable and output enable controls - TTL compatible inputs/outputs - 28-pin JEDEC approved Am27512 pin-out - Pin compatible to Am2764, Am27256, Am27128 EPROMS and Am92256 - 256K ROM - · Fast programming time - · Auto select mode for automated programming ## **GENERAL DESCRIPTION** The Am27512 is a 524,288 bit UV-light erasable and electrically programmable read-only memory. It is organized as 65,536 words by 8-bits per word. The standard Am27512 offers a fast 250ns access time allowing operation with high-speed microprocessors without any WAIT state. To eliminate bus contention in a multi-bus microprocessor system, the Am27512 offers separate Output Enable ( $\overline{OE}$ ) and Chip Enable ( $\overline{CE}$ ) controls. All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in blocks or at random. To reduce programming time, the Am27512 may be programmed using 1ms pulses. The Am27512 can be programmed in as little as six minutes. ### **BLOCK DIAGRAM** ## MODE SELECT TABLE | | Inputs | | | | |--------|--------------------|----|--------|--------------------| | CE/PGM | OE/V <sub>PP</sub> | Ag | Output | Mode | | L | L | × | DOUT | Read | | L | н | × | HIGH Z | Output<br>Disable | | н | х | х | HIGH Z | Standby | | L | V <sub>PP</sub> | х | Din | Program | | L | L | х | Dout | Program<br>Verify | | н | V <sub>PP</sub> | × | HIGH Z | Program<br>Inhibit | | L | L | н | CODE | Auto<br>Select | ## PRODUCT SELECTOR GUIDE 8/1 P/2 P/L P/L P/L | Part Number | Am27512 | Am27512-25 | Am27512-3 | Am27512-30 | Am27512-45 | |---------------------|---------|------------|-----------|------------|------------| | Supply Voltage | 5V±5% | 5V±10% | 5V±5% | 5V±10% | 5V±10% | | Access Time | 250ns | | 30 | 450ns | | | Chip Enable Delay | 25 | 0ns | 30 | 0ns | 450ns | | Output Enable Delay | 10 | Ons . | 12 | 0ns | 150ns | 04920B #### **ERASING THE Am27512** In order to clear all locations of their programmed contents, it is necessary to expose the Am27512 to an ultraviolet light source. A dosage of 15 Wseconds/cm² is required to completely erase an Am27512. This dosage can be obtained by exposure to an ultraviolet lamp [(wavelength of 2537 Angstroms (Å)] with intensity of 12000µW/cm² for 15 to 20 minutes. The Am27512 should be about one inch from the source and all filters should be removed from the UV light source prior to erasure. It is important to note that the Am27512, and similar devices, will erase with light sources having wavelengths shorter than 4000 Angstroms. Although erasure times will be much longer than with UV sources at 2537Å, nevertheless the exposure to fluorescent light and sunlight will eventually erase the Am27512 and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package window should be covered by an opaque label or substance. ### PROGRAMMING THE Am27512 Upon delivery, or after each erasure, the Am27512 has all 65,536 bytes in the "1," or high state. "0"s are loaded into the Am27512 through the procedure of programming. The programming mode is entered when 12.5V is applied to the OE/Vpp pin, and OE/PGM is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The flow chart on Page 6 shows the Interactive Programming Algorithm. Interactive algorithms reduce programming time by using short (1ms) program pulses and giving each address only as many pulses as necessary in order to reliably program the data. After each pulse is applied to a given address, the data in that address is verified. If the data does not verify, an additional pulse is applied for a maximum of 25 pulses. This process is repeated while sequencing through each address of the Am27512. This part of the algorithm is done at $V_{CC} = 6.0V$ to assure that each EPROM bit is programmed to a sufficiently high threshold voltage. After the entire memory has been programmed with the 1ms program pulse, the entire memory is given an additional "overprogram" by cycling through each address and applying an additional 2ms program pulse. After the final address is completed, the entire EPROM memory is verified at $V_{CC} = 5V \pm 5\%$ . ### AUTO SELECT MODE The Auto Select mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ±5°C ambient temperature range that is required when programming the Am27512. To activate this mode, the programming equipment must force 11.5 to 12.5V on address line App(pin 24) of the Am27512. Two identifier bytes may then be sequenced from the device outputs by toggling address line A $_0$ (pin 10) from V $_{IL}$ to V $_{IH}$ . All other address lines must be held at V $_{IL}$ during Auto Select Mode. Byte 0 ( $A_0 = V_{IL}$ ) represents the manufacturer code and byte 1 ( $A_0 = V_{IH}$ ) the device identifier code. For the Am27512 these two identifier bytes are given in the table on the next page. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (07) defined as the parity bit. #### READ MODE The Am27512 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{\text{CE}}$ to output ( $t_{CE}$ ). Data is available at the outputs $t_{CE}$ after the falling edge of OE, assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least $t_{ACC}$ – $t_{OE}$ . #### STANDBY MODE The Am27512 has a standby mode which reduces the active power dissipation by 75% from 525mW to 132mW (values for 0 to $\pm$ 70°C). The Am27512 is placed in the standby mode by applying a TTL high signal to the $\overline{\text{CE}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. ### **OUTPUT OR-TIEING** To accommodate multiple memory connections, a 2 line control function is provided to allow for: - 1. Low memory power dissipation - 2. Assurance that output bus contention will not occur. It is recommended that $\overline{CE}$ be decoded and used as the primary device selecting function, while $\overline{OE}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device. #### PROGRAM INHIBIT Programming of multiple Am27512s in parallel with different data is also easily accomplished. Except for CE/PGM, all like inputs including OE/V<sub>pp</sub> of the parallel Am27512s may be common. A TTL low-level program pulse applied to an Am27512s CE/PGM input with OE/V<sub>pp</sub> at 12.5V will program that Am27512. A high-level CE/PGM inputs inhibits the other Am27512s from being programmed. ## PROGRAM VERIFY A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify must be performed with $\overline{\text{OE}}/\text{Vpp}$ and $\overline{\text{CE}}/\overline{\text{PGM}}$ at $\text{V}_{\text{IL}}$ . Data should be verified t<sub>DV</sub> after the falling edge of $\overline{\text{CE}}$ . ## SYSTEM APPLICATIONS During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of chip enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. A 0.1 µF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between V<sub>CC</sub> and GND to minimize transient effects. In addition, to overcome the voltage droop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the 6 ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65°C to +150°C | |-----------------------------------------------| | Ambient Temperature with | | Power Applied 10°C to +135°C | | Voltage on All Inputs and V <sub>CC</sub> | | with Respect to GND +6.25V to -0.6V | | Vpp Supply Voltage with Respect | | to Ground During Programming + 13.5V to -0.6V | | Voltage on Pin 24 with Respect | | to Ground + 13.5V to -0.6V | | | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | Temperature | | |-----------------------------------------|------------------------| | Commercial | 0°C to +70°C | | Industrial | 40°C to +85°C | | Extended | 55°C to +100°C | | Military | 55°C to +125°C | | Supply Voltages | | | Am27512, -3, -4 | + 4.75V to + 5.25V | | Am27512, -25, -30, -45 | + 4.5V to + 5.5V | | Operating ranges define those limits ov | er which the function- | | ality of the device is guaranteed. | | # DC CHARACTERISTICS over operating range unless otherwise specified | Symbol | Parameter | Test Conditio | ns | | Min | Тур | Max | Units | |------------------|------------------------------------------|------------------------------------------------|----------|-----------|------|-----|--------------------|-------| | ել | Input Load Current | V <sub>IN</sub> = 0V to 5.5V | | i " | | 10 | μΑ | | | lo | Output Leakage Current | V <sub>OUT</sub> = 0V to 5.5V | | | | | 10 | μA | | loc <sub>1</sub> | V <sub>CC</sub> Standby Current (Note 5) | CE = VIH. OE = V | ··· | C devices | | | 25 | | | 1001 | V(C Standby Current (Note 5) | M devices | | | | 40 | mA | | | lcc2 | V <sub>CC</sub> Active Current (Note 5) | OE = CE = V <sub>IL</sub> C devices M devices | | C devices | | | 100 | | | ICC2 | VOC Active Current (Note 5) | | | | | 120 | mA | | | V <sub>IL</sub> | Input Low Voltage | | | | -0.1 | | +0.8 | Volts | | V <sub>IH</sub> | Input High Voltage | | | | 2.0 | | V <sub>CC</sub> +1 | Volts | | VOL | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | | | | 0.45 | Volts | | VOH | Output High Voltage | I <sub>OH</sub> = -400μA | | | 2.4 | • | | Volts | | CIN | Input Capacitance | V <sub>IN</sub> = 0V | (Note 3) | | | 5 | 7 | pF | | COUT | Output Capacitance | Vout = 0V | (Note 3) | | | 8 | 12 | pF | | C <sub>IN2</sub> | OE/Vpp Input Capacitance | V <sub>IN</sub> = 0V | (Note 3) | | 1 | 12 | 20 | pF | | CIN3 | CE/PGM Input Capacitance | V <sub>IN</sub> = 0V | (Note 3) | | | 9 | 12 | pF | ## Notes: - 1. VCC must be applied simultaneously or before VPP and removed simultaneously or after Vpp. - 2. Typical values are for nominal supply voltages. - 3. This parameter is only sampled and not 100% tested. - 4. Caution: The Am27512 must not be removed from or inserted into a socket or board when Vpp or Vpp is applied. - 5. ICC1 max is 40mA and ICC2 max is 120mA for Am27512- ## IDENTIFIER BYTES | Identifier | A <sub>0</sub> (10) | O <sub>7</sub><br>(19) | O <sub>6</sub><br>(18) | O <sub>5</sub> (17) | O <sub>4</sub><br>(16) | O <sub>3</sub><br>(15) | O <sub>2</sub><br>(13) | O <sub>1</sub> (12) | O <sub>0</sub> (11) | Hex<br>Data | |-------------------|---------------------|------------------------|------------------------|---------------------|------------------------|------------------------|------------------------|---------------------|---------------------|-------------| | Manufacturer Code | L | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 01 | | Device Code | Н | 1 | 0 | 0 | 0 | 0 | 1 | -0 | 1 | 85 | Notes: 1. $A_9 = 12.0V \pm 0.5V$ . 2. $A_1 - A_6$ , $A_{10} - A_{15}$ , $\overline{CE}$ , $\overline{OE} = V_{|L}$ . 3. $A_{14}$ =Don't Care. Powered by ICminer.com Electronic-Library Service CopyRight 2003 # INTERACTIVE PROGRAMMING ALGORITHM DC PROGRAMMING CHARACTERISTICS | ILI Input Current (All Inputs) Vol Output Low Voltage During Verify | VIN = VIL or VIH | Min | Max<br>10 | Units | |----------------------------------------------------------------------|---------------------------------------------------|------|---------------------|-------| | Voi | | | | μΑ | | VOL Output Low Voltage During Verify | I <sub>OL</sub> = 2.1 mA | | 0.45 | Volts | | VOH Output High Voltage During Verify | IOH = − 400μA | 2.4 | 0.43 | Volts | | ICC VCC Supply Current (Program and Verify) | | | 150 | mA | | VIL Input Low Level (All Inputs) | | ~0.1 | 0.8 | Volts | | VIH Input High Level (All Inputs Except OE/Vpp) | | 2.0 | V <sub>CC</sub> + 1 | Volts | | IPP VPP Supply Current (Program) | CE = V <sub>IL</sub> , OE/V <sub>PP</sub> = 12.5V | 2.0 | 30 | mA | | VID Ag Auto Select Voltage | 10 10 02 177 | 11.5 | 12.5 | Volts | # SWITCHING PROGRAMMING CHARACTERISTICS | Symbol | Parameter | Test Conditions | Min | Max | Units | |--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|-------------| | tas | Address Setup Time | | 2 | IHIGA | μS | | <sup>t</sup> OES | Output Enable Setup Time | | 2 | | μS | | tos | Data Setup Time | | 2 | | μS | | t <sub>AH</sub> | Address Hold Time | | 2 | | μS | | <sup>‡</sup> OEH | Output Enable Hold Time Data Hold Time | | 2 | | μS | | t <sub>DH</sub> | Data Hold Time | Input tR and tF (10% to 90%) = 20ns Input Signal Levels = 0.8 to 2.2V Timing Measurement Reference Level: Inputs: 1V and 2V Outputs: 0.8V and 2V | 2 | <u> </u> | <del></del> | | 1 <sub>DF</sub> (Note 2) | Chip Enable to Output Float Delay | Timing Measurement Reference Level: | 0 | 150 | μS | | t <sub>DV</sub> (Note 2) | Data Valid from CE (CE = V <sub>IL</sub> , OE = V <sub>II</sub> ) | | <b>—</b> — | 450 | ns | | tpw | Program Pulse Width | | .95 | 3.15 | ns | | <b>t</b> PRT | Program Pulse Rise Time | | | 3.15 | ms | | t∨n | Vpp Recovery Time | <del></del> | 50 | | ns | | tvcs | V <sub>CC</sub> Setup Time | | 2 | | μS | #### Notes: - 1. When programming the Am27512, a $0.1\mu F$ capacitor is required across $\overline{OE}/Vpp$ and ground to suppress spurious voltage transients which may damage the device. - 2. This parameter is only sampled and is not 100% tested. ## PROGRAM WAVEFORMS Notes: 1. All times shown in ( ) are minimum in $\mu sec$ unless otherwise specified. 2. $t_{\text{DV}}$ and $t_{\text{DF}}$ are characteristics at the device but must be accommodated by the programmer. 6 ## SWITCHING TEST CIRCUIT TC00025R C<sub>L</sub> = 100pF, including jig capacitance. SWITCHING CHARACTERISTICS over operating range unless otherwise specified | | | | | Min<br>Values | Maximum Values | | | | | | | | |-----|-----------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------|-------------------------------------|---------------------|----------|--------|-----|-----|----| | No. | Symbol | Description | otion Test Conditions | | All<br>Types | 27512-25<br>27512 | 27512-30<br>27512-3 | 27512-45 | Linite | | | | | 1 | tACC | Address to Output Delay | Output load: 1TTL gate and $C_L=100pF$ Input Rise and Fall Times $\leqslant$ 20ns Input Pulse Levels: 0.45 to 2.4V Timing Measurement Reference Level: Inputs: 1V and 2V Outputs: 0.8V and 2V | CE = OE = VII | | 250 | 300 1 | 450 | ns | | | | | 2 | t <sub>CE</sub> | Chip Enable to<br>Output Delay | | OE = VIL | | 250 | 300 | 450 | ns | | | | | 3 | t <sub>OE</sub> | Output Enable<br>to Output Delay | | Input Pulse Levels:<br>0.45 to 2.4V<br>Timing Measurement<br>Reference Level: | Input Pulse Levels:<br>0.45 to 2.4V | Input Pulse Levels:<br>0.45 to 2.4V | CE = VIL | | 100 | 120 | 150 | ns | | 4 | t <sub>DF</sub><br>(Note 3) | Output Enable High to Output float | | | CE = VIL | 0 | 60 | 105 | 130 | ns | | | | 5 | t <sub>OH</sub><br>(Note 3) | Output Hold from<br>Addresses,CE orOE<br>Whichever Occured First | | CE = OE = VIL | 0 | | | | ns | | | | ## SWITCHING WAVEFORMS Notes: 1. $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}}$ - $t_{\text{OE}}$ after the falling edge of $\overline{\text{OE}}$ without impact on $t_{\text{ACC}}$ . 2. $t_{\text{DF}}$ is specified from $\overline{\text{OE}}$ or $\overline{\text{CE}}$ , whichever occurs first. 04920B