## Am27C010

## 1 Megabit (131,072 x 8-Bit) CMOS EPROM

## DISTINCTIVE CHARACTERISTICS

## ■ Fast access time

- 45 ns maximum access time
- Low power consumption
- $20 \mu \mathrm{~A}$ typical CMOS standby current
- JEDEC-approved pinout
- Single +5 V power supply
- $\pm \mathbf{1 0 \%}$ power supply tolerance available
- 100\% Flashrite ${ }^{\text {TM }}$ programming
- Typical programming time of 16 seconds

■ Latch-up protected to 100 mA from -1 V to $V_{C c}+1 \mathrm{~V}$

- High noise immunity
- Versatile features for simple interfacing
- Both CMOS and TTL input/output compatibility
- Two line control functions
- Compact 32-pin DIP, PDIP, TSOP, PLCC packages


## GENERAL DESCRIPTION

The Am27C010 is a 1 Megabit ultraviolet erasable programmable read-only memory. It is organized as 128 K words by 8 bits per word, operates from a single +5 V supply, has a static standby mode, and features fast single address location programming. Products are available in windowed ceramic DIP packages as well as plastic one time programmable (OTP) PDIP, TSOP, and PLCC packages.
Typically, any byte can be accessed in less than 45 ns , allowing high-performance microprocessors to operate without wait states. The Am27C010 offers separate Output Enable ( $\overline{\mathrm{OE}}$ ) and Chip Enable ( $\overline{\mathrm{CE}}$ )
controls, thus eliminating bus contention in a multiple bus microprocessor system.
AMD's CMOS process technology provides high speed, low power, and high noise immunity. Typical power consumption is only 100 mW in active mode, and $100 \mu \mathrm{~W}$ in standby mode.

All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in blocks, or at random. The Am27C010 supports AMD's Flashrite programming algorithm ( $100 \mu \mathrm{~s}$ pulses) resulting in a typical programming time of 16 seconds.

## BLOCK DIAGRAM



## PRODUCT SELECTOR GUIDE

| Family Part No: | Am27C010 |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Ordering Part No:$\begin{aligned} & V_{C C}=5.0 \mathrm{~V} \pm 5 \% \\ & V_{C C}=5.0 \mathrm{~V} \pm 10 \% \end{aligned}$ | -45 |  |  |  |  |  |  | -255 |
|  | -45 | -55 | -70 | -90 | -120 | -150 | -200 |  |
| Max Access Time (ns) | 45 | 55 | 70 | 90 | 120 | 150 | 200 | 250 |
| $\overline{C E}$ (E) Access (ns) | 45 | 55 | 70 | 90 | 120 | 150 | 200 | 250 |
| $\overline{\mathrm{OE}}$ ( $\overline{\mathrm{G}}$ ) Access (ns) | 25 | 35 | 35 | 40 | 50 | 65 | 75 | 75 |

## CONNECTION DIAGRAMS

## Top View

| PDIP |  |  |  |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {PP }}$ | $\overleftarrow{1}^{\bullet}$ | 32 | $\mathrm{V}_{\mathrm{CC}}$ |
| A16 | 2 | 31 | $\overline{\mathrm{PGM}}(\overline{\mathrm{P}})$ |
| A15 | -3 | 30 | NC |
| A12 | 4 | 29 | A14 |
| A7 | 5 | 28 | A13 |
| A6 | 6 | 27 | A8 |
| A5 | 7 | 26 | A9 |
| A4 | 8 | 25 | A11 |
| A3 | 9 | 24 | $\overline{\mathrm{OE}}(\overline{\mathrm{G}})$ |
| A2 | 10 | 23 | A10 |
| A1 | 11 | 22 | $\overline{\mathrm{CE}}(\overline{\mathrm{E}})$ |
| A0 | 12 | 21 | DQ7 |
| DQ0 | 13 | 20 | DQ6 |
| DQ1 | 14 | 19 | DQ5 |
| DQ2 | 15 | 18 | DQ4 |
| $\mathrm{V}_{\text {SS }}$ | 16 | 17 | DQ3 |

10205F-2
 10205F-3

## Notes:

1. JEDEC nomenclature is in parenthesis.
2. The 32-pin DIP to 32-pin PLCC configuration varies from the JEDEC 28-pin DIP to 32-pin PLCC configuration.


## PIN DESIGNATIONS

| A0-A16 | $=$ Address Inputs |
| :--- | :--- |
| $\overline{C E}(\overline{\mathrm{E}})$ | $=$ Chip Enable Input |
| DQ0-DQ7 | $=$ Data Input/Outputs |
| $\overline{\mathrm{OE}}(\overline{\mathrm{G}})$ | $=$ Output Enable Input |
| $\overline{\mathrm{PGM}}(\overline{\mathrm{P}})$ | $=$ Program Enable Input |
| $\mathrm{V}_{\mathrm{CC}}$ | $=\mathrm{V}_{\mathrm{CC}}$ Supply Voltage |
| $\mathrm{V}_{\mathrm{PP}}$ | $=$ Program Voltage Input |
| $\mathrm{V}_{\mathrm{SS}}$ | $=$ Ground |

## LOGIC SYMBOL



## ORDERING INFORMATION

## UV EPROM Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of:


| Valid Combinations |  |
| :---: | :---: |
| AM27C010-45 $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ | DC5, DC5B, DI5, DI5B |
| AM27C010-45 $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ | DC, DCB, DI, DIB |
| AM27C010-55 |  |
| AM27C010-70 |  |
| AM27C010-90 |  |
| AM27C010-120 | DC, DCB, DE, DEB, DI, DIB |
| AM27C010-150 |  |
| AM27C010-200 |  |
| AM27C010-255 $V_{C C}=5.0 \mathrm{~V} \pm 5 \%$ | DC, DCB, DI, DIB |

## Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## ORDERING INFORMATION

## OTP EPROM Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of:
AM27C010

| Valid Combinations |  |
| :---: | :---: |
| AM27C010-45 $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \%$ | PC5, PI5, JC5, JI5, EC5, El5 |
| AM27C010-45 $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ | PC, PI, JC, JI, EC, El |
| AM27C010-55 |  |
| AM27C010-70 |  |
| AM27C010-90 |  |
| AM27C010-120 |  |
| AM27C010-150 |  |
| AM27C010-200 |  |
| $\begin{gathered} \mathrm{AM} 27 \mathrm{C} 010-255 \\ \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \end{gathered}$ |  |

## Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

## Erasing the Am27C010

In order to clear all locations of their programmed contents, it is necessary to expose the Am27C010 to an ultraviolet light source. A dosage of 15 W seconds/ $\mathrm{cm}^{2}$ is required to completely erase an Am27C010. This dosage can be obtained by exposure to an ultraviolet lamp - wavelength of $2537 \AA$ - with intensity of $12,000 \mu \mathrm{~W} / \mathrm{cm}^{2}$ for 15 to 20 minutes. The Am27C010 should be directly under and about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the Am27C010, and similar devices, will erase with light sources having wavelengths shorter than $4000 \AA$. Although erasure times will be much longer than with UV sources at 2537Å, exposure to fluorescent light and sunlight will eventually erase the Am27C010 and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package window should be covered by an opaque label or substance.

## Programming the Am27C010

Upon delivery, or after each erasure, the Am27C010 has all $1,048,576$ bits in the "ONE", or HIGH state. "ZEROs" are loaded into the Am27C010 through the procedure of programming.

The programming mode is entered when $12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}$ is applied to the $\mathrm{V}_{\mathrm{PP}}$ pin, $\overline{\mathrm{CE}}$ and $\overline{\mathrm{PGM}}$ are at $\mathrm{V}_{\mathrm{IL}}$ and $\overline{\mathrm{OE}}$ is at $\mathrm{V}_{\mathrm{IH}}$.
For programming, the data to be programmed is applied 8 bits in parallel to the data output pins.
The Flashrite algorithm reduces programming time by using $100 \mu$ s programming pulse and by giving each address only as many pulses as are necessary in order to reliably program the data. After each pulse is applied to a given address, the data in that address is verified. If the data does not verify, additional pulses are given until it verifies or the maximum is reached. This process is repeated while sequencing through each address of the Am27C010. This part of the algorithm is done at $\mathrm{V}_{\mathrm{CC}}=6.25 \mathrm{~V}$ to assure that each EPROM bit is programmed to a sufficiently high threshold voltage. After the final address is completed, the entire EPROM memory is verified at $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{PP}}=5.25 \mathrm{~V}$.

Please refer to Section 6 for programming flow chart and characteristics.

## Program Inhibit

Programming of multiple Am27C010s in parallel with different data is also easily accomplished. Except for $\overline{C E}$, all like inputs of the parallel Am27C010 may be common. A TTL low-level program pulse applied to an

Am27C010 $\overline{C E}$ input and $V_{P P}=12.75 \mathrm{~V} \pm 0.25 \mathrm{~V}, \overline{\mathrm{PGM}}$ LOW, and $\overline{O E}$ HIGH will program that Am27C010. A high-level $\overline{C E}$ input inhibits the other Am27C020s from being programmed.

## Program Verify

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify should be performed with $\overline{O E}$ and $\overline{C E}$ at $V_{I L}$, $\overline{P G M}$ at $\mathrm{V}_{\mathrm{IH}}$, and $\mathrm{V}_{\mathrm{PP}}$ between 12.5 V and 13.0 V .

## Auto Select Mode

The auto select mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the Am27C010.
To activate this mode, the programming equipment must force $12.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$ on address line A 9 of the Am27C010. Two identifier bytes may then be sequenced from the device outputs by toggling address line $A 0$ from $V_{I L}$ to $\mathrm{V}_{\mathrm{IH}}$. All other address lines must be held at $\mathrm{V}_{\mathrm{IL}}$ during auto select mode.
Byte $0\left(\mathrm{AO}=\mathrm{V}_{\mathrm{IL}}\right)$ represents the manufacturer code, and byte $1\left(A 0=V_{I H}\right)$, the device identifier code. For the Am27C010, these two identifier bytes are given in the Mode Select Table. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (DQ7) defined as the parity bit.

## Read Mode

The Am27C010 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{CE}})$ is the power control and should be used for device selection. Output Enable ( $\overline{\mathrm{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $\mathrm{t}_{\mathrm{ACC}}$ ) is equal to the delay from $\overline{\mathrm{CE}}$ to output $\left(\mathrm{t}_{\mathrm{CE}}\right)$. Data is available at the outputs $\mathrm{t}_{\mathrm{OE}}$ after the falling edge of $\overline{O E}$, assuming that $\overline{C E}$ has been LOW and addresses have been stable for at least $t_{A C C}-t_{O E}$.

## Standby Mode

The Am27C010 has a CMOS standby mode which reduces the maximum $\mathrm{V}_{\mathrm{CC}}$ current to $100 \mu \mathrm{~A}$. It is placed in CMOS-standby when $\overline{\mathrm{CE}}$ is at $\mathrm{V}_{\mathrm{CC}} \pm 0.3 \mathrm{~V}$. The Am27C010 also has a TTL-standby mode which reduces the maximum $\mathrm{V}_{\mathrm{CC}}$ current to 1.0 mA . It is placed in TTL-standby when $\overline{\mathrm{CE}}$ is at $\mathrm{V}_{\mathrm{IH}}$. When in standby mode, the outputs are in a high-impedance state, independent of the $\overline{O E}$ input.

## Output OR-Tieing

To accommodate multiple memory connections, a two-line control function is provided to allow for:

- Low memory power dissipation
- Assurance that output bus contention will not occur It is recommended that $\overline{\mathrm{CE}}$ be decoded and used as the primary device-selecting function, while $\overline{O E}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the outut pins are only active when data is desired from a particular memory device.


## System Applications

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a $0.1 \mu \mathrm{~F}$ ceramic capacitor (high frequency, low inherent inductance) should be used on each device between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{SS}}$ to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a $4.7 \mu \mathrm{~F}$ bulk electrolytic capacitor should be used between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{SS}}$ for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

## MODE SELECT TABLE

| Mode | Pins | $\overline{\mathbf{C E}}$ | $\overline{\mathbf{O E}}$ | $\overline{\text { PGM }}$ | $\mathbf{A 0}$ | $\mathbf{A 9}$ | $\mathrm{V}_{\mathrm{PP}}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | X | X | $\mathrm{D}_{\mathrm{OUT}}$ |
| Output Disable | X | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | X | High-Z |
| Standby (TTL) | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | X | X | High-Z |
| Standby (CMOS) | $\mathrm{V}_{\mathrm{CC}} \pm 0.3 \mathrm{~V}$ | X | X | X | X | X | High-Z |
| Program | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{D}_{\mathrm{IN}}$ |
| Program Verify | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | X | X | $\mathrm{V}_{\mathrm{PP}}$ | $\mathrm{D}_{\mathrm{OUT}}$ |
| Program Inhibit | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | X | $\mathrm{V}_{\mathrm{PP}}$ | High-Z |
| Auto Select <br> (Note 3) | Manufacturer Code | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | X | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{H}}$ | X |

## Notes:

1. $V_{H}=12.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$.
2. $X=$ Either $V_{I H}$ or $V_{I L}$.
3. $A 1-A 8=A 10-A 16=V_{\text {IL }}$.
4. See DC Programming Characteristics for $V_{P P}$ voltage during programming.

## AMDi

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature
OTP Products . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
All Other Products. . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied. . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Voltage with Respect to $\mathrm{V}_{\mathrm{SS}}$
All pins except $\mathrm{A} 9, \mathrm{~V}_{\mathrm{PR}} \mathrm{V}_{\mathrm{CC}} \ldots-0.6 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
A9 and $\mathrm{V}_{\mathrm{PP}}$ (Note 2). . . . . . . . . . . . . -0.6 V to +13.5 V
$\mathrm{V}_{\mathrm{CC}}$ (Note 1). . . . . . . . . . . . . . . . . . . -0.6 V to +7.0 V

## Notes:

1. Minimum DC voltage on input or I/O pins is -0.5 V . During voltage transitions, inputs may overshoot $V_{S S}$ to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is $V_{C C}+0.5 \mathrm{~V}$. During voltage transitions, input and I/O pins may overshoot to $V_{C C}+2.0 \mathrm{~V}$ for periods up to 20 ns .
2. Minimum DC input voltage on $A 9$ pin is -0.5 V . During voltage transitions, $A 9$ and $V_{P P}$ may overshoot $V_{S S}$ to -2.0 V for periods of up to 20 ns . $A 9$ and $V_{C C}$ must not exceed +13.5 V at any time.
Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

## OPERATING RANGES

## Commercial (C) Devices

Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \ldots \ldots . . . . .0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
Industrial (I) Devices
Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$. . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

## Extended (E) Devices

Ambient Temperature $\left(\mathrm{T}_{\mathrm{A}}\right) \ldots \ldots . . .-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## Supply Read Voltages

$\mathrm{V}_{\mathrm{CC}}$ for Am27C010-45, $255 \ldots . .+4.75 \mathrm{~V}$ to +5.25 V
$\mathrm{V}_{\mathrm{CC}}$ for Am27C010-45, 55, 70,
$90,120,150,200 \ldots . . . . . .$.
Operating ranges define those limits between which the functionality of the device is guaranteed.

DC CHARACTERISTICS over operating ranges unless otherwise specified (Notes 1, 2, axnd 4)

| Parameter Symbol | Parameter Description | Test Conditions |  | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{IOH}=-400 \mu \mathrm{~A}$ |  | 2.4 |  | V |
| $\mathrm{V}_{\text {OL }}$ | Output LOW Voltage | $\mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  |  | 0.45 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  |  | 2.0 | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}+ \\ 0.5 \end{gathered}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage |  |  | -0.5 | +0.8 | V |
| $\mathrm{ILI}^{\text {l }}$ | Input Load Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ |  |  | 1.0 | $\mu \mathrm{A}$ |
| lo | Output Leakage Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to $\mathrm{V}_{\text {CC }}$ |  |  | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC} 1}$ | $\mathrm{V}_{\text {CC }}$ Active Current (Note 3) | $\begin{aligned} & \overline{\mathrm{CE}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{f}=10 \mathrm{MHz}, \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA} \end{aligned}$ | C/I Devices |  | 30 | mA |
|  |  |  | E Devices |  | 60 |  |
| $\mathrm{I}_{\text {CC2 }}$ | $\mathrm{V}_{\text {CC }}$ TTL Standby Current | $\overline{C E}=V_{I H}$ |  |  | 1.0 | mA |
| $\mathrm{I}_{\text {CC3 }}$ | $\mathrm{V}_{\text {CC }}$ CMOS Standby Current | $\overline{C E}=\mathrm{V}_{\text {CC }} \pm 0.3 \mathrm{~V}$ |  |  | 100 | $\mu \mathrm{A}$ |
| IPP 1 | $\mathrm{V}_{\mathrm{PP}}$ Current During Reading | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{V}_{\mathrm{PP}}=\mathrm{V}_{\mathrm{CC}}$ |  |  | 100 | $\mu \mathrm{A}$ |

Notes:

1. $V_{C C}$ must be applied simultaneously or before $V_{P A}$ and removed simultaneously or after $V_{P P}$
2. Caution: The Am27C010 must not be removed from (or inserted into) a socket when $V_{C C}$ or $V_{P P}$ is applied.
3. $I_{C C 1}$ is tested with $\overline{O E}=V_{I H}$ to simulate open outputs.
4. Minimum DC Input Voltage is -0.5 V . During transitions, the inputs may overshoot to -2.0 V for periods less than 20 ns . Maximum DC Voltage on output pins is $V_{C C}+0.5 \mathrm{~V}$, which may overshoot to $V_{C C}+2.0 \mathrm{~V}$ for periods less than 20 ns.


10205F-6
Figure 1. Typical Supply Current
vs. Frequency
$\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~T}=25^{\circ} \mathrm{C}$


Figure 2. Typical Supply Current vs. Temperature
$\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}=\mathrm{MHz}$

CAPACITANCE

| Parameter <br> Symbol | Parameter <br> Description | Test <br> Conditions | CDV032 |  | PL 032 |  | PD 032 |  | TS 032 |  |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Input <br> Capacitance |  | 9 | Typ | Max | Typ | Max | Typ | Max | Unit |  |
| C OUT | Output <br> Capacitance | $\mathrm{V}_{\text {OUT }}=0$ | 12 | 8 | 12 | 8 | 12 | 10 | 12 | pF |  |

## Notes:

1. This parameter is only sampled and not $100 \%$ tested.
2. $T_{A}=+25^{\circ} \mathrm{C}, f=1 \mathrm{MHz}$.

## AC CHARACTERISTICS

| Parameter Symbols |  | Parameter Description | Test Conditions |  | Am27C010 |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JEDEC | Standard |  |  |  | -45 | -55 | -70 | -90 | -120 | -150 | -200 | -255 |  |
| $\mathrm{t}_{\text {AVQV }}$ | $t_{\text {ACC }}$ | Address to Output Delay | CE, $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ | Max | 45 | 55 | 70 | 90 | 120 | 150 | 200 | 250 | ns |
| $t_{\text {ELQV }}$ | ${ }^{\text {t CE }}$ | Chip Enable to Output Delay | $\overline{\mathrm{OE}}=\mathrm{V}_{\mathrm{IL}}$ | Max | 45 | 55 | 70 | 90 | 120 | 150 | 200 | 250 | ns |
| $\mathrm{t}_{\text {GLQV }}$ | $t_{\text {OE }}$ | Output Enable to Output Delay | $\overline{\mathrm{CE}}=\mathrm{V}_{\text {IL }}$ | Max | 25 | 35 | 35 | 40 | 50 | 65 | 75 | 75 | ns |
| temqZ <br> $t_{\text {GHQZ }}$ | $t_{D F}$ (Note 3) | Chip Enable High or Output Enable High to Output Float, Whichever Occurs First |  | Max | 25 | 25 | 25 | 25 | 35 | 35 | 40 | 40 | ns |
| ${ }^{\text {t }}$ AXQX | ${ }^{\text {toH }}$ | Output Hold from Addresses, $\overline{\mathrm{CE}}$, or $\overline{\mathrm{OE}}$, Whichever Occurs First |  | Min | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ns |

## Notes:

1. Caution: Do not remove the Am27C010 from (or insert it into) a socket or board that has $V_{P P}$ or $V_{C C}$ applied.
2. $V_{C C}$ must be applied simultaneously or before $V_{P A}$ and removed simultaneously or after $V_{P P}$
3. This parameter is sampled and not $100 \%$ tested.
4. Switching characteristics are over operating range, unless otherwise specified.
5. Test Conditions for Am27C010-45 and -55:

Output Load: 1 TTL gate and $C_{L}=30 \mathrm{pF}$
Input rise and fall times: 20 ns
Input pulse levels: 0.0 V to 3.0 V
Timing measurement reference level Inputs and Outputs: 1.5 V
Test Conditions for all others:
Output Load: 1 TTL gate and $C_{L}=100 \mathrm{pF}$
Input rise and fall times: 20 ns
Input pulse levels: 0.45 V to 2.4 V
Timing measurement reference level Inputs and Outputs: 0.8 and 2.0 V

## SWITCHING TEST CIRCUIT



For -45 and -55: $C_{L}=30 \mathrm{pF}$ including jig capacitance For all others: $C_{L}=100 \mathrm{pF}$ including jig capacitance

Figure 1. Test Conditions

## SWITCHING TEST WAVEFORM



AC Testing for -45 and -55 devices: Inputs are driven at 3.0 V for a logic " 1 " and 0 V for a logic " 0 ". Input pulse rise and fall times are $\leq 20 \mathrm{~ns}$.


AC Testing (except for -45 and -55 devices): Inputs are driven at 2.4 V for a logic " 1 " and 0.45 V for a logic " 0 ". Input pulse rise and fall times are $\leq 20 \mathrm{~ns}$.

## AMD

## REVISION SUMMARY FOR AM27C010

## Distinctive Characteristics:

The fastest speed grade available is now 45 ns .

## Product Selector Guide:

Added 45 ns column.
The $\mathrm{V}_{\mathrm{CC}}$ operating range for the 55 ns speed grade changed from $\pm 5 \%$ to $\pm 10 \%$. The part number designation remains the same (-55).

## Ordering Information, UV EPROM Products:

The 45 ns part number is now listed in the example. The nomenclature now has a method of clearly designating the voltage operating range and speed grade.
Valid Combinations:The 45 ns and 55 ns speed grades are now also available in the industrial temperature range and can be burned in.

## Ordering Information, OTP EPROM Products:

Changed the part number example from -55 to -45 . The nomenclature now has a method of clearly designating the voltage operating range and speed grade.
Valid Combinations: Added the 45 ns and 55 ns speed grades to the table.

## Operating Ranges:

Changed Supply Read Voltages listings to match those in the Product Selector Guide.

## AC Characteristics:

Added column for 45 ns speed grade, rearranged notes, moved text from table title to Note 4, renamed table.

## Switching Test Circuit:

Added 45 ns to the $\mathrm{C}_{\mathrm{L}}$ note on 30 pF test condition.

## Switching Test Waveform:

Added the 3 V test waveform.

## Introduction:

This amendment will be available through the Web in addition to, not instead of, the literature ordering hotline.

## Switching Test Waveform:

The caption now reads "... Inputs are driven at ... 0 V for a logic "0"...".

## Trademarks

Copyright © 1997 Advanced Micro Devices, Inc. All rights reserved.
AMD, the AMD logo, and combinations thereof are trademarks of Advanced Micro Devices, Inc.
Flashrite is a trademark of Advanced Micro Devices, Inc.
Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

