# **CMOS 12-Bit Monolithic Multiplying CMOS D/A Converter** PM-7541A #### **FEATURES** - 7541 with Improved Accuracy and Ruggedness - ±1/2 LSB Max Nonlinearity Over Full Temp. Range (12-Bit Linearity) - ±1 LSB Max Gain Error No User Adjustment Required - Less Than 0.03 LSB Max Zero Scale Error (5nA) - Low Gain Tempco ......5ppm/°C Max - All Data Input Pins Designed with ESD Protective Circuitry - Full Four-Quadrant Multiplication - **Low Power Consumption** - Low Feedthrough Error and Digital Charge Injection - **Superior Power Supply Rejection** - Direct Replacement for AD7541 and AD7541A - Both DIP Packages Suitable for Auto-Insertion, Surface Mount Packaging Available - Available in Die Form ### **APPLICATIONS** - Digital/Synchro Conversion - **Programmable Amplifiers** - Ratiometric A/D Conversion - **Function Generators** - Digitally-Controlled Attenuators - **Digitally-Controlled Power Supplies** - Digitally-Controlled Filters ## **GENERAL DESCRIPTION** PMI's PM-7541A is a 12-bit resolution, current output, 4quadrant multiplying digital-to-analog converter. Manufactured with advanced oxide-isolated, silicon-gate, monolithic CMOS technology, the PM-7541A features circuitry designed to protect data inputs against damage from electrostatic discharges. Laser-trimmed thin-film resistors provide true 12-bit linearity with excellent absolute accuracy. The PM-7541A's low power dissipation, along with NMOS temperature compensating switches, insures high performance across the full temperature range. The PM-7541A is a superior pin-compatible replacement for the industry standard 7541 and the AD7541A. Available in standard ## **FUNCTIONAL DIAGRAM** plastic and CerDIP packages, the PM-7541A is compatible with automatic insertion equipment. The improved performance of the PM-7541A permits upgrading existing designs with greater ruggedness and accuracy. Tighter linearity and gain error specifications may permit reduced system parts count by eliminating trimming circuitry. ## ORDERING INFORMATION † | | | PACKAGE | | | | | |---------------|------------------------|---------------------------------------|---------------------------------------------------------|-------------------------------------------|--|--| | GAIN<br>ERROR | NON-<br>LIN-<br>EARITY | MILITARY* TEMPERATURE -55°C to +125°C | EXTENDED<br>INDUSTRIAL<br>TEMPERATURE<br>-40°C to +85°C | COMMERCIAL<br>TEMPERATURE<br>0°C to +70°C | | | | ±1 LSB | ±1/2LSB | PM7541AAX | PM7541AEX | PM7541AGP | | | | ±2 LSB | ±1/2LSB | PM7541ABX | PM7541AFX | - | | | | ±2LSB | ±1/2LSB | PM7541ABRC/883 | PM7541AFP | - | | | | ±2LSB | ±1/2LSB | - | PM7541AFPC | _ | | | | ±2 LSB | ±1/2LSB | _ | PM7541AFS | _ | | | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages, ### **CROSS REFERENCE** | PMI | ADI | TEMPERATURE RANG | | |-----------|-----------|------------------|--| | PM7541AAX | AD7541ATD | | | | PM7541ABX | AD7541ASD | MIL | | | PM7541AEX | AD7541ABQ | | | | PM7541AFX | AD7541AAQ | IND | | | PM7541GP | AD7541AKN | | | | PM7541FPC | AD7541AKP | COM | | | PM7541AFP | AD7541AJN | | | ## **PIN CONNECTIONS** در مرد # PM-7541A T-51-09-12 | ABSOLUTE MAXIMUM<br>(T <sub>A</sub> = +25°C, unless other | wise noted) | | : 471/ | |------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|-----------| | V <sub>DD</sub> (to GND)<br>V <sub>REF</sub> (to GND)<br>V <sub>RFB</sub> (to GND)<br>Digital Input Voltage Rang | ********************** | ************** | ±1/V | | VREF (IO GND) | ******************* | | ±25V | | Pigital Input Valtage Page | | | ±25V | | Digital input voltage Hang | je | v <sub>[</sub> | OD TO GND | | Operating Temperature R | | | | | AX/BX/ARC/BRC Version | | | | | EX/FX/FP/FPC/FS Vers | ions | –40°€ | to +85°C | | GP Version | | 0°C | to +70°C | | Junction Temperature | | | +150°C | | Storage Temperature | | 65°C | to +150°C | | Lead Temperature (Solde | ring, 60 sec) | •••••• | 300°C | | PACKAGE TYPE | Θ <sub>JA</sub> (Note 1) | Θlc | UNITS | | 18-Pin Hermetic DIP (X) | 79 | 11 | °C/W | | 18-Pin Plastic DIP (P) | | | | | TOTAL FIRSHEDIN (P) | 70 | 30 | °C/W | | 20-Contact LCC (RC) | 70<br>88 | 30<br>33 | *C/W | | | · · · · · · · · · · · · · · · · · · · | | | Θ<sub>[A</sub> is specified for worst case mounting conditions, i.e., Θ<sub>[A</sub> is specified for device in socket for CerDIP, P-DIP, and LCC packages; Θ<sub>[A</sub> is specified for device soldered to printed circuit board for SOL and PLCC packages. - Do not apply voltages higher than V<sub>DD</sub> or less than GND potential on any terminal except V<sub>REF</sub> (Pin 17) and R<sub>FB</sub> (Pin 18). The digital control inputs are zener protected; however, permanent damage - Ine digital control inputs are zener protected; however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. Use proper antistatic handling procedures. Absolute Maximum Ratings apply to both packaged devices and DICE. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. **ELECTRICAL CHARACTERISTICS** at $V_{DD}$ = +15V, $V_{REF}$ = +10V, $V_{OUT}$ 1 = $V_{OUT}$ 2 = 0V; $T_A$ = -55°C to +125°C apply for PM-7541AAX/BX/ARC/BRC; $T_A$ = -40°C to +85°C apply for PM-7541AEX/FX/FP/FPC/FS; and $T_A$ = 0°C to +70°C apply for PM-7541AGP, unless otherwise noted. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|------------------|--------| | STATIC ACCURACY | | | | | | | | Resolution | N | | 12 | - | _ | LSB | | Nonlinearity<br>(Note 1) | INL | | | _ | ±1/2 | LSB | | Differential Nonlinearity<br>(Note 2) | DNL | PM-7541AA/E/G<br>PM-7541AB/F | | _ | ±1/2<br>±1 | LSB | | Gain Error<br>(Note 3) | G <sub>FSE</sub> | T <sub>A</sub> = +25°C<br>PM-7541AA/E/G<br>PM-7541AB/F<br>T <sub>A</sub> = Full Temp. Range<br>PM-7541AA/E/G<br>PM-7541AB/F | _<br>_<br>_ | _<br>_<br>_ | 1<br>2<br>2<br>3 | LSB | | Gain Tempco<br>(\(\Delta\)Gain/\(\Delta\)Temp.)<br>(Note 6) | TC <sub>GFS</sub> | | _ | ±2 | ±5 | ppm/°C | | Power Supply Rejection Ratio (ΔGain/ΔV <sub>DD</sub> ) | PSRR | ΔV <sub>DD</sub> = ±5%<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | _<br>_<br>_ | - | ±0.001<br>±0.002 | %/% | | Output Leakage Current<br>(Notes 4, 5) | ſ <sub>LK</sub> G | T <sub>A</sub> = +25°C<br>PM-7541AA/B/E/F/G<br>T <sub>A</sub> = Full Temp. Range<br>PM-7541AA/B<br>PM-7541AE/F/G | - | -<br><u>-</u> | 5<br>100<br>10 | nA | | Zero Scale Error<br>(Notes 12, 13) | ZSE | T <sub>A</sub> = +25°C<br>PM-7541AA/B/E/G<br>T <sub>A</sub> = Full Temp. Range<br>PM-7541AA/B<br>PM-7541AE/F/G | _<br>_<br>_ | 0.002<br>0.05<br>0.01 | - | LSB | | REFERENCE INPUTS | , | | | | | | | Input Resistance<br>(Note 9) | R <sub>REF</sub> | | 7 | 11 | 15 | kΩ | PM-7541A ELECTRICAL CHARACTERISTICS at $V_{DD}$ = +15V, $V_{REF}$ = +10V, $V_{OUT}$ 1 = $V_{OUT}$ 2 = 0V; $T_A$ = -55°C to +125°C apply for PM-7541AAX/BX/ARC/BRC; $T_A$ = -40°C to +85°C apply for PM-7541AEX/FX/FP/FPC/FS; and $T_A$ = 0°C to +70°C apply for PM-7541AGP, unless otherwise noted. *Continued* | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------|-------------|----------|------------|-------------------| | POWER SUPPLY | | | | | | | | V <sub>DD</sub> Range | V <sub>DO</sub> | Accuracy is not guaranteed over this range | +5 | 15 | +17 | V | | | | Digital Inputs = V <sub>IH</sub> or V <sub>IL</sub> | _ | | 2 | mA | | Supply Current | I <sub>DD</sub> | Digital Inputs = 0V or V <sub>DD</sub> T <sub>A</sub> = +25°C T <sub>A</sub> = Full Temp. Range | <u>-</u> | | 100<br>100 | μΑ | | DIGITAL INPUTS | | | | | | | | Digital Input High | V <sub>IH</sub> | | 2.4 | _ | | | | Digital Input Low | V <sub>IL</sub> | | _ | | 0.8 | V | | Input Leakage Current<br>(Note 10) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to +15V | _ | | ±1 | μĀ | | Input Capacitance<br>(Note 6) | C <sub>IN</sub> | V <sub>IN</sub> = 0V | _ | | 8 | pF | | DYNAMIC PERFORMANCE | | | | | | | | Propagation Delay<br>(Notes 6, 7) | t <sub>PD</sub> | From Digital Input Change to 90% of Final Analog Output $T_A = +25^{\circ}C$ | _ | 100 | 150 | ns | | Output Current Settling Time<br>(Notes 6, 7, 8) | t <sub>S</sub> | To ±1/2 LSB (±0.01% of Full Scale Range) T <sub>A</sub> = +25°C | _ | 0.6 | 1 | μѕ | | Feedthrough Error<br>(V <sub>REF</sub> to I <sub>OUT</sub> )<br>(Note 6) | FT | $V_{REF} = 20V_{\rho-\rho}$ @ f = 10kHz<br>Alf Digital Inputs Low<br>$T_A = +25^{\circ}C$ | _ | 2 | 5 | mV <sub>p~p</sub> | | Digital to Analog Glitch Energy<br>(Notes 6, 11) | Q | T <sub>A</sub> = +25°C | <del></del> | 700 | 1000 | nVs | | ANALOG OUTPUTS | | | | | | | | Output Capacitance | C <sub>OUT 1</sub> | Digital Inputs = V <sub>IH</sub> | _ | 85<br>30 | 120<br>50 | pF | | (Note 6) | C <sub>OUT 2</sub> | Digital Inputs ≃ V <sub>IL</sub> | _ | 30<br>85 | 50<br>120 | þг | ## NOTES: - 1, ±1/2 LSB = ±0.012% of Full Scale. 2. All grades are monotonic to 12-bits over temperature. - 3. Using internal feedback resistor. - Applies to I<sub>OUT i</sub>; digital inputs = V<sub>IL</sub>. Specification also applies for I<sub>OUT 2</sub> with all digital inputs = V<sub>IH</sub>. Guaranteed by design and not tested. - 7. $I_{OUT}$ Load = 100 $\Omega$ , $C_{EXT}$ = 13pF, digital inputs = 0V to $V_{DD}$ or $V_{DD}$ to 0V. - Extrapolated to 1/2 LSB: t<sub>3</sub> = Propagation Delay (t<sub>PD</sub>) + 9r, where r = measured first time constant of the final RC decay. Absolute temperature coefficient is approximately +50 ppm/°C. - No Source temperature occention in a sproximately +50 ppm/10. Digital inputs are CMOS gates; I<sub>IN</sub> is typically 1nA at +25°C. 11. V<sub>REF</sub> = 0V, all digital inputs = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. 12. V<sub>REF</sub> = +10V, all digital inputs = 0V. 13. Calculated from: I<sub>ZSE</sub>(in LSBs) = R<sub>REF</sub>(4096)I<sub>LKG</sub> V<sub>REF</sub> لا الز # PM-7541A ## **DICE CHARACTERISTICS** T-51-09-12 - 1. CURRENT OUTPUT 1 2. CURRENT OUTPUT 2 - GROUND - 3. GROUND 4. DIGITAL INPUT (BIT 1) (MOST SIGNIFICANT BIT) 5. DIGITAL INPUT (BIT 2) 6. DIGITAL INPUT (BIT 3) 7. DIGITAL INPUT (BIT 4) 8. DIGITAL INPUT (BIT 5) 6. DIGITAL INPUT (BIT 5) 6. DIGITAL INPUT (BIT 6) - DIGITAL INPUT (BIT 6) DIGITAL INPUT (BIT 7) DIGITAL INPUT (BIT 7) DIGITAL INPUT (BIT 8) DIGITAL INPUT (BIT 9) DIGITAL INPUT (BIT 10) - 14. DIGITAL INPUT (BIT 11) - 15. DIGITAL INPUT (BIT 12) (LEAST SIGNIFICANT BIT) - 16. POSITIVE POWER SUPPLY - 17. REFERENCE INPUT VOLTAGE - 18. INTERNAL FEEDBACK RESISTOR WAFER TEST LIMITS at $V_{DD} = +15V$ , $V_{REF} = +10V$ , AGND = DGND = 0V, $V_{OUT \ 1} = V_{OUT \ 2} = 0V$ , $T_A = +25^{\circ}$ C, | | | | OOIL A | | |----------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------| | PARAMETER . | SYMBOL | CONDITIONS | PM-7541AG | UNITS | | STATIC ACCURACY | | | | | | Resolution | N | | 12 | Bits MIN | | Nonlinearity | INL | ······································ | ±1/2 | LSB MAX | | Differential Nonlinearity | DNL | | ±1 | LSB MAX | | Gain Error<br>(Note 1) | G <sub>FSE</sub> | | ±1 | LSB MAX | | Power Supply Rejection | PSRR | ΔV <sub>DD</sub> = ±5% | ±0.001 | %/% MAX | | Output Leakage Current (I <sub>OUT 1</sub> )<br>(Note 2) | I <sub>LKG</sub> | Digital Inputs = V <sub>IL</sub> | ±5 | ná MAX | | REFERENCE INPUT | | | | <u> </u> | | Input Resistance | R <sub>REF</sub> | | 7/15 | kΩ MIN/MAX | | DIGITAL INPUTS | | | | | | Digital Input High | V <sub>IH</sub> | | 2.4 | V MIN | | Digital Input Low | V <sub>IL</sub> | | 0.8 | V MAX | | Input Leakage Current | l <sub>IL</sub> | V <sub>IN</sub> = 0 to 15V | ±1 | μA MAX | | POWER SUPPLY | | | | • • • • • • • • • • • • • • • • • • • • | | Supply Current | I <sub>DD</sub> | Digital Inputs = V <sub>IH</sub> or V <sub>IL</sub><br>Digital Inputs = 0V or V <sub>DD</sub> | 2<br>100 | mA MAX<br>μA MAX | | NOTES: | | | | | #### NOTES: 2. Specification also applies for I<sub>OUT 2</sub> but all Digital Inputs = V<sub>IH</sub>. Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. <sup>1.</sup> Using internal feedback resistor. PM-7541A ## TYPICAL PERFORMANCE CHARACTERISTICS #### TYPICAL PERFORMANCE CHARACTERISTICS ## SPECIFICATION DEFINITIONS #### RESOLUTION The resolution of a DAC is the number of states (2n) that the full-scale range (FSR) is divided (or resolved) into, where "n" is equal to the number of bits. ### **SETTLING TIME** Time required for the analog output of the DAC to settle to within 1/2 LSB of its final value for a given digital input stimulus: i.e., zero to full scale. Ratio of the DAC's external operational amplifier output voltage to the V<sub>REF</sub> input voltage when all digital inputs are HIGH. #### **FEEDTHROUGH ERROR** Error caused by capacitive coupling from V<sub>REE</sub> to output with all switches OFF. #### **OUTPUT CAPACITANCE** Capacitance from I<sub>OUT 1</sub> or I<sub>OUT 2</sub> terminals to ground. ### **OUTPUT LEAKAGE CURRENT** Current which appears on $I_{OUT\,1}$ terminal with all digital inputs LOW, or on lour 2 terminal when all inputs are HIGH. ## **CIRCUIT DESCRIPTION** #### **GENERAL CIRCUIT INFORMATION** The PM-7541A is a 12-bit multiplying D/A converter consisting of a highly-stable, silicon-chrome, thin film, R-2R resistor ladder network and twelve pairs of NMOS current steering switches on a monolithic chip. Most applications require the addition of a voltage or current reference and an output operational amplifier. A simplified circuit of the PM-7541A is shown in Figure 1. The R-2R inverted ladder binarily divides the input currents that are switched between I<sub>OUT 1</sub> and I<sub>OUT 2</sub> bus lines. This switching allows a constant current to be maintained in each ladder leg independent of the input code. The design includes a matching switch in series with the feedback (RFB) and terminating resistors. These switches (Figure 1) provide improved gain and linearity performance over the operating temperature range. FIGURE 1: Simplified DAC Circuit One of the twelve CMOS switches is shown in Figure 2. The digital input stage, devices 1, 2, and 3, drives the two inverters, devices 4, 5, 6, and 7; these inverters in turn drive the two output current steering switches, devices 8 and 9. Devices 1, 2, and 3 are designed such that the digital control inputs are DTL, TTL. and CMOS compatible over the full military temperature range. The twelve output current-steering switches are in series with the R-2R resistor ladder, and therefore, can introduce bit errors. It is essential then, that the switch "ON" resistance be binarily scaled so that the voltage drop across each switch remains constant. If. for example, switch 1 of Figure 1 were designed with an "ON" resistance of 10 ohms, switch 2 for 20 ohms, etc., then with a 10 volt reference input, the current through switch 1 is 0.5mA, switch 2 is 0.25mA, etc., a constant 5mV drop will then be maintained across each switch. PM-7541A T-51-09-12 FIGURE 2: CMOS Switch To further insure accuracy across the full temperature range, permanently "ON" MOS switches are included in series with the feedback resistor and the R-2R ladder's terminating resistor. These series switches are equivalently scaled to two times switch 1 (MSB) and to switch 12 (LSB) respectively to maintain constant relative voltage drops with varying temperature. During any testing of the resistor ladder or $R_{\text{FEEDBACK}}$ (such as incoming inspection), $V_{\text{DD}}$ must be present to turn "ON" these series switches. #### **ESD PROTECTION** In the design of the PM-7541A's data inputs, ESD resistance has been incorporated through careful layout and the inclusion of input protection circuitry. Figure 2 shows the input protection diodes. High voltage static charges applied to the digital inputs are shunted to the supply and ground rails through forward biased diodes. These protection diodes clamp the inputs well below dangerous levels during static discharge conditions. #### **EQUIVALENT CIRCUIT ANALYSIS** Figures 3 and 4 show the equivalent circuits for all digital inputs LOW and HIGH respectively. The reference current is switched to IOUT 2 when all inputs are LOW and IOUT 1 when inputs are HIGH. The I<sub>LEAKAGE</sub> current source is the combination of surface and junction leakages to the substrate; the 1/4096 current source represents the constant 1-bit current drain through the ladder terminating resistor. The output capacitance is dependent upon the digital input code, and is therefore varied between the low and high values. FIGURE 3: PM-7541A Equivalent Circuit (All Inputs LOW) FIGURE 4: PM-7541A Equivalent Circuit (All Digital Inputs HIGH) #### **DYNAMIC PERFORMANCE** #### **OUTPUT IMPEDANCE** The output resistance, as in the case of the output capacitance, varies with the digital input code. This resistance, looking back into the $I_{OUT 1}$ terminal, may be between $10k\Omega$ (the feedback resistor alone when all digital inputs are low) and $7.5k\Omega$ (the feedback resistor in parallel with approximately $30k\Omega$ of the R-2R ladder network resistance when any single bit logic is high). Static accuracy and dynamic performance will be affected by these variations. The gain and phase stability of the output amplifier, board layout, and power supply decoupling will all affect the dynamic performance of the PM-7541A. The use of a compensation capacitor may be required when highspeed operational amplifiers are used. It may be connected across the amplifiers feedback resistor to provide the necessary phase compensation to critically damp the output. The considerations when using high-speed amplifiers are: - 1. Phase compensation (See Figures 5 and 6). - 2. Power supply decoupling at the device socket and use of proper grounding techniques. # PM-7541A FIGURE 5: Unipolar Binary Operation with High Accuracy Op Amp (2-Quadrant) T-51-09-12 FIGURE 6: Unipolar Binary Operation with Fast Output Op Amp (2-Quadrant) ## **BURN-IN CIRCUIT** PM-7541A ### APPLICATIONS INFORMATION #### **APPLICATION TIPS** Linearity depends upon the potential of $I_{OUT\,1}$ and $I_{OUT\,2}$ (pins 1 and 2) being exactly equal to GND (pin 3), in most applications, the DAC is connected to an external op amp with its noninverting input tied to ground, see Figures 5 and 6. The amplifier selected should have a low input bias current and low drift over temperature. The amplifier's input offset voltage should be nulled to less than $\pm 200 \mu V$ (less than 10% of 1 LSB). The operational amplifier's noninverting input should have a minimum resistance connection to ground; the usual bias current compensation resistor should not be used. This resistor can cause a variable offset voltage appearing as a varying output error. All grounded pins should tie to a common ground point, avoiding ground loops. The $V_{\rm DD}$ power supply should have a low noise level with no transients greater than +17V. Unused digital inputs must always be grounded or taken to $V_{DD}$ ; this will prevent noise from triggering the high impedance digital input resulting in output errors. It is also recommended that the used digital inputs be taken to ground or $V_{DD}$ via a high value (1M $\Omega$ ) resistor; this will prevent the accumulation of static charge if the PC card is disconnected from the system. Peak supply current flows as the digital inputs pass through the transition voltage. The supply current decreases as the input voltage approaches the supply rails ( $V_{DD}$ or DGND), i.e., rapidly slewing logic signals that settle very near the supply rails will minimize supply current. #### **OUTPUT AMPLIFIER CONSIDERATIONS** For low speed or static applications, AC specifications of the amplifier are not very critical. In high-speed applications, slew rate, settling time, open-loop gain, and gain/phase margin specifications of the amplifier should be selected for the desired performance. It has already been noted that an offset can be caused by including the usual bias current compensation resistor in the amplifier's noninverting input-terminal. This resistor should not be used. Instead, the amplifier should have a bias current which is low over the temperature range of interest. The static accuracy is affected by the variation in the DAC's output resistance. This variation is best illustrated by using the circuit of Figure 7 and the equation: Error Voltage = $$V_{OS} \left( 1 + \frac{R_{FB}}{R_O} \right)$$ where $R_O$ is a function of the digital code, and: $R_O\cong 10k\Omega \text{ for more than 4-bits of logic 1} \\ R_O\cong 30k\Omega \text{ for any single bit logic 1}$ #### FIGURE 7: Simplified Circuit Therefore, the offset gain varies as follows: $$\begin{split} &\text{At code 0011 1111 1111: V}_{\text{ERROR 1}} = \text{V}_{\text{OS}} \left( 1 + \frac{10 k \Omega}{10 k \Omega} \right) = 2 \text{ V}_{\text{OS}} \\ &\text{At code 0100 0000 0000: V}_{\text{ERROR 2}} = \text{V}_{\text{OS}} \left( 1 + \frac{10 k \Omega}{30 k \Omega} \right) = \frac{4}{3} \text{V}_{\text{OS}} \end{split}$$ The error difference is 2/3 Vos. Since one LSB has a weight (for $V_{REF}$ = +10V) of 2.5mV for the PM-7541A DAC, it is clearly important that $V_{OS}$ be minimized, either using the amplifier's nulling pins, an external nulling network, or by selection of an amplifier with inherently low $V_{OS}$ . Amplifiers with sufficiently low $V_{OS}$ include PMI's OP-77, OP-07, and OP-27. ## **APPLICATIONS** Figures 5, 6, and 8 show simple unipolar and bipolar circuits with their associated waveforms using the PM-7541A and two types of PMI output amplifiers. A small feedback capacitor should be used across the amplifier to help prevent overshoot and ringing when using high-speed op amps. Resistor R1 is used to trim for full scale. Low tempco (approximately 50ppm/°C) resistors or trimpots should be selected when gain adjustments are required. # PM-7541A # UNIPOLAR BINARY OPERATION (2-QUADRANT) The circuits of Figures 5 and 6 can be used either as a fixed reference D/A converter, or as an attenuator with an AC input voltage. In the fixed reference mode, the DAC provides an analog output voltage in the range of zero to plus or minus $V_{REF}$ , depending on $V_{REF}$ polarity. The reference input voltage can range between $-20\,V$ to $+20\,V$ ; this is due to the ability of $V_{REF}$ to exceed $V_{DD}$ , the limiting factor being the op amp's voltage range. Table 1 shows the code relationship for the circuit of Figures 5 and 6. $R_1$ can be omitted with a resulting maximum gain error of 0.02% of full scale. TABLE 1: Unipolar Binary Code Table | DIG<br>MSB | ITAL INPUT | | NOMINAL ANALOG OUTPUT (V <sub>OUT</sub> as shown in Figures 5 and 6) | |------------|------------|-----|----------------------------------------------------------------------| | 1111 | 1111 11 | 11 | $-V_{REF}\left(\frac{4095}{4096}\right)$ | | 1000 | 0000 00 | 01 | $-V_{REF}\left(\frac{2049}{4096}\right)$ | | 1000 | 0000 00 | 000 | $-V_{REF}\left(\frac{2048}{4096}\right) = -\frac{V_{REF}}{2}$ | | 0111 | 1111 11 | 11 | $-V_{REF}\left(\frac{2047}{4096}\right)$ | | 0000 | 0000 00 | 01 | $-V_{REF}\left(\frac{1}{4096}\right)$ | | 0000 | 0000 00 | 000 | $-V_{REF}\left(\frac{0}{4096}\right) = 0$ | #### NOTES: - 1. Nominal full scale for the circuits of Figures 5 and 6 is given by $FS = -V_{REF} \left( \frac{4095}{4096} \right).$ - 2. Nominal LSB magnitude for the circuits of Figures 5 and 6 is given by LSB = $V_{REF} \left( \frac{1}{4096} \right)$ or $V_{REF} \left( 2^{-n} \right)$ . ## **BIPOLAR BINARY OPERATION (4-QUADRANT)** Figure 8 shows a simple bipolar output circuit using the PM-7541A and a PMI OP-215 dual op amp. The circuit uses offset binary coding and a fixed DC voltage for $V_{\rm REF}$ . Digitally-controlled attenuation of an AC signal occurs when the signal is used as the signal source at $V_{\rm REF}$ . Negative output full-scale is adjusted by setting the digital inputs to all zeros and adjusting the value of the $V_{\rm IN}$ voltage or $R_{\rm S}$ . The zero-scale output voltage is adjusted while the digital inputs are set to 1000 0000 0000 by adjusting $R_{\rm 1}$ for a zero-output voltage (less than 10% of 1 LSB). Resistors $R_{\rm 3}$ , $R_{\rm 4}$ , and $R_{\rm 5}$ must be selected for matching and tracking in order to keep offset and full scale errors to a minimum. Resistors $R_{\rm 1}$ and $R_{\rm 2}$ temperature coefficients must be taken into account if they are used. $C_{\rm 1}$ phase compensation capacitor may not be needed and should be selected empirically. The digital input code versus analog output voltage is shown in Table 2. TABLE 2: Bipolar (Offset Binary) Code Table | DIC<br>MSB | ITAL INI | UT<br>LSB | NOMINAL ANALOG OUTPUT<br>(V <sub>OUT</sub> as shown in Figure 8) | | | |------------|----------|-----------|------------------------------------------------------------------|--|--| | 1111 | 1111 | 1111 | $+V_{REF}\left(\frac{2047}{2048}\right)$ | | | | 1000 | 0000 | 0001 | $+V_{REF}\left(\frac{1}{2048}\right)$ | | | | 1000 | 0000 | 0000 | 0 | | | | 1111 | 1111 | 1111 | $-V_{REF}\left(\frac{1}{2048}\right)$ | | | | 0000 | 0000 | 0001 | $-V_{REF}\left(\frac{2047}{2048}\right)$ | | | | 0000 | 0000 | 0000 | $-V_{REF} \left( \frac{2048}{2048} \right)$ | | | #### NOTES: - 1. Nominal full scale for the circuit of Figure 8 is given by $FS = V_{REF} \left( \frac{2047}{2048} \right).$ - 2. Nominal LSB magnitude for the circuit of Figure 8 is given by LSB = $V_{REF} \left( \frac{1}{2048} \right)$ . PM-7541A FIGURE 8: Bipolar Operation (4-Quadrant Multiplication) ## ANALOG/DIGITAL DIVISION The transfer function for the PM-7541A connected in the multiplying mode as shown in Figures 5 and 6 is: $$V_{O} = -V_{IN} \left( \frac{A_1}{2^1} + \frac{A_2}{2^2} + \frac{A_3}{2^3} + \dots + \frac{A_{12}}{2^{12}} \right)$$ where $A_x$ assumes a value of 1 for an "ON" bit and 0 for an "OFF" bit. The transfer function is modified when the DAC is connected in the feedback of an operational amplifier as shown in Figure 9. It now is: $$V_{O} = \left(\frac{-V_{IN}}{\frac{A_{1}}{2^{1}} + \frac{A_{2}}{2^{2}} + \frac{A_{3}}{2^{3}} + \dots \frac{A_{12}}{2^{12}}}\right)$$ The above transfer function is the division of an analog voltage (VREF) by a digital word. The amplifier goes to the rails with all bits "OFF" since division by zero is infinity. With all bits "ON," the gain is 1 ( $\pm 1$ LSB). The gain becomes 4096 with the LSB, bit 12, "ON." FIGURE 9: Analog/Digital Divider