## Am27S191/S191A/S191SA/PS191/PS191A Am27S291/S291A/S291SA/PS291/PS291A Advanced Micro Devices 16,384-Bit (2048x8) Bipolar PROM #### DISTINCTIVE CHARACTERISTICS - · Fast access time allows high system speed - 50% power savings on deselected parts enhances reliability through total system heat reduction (27PS devices) - Plug in replacement for industry standard product no board changes required - Platinum-Silicide fuses guarantee high reliability, fast programming and exceptionally high programming yields (typ > 98%) - Voltage and temperature compensated providing extremely flat AC performance over military range - Rapid recovery from power-down state provides minimum delay (27PS devices) #### **GENERAL DESCRIPTION** The Am27S191 (2048 words by 8 bits) is a Schottky TTL Programmable Read-Only Memory (PROM). This device has three-state outputs which are compatible with low-power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls, mapping functions, code conversion, or logic replacement. Easy word-depth expansion is facilitated by both active LOW $(\overline{G_1})$ and active HIGH $(G_2$ and $G_3)$ output enables. This device is also available in 300-mil, lateral center DIP (Am27S291). Additionally, this device is offered in a power-switched, three-state version (Am27PS191/Am27PS291). #### **BLOCK DIAGRAM** <sup>\*</sup>E nomenclature applies to the power-switched versions only (Am27PSXXX). #### PRODUCT SELECTOR GUIDE | Three-State<br>Part Number | | Am27S191SA,<br>Am27S291SA | | Am27S191A,<br>Am27S291A | | Am27S191,<br>Am27S291 | | Am27PS191A,<br>Am27PS291A | | Am27PS191,<br>Am27PS291 | | |-----------------------------|----|---------------------------|----|-------------------------|----|-----------------------|----|---------------------------|----|-------------------------|--| | Address Access<br>Time (ns) | 25 | 30 | 35 | 50 | 50 | 65 | 50 | 65 | 65 | 75 | | | Operating Range | С | М | С | М | С | М | С | М | С | м | | Publication # Rev. Amendment 02121 D /0 Issue Date: January 1989 ## CONNECTION DIAGRAMS Top View <sup>\*</sup>Also available in a 24-pin Flatpack. Pinout identical to DIPs. \*\*Also available in a 28-pin Square PLCC. Pinout identical to LCC. Note: Pin 1 is marked for orientation. ## LOGIC SYMBOL \*E nomenclature applies to the power-switched versions only (Am27PSXXX). ## **ORDERING INFORMATION** ### (Am27S191/27PS191) #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid ( | Valid Combinations | | | | | | | |------------|-----------------------|--|--|--|--|--|--| | AM27S191 | | | | | | | | | AM27S191A | PC, PCB, DC, DCB, | | | | | | | | AM27S191SA | LC, LCB, LC-S, LCB-S, | | | | | | | | AM27PS191 | | | | | | | | | AM27PS191A | 7 | | | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ## MILITARY ORDERING INFORMATION (Am27S191/27PS191) #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Combinations | | | | | |--------------------|---------------------------|--|--|--| | AM27S191 | | | | | | AM27S191A | 7 | | | | | AM27S191SA | /BJA, /BKA, /BUA,<br>/B3A | | | | | AM27PS191 | 7504 | | | | | AM27PS191A | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. ## **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### MILITARY BURN-IN Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. ## ORDERING INFORMATION ## (Am27S291/27PS291) #### Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range | Valid ( | Valid Combinations | | | | | |------------|--------------------|--|--|--|--| | AM27S291 | | | | | | | AM27S291A | 1 | | | | | | AM27S291SA | PC, PCB, DC, DCB | | | | | | AM27PS291 | | | | | | | AM27PS291A | | | | | | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ## MILITARY ORDERING INFORMATION #### (Am27S291/27PS291) #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Combinations | | | | | |--------------------|------|--|--|--| | AM27S291 | | | | | | AM27S291A | | | | | | AM27S291SA | /BLA | | | | | AM27PS291 | | | | | | AM27PS291A | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### Group A Tests Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### **MILITARY BURN-IN** Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. ## PIN DESCRIPTION ## A<sub>0</sub> - A<sub>10</sub> Address Inputs (Input) The 11-bit field presented at the address inputs selects one of 2048 memory locations to be read from. #### Q<sub>0</sub> - Q<sub>7</sub> Data Output Port (Output) The outputs whose state represents the data read from the selected memory locations. ## G1, G2, G3 Output Enable (input) Provides direct control of the Q-output buffers. Outputs disabled forces all open-collector outputs to an "OFF" state and all three-state outputs to a floating or high-impedance state. Disable = $$\overline{G_1} \cdot \underline{G_2} \cdot \underline{G_3}$$ = $G_1 + \overline{G_2} + \overline{G_3}$ ## V<sub>CC</sub> Device Power Supply Pin The most positive of the logic power supply pins. ## GND Device Power Supply Pin The most negative of the logic power supply pins. #### **FUNCTIONAL DESCRIPTION** #### **Notes on Power Switching** The Am27PS191 and Am27PS291 are power-switched devices. When the chip is selected, important internal currents increase from small idling or standby values to their larger selected values. This transition occurs very rapidly, meaning that access times from the powered-down state are only slightly slower than from the powered-up state. Deselected, ICC is reduced to less than half its full operating amount. Due to this unique feature, there are special considerations which should be followed in order to optimize performance: - 1. When the Am27PS191 and Am27PS291 are selected, a current surge is placed on the V<sub>CC</sub> supply due to the power-up feature. In order to minimize the effects of this current transient, it is recommended that a 0.1 µf ceramic capacitor be connected from pin 24 to pin 12 at each device. (See Figure 1.) - Address access time (TAVQV) can be optimized if a chip enable set-up time (TEVAV) of greater than 25ns is observed. Negative set-up times on chip enable (TEVAV < 0) should be avoided. (For typical and worse case characteristics, see Figures 2A and 2B.) ## ABSOLUTE MAXIMUM RATINGS | • • • • • • • • • • • • • • • • • • • • | | |-----------------------------------------|---------| | Storage Temperature65 to + | -150°C | | Ambient Temperature with | | | Power Applied55 to + | - 125°C | | Supply Voltage0.5 V to | + 7.0 V | | DC Voltage Applied to Outputs | | | (Except During Programming)0.5 V to +VC | C Max. | | DC Voltage Applied to Outputs | | | During Programming | 21 V | | Output Current into Outputs During | | | Programming (Max. Duration of 1 sec) 2 | 250 mA | | DC Input Voltage0.5 V to | +5.5 V | | DC Input Current30 mA to | +5 mA | | | | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices Ambient Temperature (T <sub>A</sub> ) | 0 to +75°C<br>V to +5.25 V | |---------------------------------------------------------------------------------------------------|-------------------------------| | Military (M) Devices* Case Temperature (T <sub>C</sub> ) Supply Voltage (V <sub>CC</sub> ) +4.5 | 55 to +125°C<br>5 V to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military product 100% tested at $T_C$ = +25°C, +125°C, and -55°C. # **DC CHARACTERISTICS** over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | | Min. | Тур. | Max. | Unit | |--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------------------------------|-------|------| | V <sub>OH</sub> (Note 1) | Output HiGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | 2.4 | | | _ v | | VOL | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | | | 0.50 | ٧ | | VIH | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs (Note 3) | | 2.0 | | | ٧ | | VIL | Input LOW Level | Guaranteed input logical LOW voltage for all inputs (Note 3) | | | | 0.8 | ٧ | | l <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V | | | | 0.250 | mA | | I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = V <sub>CC</sub> | | | <u>] </u> | 40 | μΑ | | -073 | Output Short-Circuit | VCC = Max., VOUT = 0.0 V | COM'L | -20 | | -90 | mA | | ISC | Current | (Note 1) | MIL | - 15 | | -90 | ,,,, | | Icc | Power Supply Current | All inputs = GND, V <sub>CC</sub> = Max. | | | 1 | 185 | mA. | | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA | | | | -1.2 | V | | <u> </u> | mpar stamp temp | V <sub>CC</sub> = Max. | Vo=Vcc | | | 40 | μА | | ICEX | Output Leakage Current | $V_{\overline{G1}} = 2.4 \text{ V}$ | V <sub>O</sub> = 0.4 V | | | -40 | μ., | | CiN | Input Capacitance | V <sub>IN</sub> = 2.0 V @ f = 1 MHz (Note 2)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 2.0 V @ f = 1 MHz (Note 2)<br>V <sub>CC</sub> = 5 V, T <sub>A</sub> = 25°C | | | 4.0 | | pF | | Cout | Output Capacitance | | | | 8.0 | | | Notes: 1. Not more than one output should be shorted at a time. Duration of the short-circuit test should not be more than one second. 2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. capacitance may be affected. 3. Vi<sub>L</sub> and Vi<sub>H</sub> are input conditions of output tests and are not themselves directly tested. Vi<sub>L</sub> and Vi<sub>H</sub> are absolute voltages with respect to 3. Vi<sub>L</sub> and Vi<sub>H</sub> are input conditions of output tests and or tester noise. Do not attempt to test these values without suitable equipment. ## SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) | Parameter<br>No. Symbol | 1 | Parameter | | Am27S Version | | Am27PS Version | | | |-------------------------|------------------------------------------------|---------------------------------------------------------------------------------|------|---------------|------|----------------|------|----| | | Parameter | | | COM'L | MIL | COM'L | MIL | | | | Description | Version | Max. | Max. | Max. | Max. | Unit | | | | | SA | 25 | 30 | | | | | | 1 | 1 TAVQV | Address Valid to Output Valid Access Time | Α | 35 | 50 | 50 | 65 | ns | | | | | STD | 50 | 65 | 65 | 75 | | | | TGVQZ | Delay from Output Enable Valid to Output Hi-Z | SA | 18 | 20 | | | ns | | 2 | 2 TEVQZ | | A | 25 | 30 | 25 | 30 | | | | | · | STD | 25 | 30 | 35 | | | | | TGVOV | | SA | 18 | 20 | | | | | 3 TEVQV | Delay from Output Enable Valid to Output Valid | A | 25 | 30 | 65 | 75 | ns | | | | | | STD | 25 | 30 | 80 | 90 | | | 4 | TAVQV1 | Power-Switched Address Valid to Output Valid Access Time (Am27PS Versions only) | Α | | | 65 | 75 | | | | | | STD | 1 | | 80 | 90 | ns | See also Switching Test Circuits. Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. 2. TGVQZ is measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels. 3. TAVQV is tested with 51 closed and C<sub>L</sub> =50 pF. 4. TGVQV is tested with C<sub>L</sub> = 50 pF to the 1.5 V level; S1 is open for high impedance to HIGH tests and closed for high impedance to LOW tests. TGVQZ is tested with C<sub>L</sub> = 5 pF. HIGH to high impedance tests are made with S1 open to an output voltage of steady state HIGH -0.5 V with S1 open; LOW-to-HIGH impedance tests are made to the steady state LOW +0.5 V level with S1 closed. \*Subgroups 7 and 8 apply to functional tests. ## SWITCHING TEST CIRCUIT # SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS