## Am29BL162C # 16 Megabit (1 M x 16-Bit) CMOS 3.0 Volt-only Burst Mode Flash Memory #### DISTINCTIVE CHARACTERISTICS - 32 words sequential with wrap around (linear 32), bottom boot - One 8 Kword, two 4 Kword, one 112 Kword, and seven 128 Kword sectors #### ■ Single power supply operation Regulated voltage range: 3.0 to 3.6 volt read and write operations and for compatibility with high performance 3.3 volt microprocessors #### ■ Read access times Burst access times as fast as 17 ns at industrial temperature range (18 ns at extended temperature range) Initial/random access times as fast as 65 ns #### ■ Alterable burst length via BAA# pin #### **■** Power dissipation (typical) - Burst Mode Read: 15 mA @ 25 MHz, 20 mA @ 33 MHz. 25 mA @ 40 MHz - Program/Erase: 20 mA - Standby mode, CMOS: 3 μA #### ■ 5 V-tolerant data, address, and control signals #### **■** Sector Protection - Implemented using in-system or via programming equipment - Temporary Sector Unprotect feature allows code changes in previously locked sectors #### **■** Unlock Bypass Program Command Reduces overall programming time when issuing multiple program command sequences #### **■** Embedded Algorithms - Embedded Erase algorithm automatically preprograms and erases the entire chip or any combination of designated sectors - Embedded Program algorithm automatically writes and verifies data at specified addresses #### Minimum 100,000 erase cycle guarantee per sector #### ■ 20-vear data retention #### ■ CFI (Common Flash Interface) compliant Provides device-specific information to the system, allowing host software to easily reconfigure for different Flash devices #### **■** Compatibility with JEDEC standards - Pinout and software compatible with singlepower supply Flash - Superior inadvertent write protection - Backward-compatible with AMD Am29LVxxx and Am29Fxxx flash memories: powers up in asynchronous mode for system boot, but can immediately be placed into burst mode #### ■ Data# Polling and toggle bits Provides a software method of detecting program or erase operation completion #### ■ Ready/Busy# pin (RY/BY#) Provides a hardware method of detecting program or erase cycle completion #### **■** Erase Suspend/Erase Resume Suspends an erase operation to read data from, or program data to, a sector that is not being erased, then resumes the erase operation #### ■ Hardware reset pin (RESET#) Hardware method to reset the device for reading array data #### ■ Package Option - 56-pin SSOP This Data Sheet states AMD's current specifications regarding the Products described herein. This Data Sheet may be revised by subsequent versions or modifications due to changes in technical specifications. Publication# 22142 Rev: F Amendment/+1 Issue Date: November 21, 2000 #### GENERAL DESCRIPTION The Am29BL162C is a 16 Mbit, 3.0 Volt-only burst mode Flash memory devices organized as 1,048,576 words. The device is offered in a 56-pin SSOP package. These devices are designed to be programmed in-system with the standard system 3.0-volt $V_{CC}$ supply. A 12.0-volt $V_{PP}$ or 5.0 $V_{CC}$ is not required for program or erase operations. The device can also be programmed in standard EPROM programmers. The device offers access times of 65, 70, 90, and 120 ns, allowing high speed microprocessors to operate without wait states. To eliminate bus contention the device has separate chip enable (CE#), write enable (WE#) and output enable (OE#) controls. #### **Burst Mode Features** The Am29BL162C offers a Linear Burst mode—a 32 word sequential burst with wrap around—in a bottom boot configuration only. This devices require additional control pins for **burst operations**: Load Burst Address (LBA#), Burst Address Advance (BAA#), and Clock (CLK). This implementation allows easy interface with minimal glue logic to a wide range of microprocessors/microcontrollers for high performance read operations. #### **AMD Flash Memory Features** Each device requires only a **single 3.0 volt power supply** for both read and write functions. Internally generated and regulated voltages are provided for the program and erase operations. The I/O and control signals are 5V tolerant. The device is entirely command set compatible with the **JEDEC single-power-supply Flash standard**. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine that controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the device is similar to reading from other Flash or EPROM devices. Device erasure occurs by executing the erase command sequence. This initiates the **Embedded Erase** algorithm—an internal algorithm that automatically preprograms the array (if it is not already programmed) before executing the erase operation. During erase, the device automatically times the erase pulse widths and verifies proper cell margin. The host system can detect whether a program or erase operation is complete by observing the RY/BY# pin, or by reading the DQ7 (Data# Polling) and DQ6 (toggle) **status bits**. After a program or erase cycle has been completed, the device is ready to read array data or accept another command. The **sector erase architecture** allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The device is fully erased when shipped from the factory. Hardware data protection measures include a low $V_{CC}$ detector that automatically inhibits write operations during power transitions. The hardware sector protection feature disables both program and erase operations in any combination of the sectors of memory. This can be achieved in-system or via programming equipment. The **Erase Suspend/Erase Resume** feature enables the user to put erase on hold for any period of time to read data from, or program data to, any sector that is not selected for erasure. True background erase can thus be achieved. The hardware RESET# pin terminates any operation in progress and resets the internal state machine to reading array data. The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the device, enabling the system microprocessor to read the boot-up firmware from the Flash memory. The device offers two power-saving features. When addresses have been stable for a specified amount of time, the device enters the **automatic sleep mode**. The system can also place the device into the **standby mode**. Power consumption is greatly reduced in both these modes. AMD's Flash technology combines years of Flash memory manufacturing experience to produce the highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a sector simultaneously via Fowler-Nordheim tunneling. The data is programmed using hot electron injection. ## **TABLE OF CONTENTS** | P | roduct Selector Guide | . 4 | |---|------------------------------------------------------------|---------| | | lock Diagram | | | | onnection Diagrams | | | | in Configuration | | | | rdering Information | | | | evice Bus Operations | | | _ | Table 1. Device Bus Operations | | | | Requirements for Reading Array Data Array in Asynchronous | | | | (Non-Burst) Mode | | | | Requirements for Reading Array Data in Synchronous | | | | (Burst) Mode | ۵ | | | Table 2. Burst Sequence Table | ى<br>10 | | | Burst Suspend/Burst Resume Operations | 10 | | | IND# End of Burst Indicator | 11 | | | Writing Commands/Command Sequences | | | | | | | | Program and Erase Operation Status | | | | Standby Mode | | | | Automatic Sleep Mode | | | | RESET#: Hardware Reset Pin | | | | Output Disable Mode | .12 | | | Table 3. Sector Address Table | | | | Autoselect Mode | | | | Table 4. Am29BL162C Autoselect Codes (High Voltage Method) | | | | Sector Protection/Unprotection | | | | Figure 1. In-System Sector Protect/Unprotect Algorithms | | | | Temporary Sector Unprotect | | | | Figure 2. Temporary Sector Unprotect Operation | | | | ardware Data Protection | | | | Low V <sub>CC</sub> Write Inhibit | | | | Write Pulse "Glitch" Protection | | | | Logical Inhibit | | | | Power-Up Write Inhibit | | | C | ommon Flash Memory Interface (CFI) | | | | Table 5. CFI Query Identification String | | | | Table 6. System Interface String | | | | Table 7. Device Geometry Definition | | | _ | Table 8. Primary Vendor-Specific Extended Query | | | | ommand Definitions | | | | Reading Array Data in Non-burst Mode | | | | Reading Array Data in Burst Mode | .18 | | | Figure 3. Burst Mode Read with 40 MHz CLK, 65 ns | | | | t <sub>IACC</sub> , 18 ns t <sub>BACC</sub> Parameters | . 19 | | | Figure 4. Burst Mode Read with 25 MHz CLK, 70 ns | 40 | | | t <sub>IACC</sub> , 24 ns t <sub>BACC</sub> Parameters | | | | Reset Command | | | | Autoselect Command Sequence | | | | Program Command Sequence | | | | Unlock Bypass Command Sequence | | | | Figure 5. Program Operation | | | | Chip Erase Command Sequence | | | | Sector Erase Command Sequence | | | | Erase Suspend/Erase Resume Commands | | | | Figure 6. Erase Operation | | | | Command Definitions | 23 | | | | | | Table 9. Am29BL162C Command Definitions | | |---------------------------------------------------------------------------------------------------------------------------|------| | Write Operation Status | | | DQ7: Data# Polling | | | Figure 7. Data# Polling Algorithm | | | RY/BY#: Ready/Busy# | | | DQ6: Toggle Bit I | | | DQ2: Toggle Bit II | | | Reading Toggle Bits DQ6/DQ2 | | | DQ5: Exceeded Timing Limits | | | DQ3: Sector Erase Timer | | | Figure 8. Toggle Bit Algorithm | | | Table 10. Write Operation Status | | | Absolute Maximum Ratings | | | Operating Ranges | | | DC Characteristics | 25 | | Figure 11. I <sub>CC1</sub> Current vs. Time (Showing Active and Automatic Sleep Currents) | 20 | | Figure 12. Typical I <sub>CC1</sub> vs. Frequency | | | Test Conditions | | | Figure 13. Test Setup | | | Table 11. Test Specifications | | | Key to Switching Waveforms | | | Figure 14. Input Waveforms and Measurement Levels | | | AC Characteristics | | | Figure 15. Conventional Read Operations Timings | | | Figure 16. Burst Mode Read | | | Hardware Reset (RESET#) | | | Figure 17. RESET# Timings | | | Erase/Program Operations | | | Figure 18. Program Operation Timings | | | Figure 19. Chip/Sector Erase Operation Timings | | | Figure 20. Data# Polling Timings (During Embedded Algorithms). Figure 21. Toggle Bit Timings (During Embedded Algorithms) | | | Figure 22. DQ2 vs. DQ6 for Erase and | 38 | | Erase Suspend Operations | 40 | | Figure 23. Temporary Sector Unprotect Timing Diagram | | | Figure 24. Sector Protect/Unprotect Timing Diagram | | | Alternate CE# Controlled Erase/Program Operations | | | Figure 25. Alternate CE# Controlled Write Operation Timings | 43 | | Erase and Programming Performance | 44 | | Latchup Characteristics | 44 | | SSOP Pin Capacitance | 44 | | Data Retention | 44 | | Physical Dimensions | | | SSO056—56-Pin Shrink Small Outline Package | . 45 | | Revision Summary | 46 | | Revision A (September 1998) | . 46 | | Revision B (December 1998) | . 46 | | Revision C (December 1998) | | | Revision D (May 17, 1999) | . 46 | | Revision D+1 (July 2, 1999) | . 46 | | Revision E (November 2, 1999) | | | Revision F (June 20, 2000) | . 47 | | Revision F+1 (November 21, 2000) | . 47 | #### **PRODUCT SELECTOR GUIDE** | Family Pa | art Number | Am29BL162C | | | | | | | | | |-----------|-----------------------------------------------------|------------|----|------|------|------|--|--|--|--| | Speed | Regulated Voltage Range: V <sub>CC</sub> =3.0–3.6 V | 65 | 5R | 70R | 90R | 120R | | | | | | Option | Temperature Range: Industrial (I), Extended (E) | ı | E | I, E | I, E | I, E | | | | | | Max acce | ss time, ns (t <sub>ACC</sub> ) | 65 | | 70 | 90 | 120 | | | | | | Max CE# | access time, ns (t <sub>CE</sub> ) | 6 | 55 | 70 | 90 | 120 | | | | | | Max burs | t access time, ns (t <sub>BACC</sub> ) | 17 18 24 | | | 26 | 26 | | | | | Note: See "AC Characteristics" for full specifications. #### **BLOCK DIAGRAM** #### **CONNECTION DIAGRAMS** #### **PIN CONFIGURATION** A0-A19 = 20 addresses DQ0-DQ15 = 16 data inputs/outputs CE# = Chip Enable Input. This signal shall be asynchronous relative to CLK for the burst mode. OE# = Output Enable Input. This signal shall be asynchronous relative to CLK for the burst mode. WE# = Write enable. This signal shall be asynchronous relative to CLK for the burst mode. V<sub>SS</sub> = Device ground NC = No connect. Pin not connected internally RY/BY# = Ready Busy output CLK = Clock Input that can be tied to the system or microprocessor clock and provides the fundamental timing and internal operating frequency. CLK latches input addresses in conjunction with LBA# input and increments the burst address with the BAA# input. LBA# = Load Burst Address input. Indicates that the valid address is present on the address inputs. LBA# Low at the rising edge of the clock latches the address on the address inputs into the burst mode Flash device. Data becomes available t<sub>PACC</sub> ns of initial access time after the rising edge of the same clock that latches the address. LBA# High indicates that the address is not valid BAA# = Burst Address Advance input. Increments the address during the burst mode operation BAA# Low enables the burst mode Flash device to read from the next word when gated with the rising edge of the clock. Data becomes available t<sub>BACC</sub> ns of burst access time after the rising edge of the clock BAA # High prevents the rising edge of the clock from advancing the data to the next word output. The output data remains unchanged. IND# Highest burst counter address reached. IND# is low when address bits A0–A4 are 11111. IND# is thus low at the end of a 32-word burst sequence (word Da+31) if the sequence began with address bits A0–A4 = 00000. For all other cases, IND# will be low at whichever address within the 32-word burst sequence that coincides with A0–A4 = 11111. RESET# = Hardware reset input **Note:** The address, data, and control signals (RY/BY#, LBA, BAA, IND, RESET, OE#, CE#, and WE#) are 5 V tolerant. #### **LOGIC SYMBOL** #### ORDERING INFORMATION #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. | Valid Combinations | | | | | | | | | |--------------------|--------|--|--|--|--|--|--|--| | Am29BL162CB-65R | ZI, ZE | | | | | | | | | Am29BL162CB-70R | ZI, ZE | | | | | | | | | Am29BL162CB-90R | ZI, ZE | | | | | | | | | Am29BL162CB-120R | ZI, ZE | | | | | | | | For information on full voltage range options (2.7–3.6 V), please contact AMD. #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. #### **DEVICE BUS OPERATIONS** This section describes the requirements and use of the device bus operations, which are initiated through the internal command register. The command register itself does not occupy any addressable memory location. The register is composed of latches that store the commands, along with the address and data information needed to execute the command. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. Table 1 lists the device bus operations, the inputs and control levels they require, and the resulting output. The following subsections describe each of these operations in further detail. Table 1. Device Bus Operations | Operation | CE# | OE# | WE# | RESET# | CLK | LBA# | BAA# | Addresses<br>(Note 1) | Data<br>(DQ0-DQ15) | |---------------------------------------------------------------------------|-------------------------|-----|-----|-------------------------|----------|------|------|----------------------------------------------|----------------------| | Read | L | L | Н | Н | Х | Х | Х | A <sub>IN</sub> | D <sub>OUT</sub> | | Write | L | Н | L | Н | Х | Х | Х | A <sub>IN</sub> | D <sub>IN</sub> | | Standby | V <sub>CC</sub> ± 0.3 V | Х | Х | V <sub>CC</sub> ± 0.3 V | Х | Х | Х | x | HIGH Z | | Output Disable | L | Н | Н | Н | Х | Х | Х | HIGH Z | HIGH Z | | Reset | Х | Х | Х | L | Х | Х | Х | Х | HIGH Z | | Sector Protect (Note 2) | L | Н | L | V <sub>ID</sub> | х | х | Х | Sector Address,<br>A6 = L, A1 = H,<br>A0 = L | D <sub>IN</sub> | | Sector Unprotect (Note 2) | L | Н | L | V <sub>ID</sub> | Х | х | Х | Sector Address,<br>A6 = H, A1 = H,<br>A0 = L | D <sub>IN</sub> | | Temporary Sector Unprotect | Х | Х | Х | V <sub>ID</sub> | Х | Х | Х | A <sub>IN</sub> | HIGH Z | | Burst Read Operations | | • | | | | | | | | | Load Starting Burst Address | L | Х | Н | Н | <u> </u> | L | Х | A <sub>IN</sub> | Х | | Advance burst to Next address (no data presented on the data bus | L | Н | Н | Н | | Н | L | Х | HIGH Z | | Advance burst to Next address (appropriate data presented on the data bus | L | L | Н | Н | | Н | L | х | Data Out<br>DQ0-DQ15 | | Terminate Current burst Read Cycle | Н | Х | Н | Н | | Х | Х | Х | HIGH Z | | Terminate Current burst Read Cycle;<br>Start New Burst Read Cycle | L | х | Н | Н | | L | Х | A <sub>IN</sub> | Х | | Burst Suspend: (All data is retained internally in the device) | L | Н | Н | Н | Х | Н | Н | х | HIGH Z | | Burst Resume: (Same data as burst suspend) | L | L | Н | Н | | Н | Н | Х | Data Out<br>DQ0-DQ15 | | Burst Resume: (Incremented data from burst Suspend) | L | L | Н | Н | | Н | L | Х | Data Out<br>DQ0-DQ15 | #### Legend: $L = Logic\ Low = V_{IL},\ H = Logic\ High = V_{IH},\ SA = Sector\ Address,\ X = Don't\ care.$ - 1. Addresses are A19:A0. - The sector protect and sector unprotect functions may also be implemented via programming equipment. See the "Sector Protection/Unprotection" section. ### Requirements for Reading Array Data Array in Asynchronous (Non-Burst) Mode To read array data from the outputs, the system must drive the CE# and OE# pins to $V_{IL}$ . CE# is the power control and selects the device. OE# is the output control and gates array data to the output pins. WE# should remain at $V_{IH}$ . Address access time ( $t_{ACC}$ ) is equal to the delay from stable addresses to valid output data. The chip enable access time ( $t_{CE}$ ) is the delay from the stable addresses and stable CE# to valid data at the output pins. The output enable access time is the delay from the falling edge of OE# to valid data at the output pins (assuming the addresses have been stable for at least $t_{ACC}$ – $t_{OE}$ time). The internal state machine is set for reading array data in the upon device power-up, or after a hardware reset. This ensures that no spurious alteration of the memory content occurs during the power transition. No command is necessary in this mode to obtain array data. Standard microprocessor read cycles that assert valid addresses on the device address inputs produce valid data on the device data outputs. The device remains enabled for read access until the command register contents are altered. See "Reading Array Data in Non-burst Mode" for more information. Refer to the AC Read Operations table for timing specifications and to Figure 15 for the timing diagram. I<sub>CC1</sub> in the DC Characteristics table represents the active current specification for reading array data. ## Requirements for Reading Array Data in Synchronous (Burst) Mode The device offers fast 32-word sequential burst reads and is used to support microprocessors that implement an instruction prefetch queue, as well as large data transfers during system configuration. Three additional pins—Load Burst Address (LBA#), Burst Address Advance (BAA#), and Clock (CLK)— allow easy interface with minimal glue logic to a wide range of microprocessors and microcontrollers. The device has Chip Enable (CE#), Write Enable (WE#), and Output Enable (OE#) inputs to control normal read and write operations. CE#, OE#, and WE# are asynchronous (relative to CLK). When the device is in asynchronous mode (after power-up or RESET# pulse), any signals on the CLK, LBA#, and BAA# inputs are ignored. The device operates as a conventional flash device, as described in the previous section. To enable burst mode operation, the system must issue the Burst Mode Enable command sequence (see Table 9). To disable burst mode operation, the system must issue the Burst Mode Disable command sequence. Asserting RESET# low or interrupting power to the device also causes the device to reset to the asynchronous read mode. Writing the reset command will not terminate the burst mode, however. Burst mode read is a synchronous operation tied to the rising edge of CLK. The microprocessor/microcontroller supplies the initial address only. The device automatically increments the address through the occurrence of the rising edge of the clock cycles in conjunction with asserting BAA# low. After the initial access, t<sub>IACC</sub>, data is available t<sub>BACC</sub> after the rising edge of CLK. The device outputs a continuous sequential word stream starting at the specified word address and wraps around when the end of the 5 bit counter is reached (11111). For example, if the initial address is xxxx0h, the data order will be 0-1-2-3.....28-29-30-31-0-1...; if the initial address is xxxx2h, the data order will be 2-3-4-5.....28-29-30-31-0-1-2-3...; and if the initial address is xxxx8h, the data order will be 8-9-10-11.....30-31-0-1-2-3-4-5-6-7-8-9.... See Table 2. Data will be repeated if more than 32 clocks are supplied. After the device has entered the burst mode, the Load Burst Address (LBA#) pin is asserted low for one clock period. Together with the rising edge of the CLK, the starting burst address is loaded into the internal Burst Address Counter. The first burst data is available after the initial access time ( $t_{ACC}$ ) from the rising edge of the CLK that loads the burst address. For subsequent burst data, an active Burst Address Advance (BAA#) and the rising edge of the CLK will increment the counter and supply the remaining data in the appropriate sequence in the specified burst access time ( $t_{BACC}$ ). The stream of data will be provided as long as the BAA# pin is asserted. A burst mode read operation is terminated using one of three methods. In the first method, CE# is asserted high. The device in this case remains in burst mode; asserting LBA# low terminates the previous burst read cycle and starts a new burst read cycle with the address that is currently valid. In the second method, the Burst Disable command sequence is written to the device. The device halts the burst operation and returns to the asynchronous mode. In the third method, RESET# is asserted low. All opertations are immediately terminated, and the device will revert to the asynchronous mode. Table 2. Burst Sequence Table | Startin | g Burst Add | Iress & Burs | t Address ( | Counter | | |---------|-------------|--------------|-------------|-------------------------------------------------|-----------------------------------------------| | A4 | А3 | A2 | A1 | A0 | Sequential | | 0 | 0 | 0 | 0 | 0 | 0-1-2-3-4-5-6-7-8-9-1027-28-29-30-31 | | 0 | 0 | 0 | 0 | 1 | 1-2-3-4-5-6-7-8-9-10-1128-29-30-31-0 | | 0 | 0 | 0 | 1 | 0 | 2-3-4-5-6-7-8-9-10-11-1228-29-30-31-0-1 | | 0 | 0 | 0 | 1 | 1 | 3-4-5-6-7-8-9-10-11-12-1329-30-31-0-1-2 | | 0 | 0 | 1 | 0 | 0 | 4-5-6-7-8-9-10-11-12-13-1429-30-31-0-1-2-3 | | 0 | 0 | 1 | 0 | 1 | 5-6-7-8-9-10-11-12-13-14-1530-31-0-1-2-3-4 | | 0 | 0 | 1 | 1 | 0 | 6-7-8-9-10-11-12-13-14-15-1631-0-1-2-3-4-5 | | 0 | 0 | 1 | 1 | 1 | 7-8-9-10-11-12-13-14-15-1631-0-1-2-3-4-5-6 | | 0 | 1 | 0 | 0 | 0 | 8-9-10-11-12-13-14-15-1631-0-1-2-3-4-5-6-7 | | 0 | 1 | 0 | 0 | 1 | 9-10-11-12-13-14-15-1631-0-1-2-3-4-5-6-7-8 | | 0 | 1 | 0 | 1 | 0 | 10-11-12-13-14-15-1631-0-1-2-3-4-5-6-7-8-9 | | 0 | 1 | 0 | 1 | 1 | 11-12-13-14-15-1631-0-1-2-3-4-5-6-7-8-9-10 | | 0 | 1 | 1 | 0 | 0 | 12-13-14-15-1631-0-1-2-3-4-5-6-7-8-9-10-11 | | 0 | 1 | 1 | 0 | 1 | 13-14-15-1631-0-1-2-3-4-5-6-7-8-9-10-11-12 | | 0 | 1 | 1 | 1 | 0 | 14-15-1631-0-1-2-3-4-5-6-7-8-9-10-11-12-13 | | 0 | 1 | 1 | 1 | 1 | 15-1631-0-1-2-3-4-5-6-7-8-9-10-11-12-13-14 | | 1 | 0 | 0 | 0 | 0 | 16-1731-0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | | 1 | 0 | 0 | 0 | 1 | 17-18-1931-0-1-2-3-4-513-14-15-16 | | 1 | 0 | 0 | 1 | 0 | 18-19-2031-0-1-2-3-4-513-14-15-16-17 | | 1 | 0 | 0 | 1 | 1 | 19-20-2131-0-1-2-3-4-513-14-15-16-17-18 | | 1 | 0 | 1 | 0 | 0 | 20-21-2231-0-1-2-3-4-514-15-16-17-18-19 | | 1 | 0 | 1 | 0 | 1 | 21-2231-0-1-2-3-4-515-16-17-18-19-20 | | 1 | 0 | 1 | 1 | 0 | 22-23-24-25-26-27-28-29-30-31-0-1-2-319-20-21 | | 1 | 0 | 1 | 1 | 1 | 23-24-25-26-27-28-29-30-31-0-1-2-319-20-21-22 | | 1 | 1 | 0 | 0 | 0 | 24-25-26-27-28-29-30-31-0-1-2-319-20-21-22-23 | | 1 | 1 | 0 | 0 | 1 | 25-26-27-28-29-30-31-0-1-2-319-20-21-22-23-24 | | 1 | 1 | 0 | 1 | 0 | 26-27-28-29-30-31-0-1-2-319-20-21-22-23-24-25 | | 1 | 1 | 0 | 1 | 1 | 27-28-29-30-31-0-1-2-319-20-21-22-23-24-25-26 | | 1 | 1 | 1 | 0 | 0 28-29-30-31-0-1-2-319-20-21-22-23-24-25-26-27 | | | 1 | 1 | 1 | 0 | 1 | 29-30-31-0-1-2-319-20-21-22-23-24-25-26-27-28 | | 1 | 1 | 1 | 1 | 0 | 30-31-0-1-2-319-20-21-22-23-24-25-26-27-28-29 | | 1 | 1 | 1 | 1 | 1 | 31-0-1-2-319-20-21-22-23-24-25-26-27-28-29-30 | - 1. When addresses reached (A4, A3, A2, A1, A0) = (1, 1, 1, 1, 1), IND# outputs low. This low signal indicates the end of the burst sequence. - 2. Burst Address Counter is counted by the rising edge of CLK. #### **Burst Suspend/Burst Resume Operations** The device offers Burst Suspend and Burst Resume operations. When both OE# and BAA# are taken high, the device removes ("suspends") the data from the outputs (because OE# is high), but "holds" the data internally. The device resumes burst operation when either OE# and/or BAA# is asserted low. Asserting the OE# only causes the device to present the same data that was held during the Burst Suspend operation. As long as BAA# is high, the device will continue to output that word of data. Asserting both OE# and BAA# low resumes the burst operation, and on the next rising edge of CLK, increments the counter and outputs the next word of data. #### **IND# End of Burst Indicator** The IND# output signal indicates that the burst address counter (A0–A4) has reached 11111, which corresponds to word 31 (see Table 2). IND# is thus low at the end of a 32-word burst sequence (word Da+31) if the sequence began with address bits A0–A4 = 00000. For all other cases, IND# will be low at whichever address within the 32-word burst sequence that coincides with A0–A4 = 11111. Note that the term "wrap around data" is defined as the repeated data that the device outputs after it has output all 32 words in the burst sequence. For example, in the first row of Table 2, the initial address is A0-A4 = 00000. Wrap around data would begin with the second occurrence of word 0 at the data outputs. #### Writing Commands/Command Sequences To write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive WE# and CE# to $V_{II}$ , and OE# to $V_{IH}$ . The device features an **Unlock Bypass** mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a word, instead of four. The "Program Command Sequence" section has details on programming data to the device using both standard and Unlock Bypass command sequences. An erase operation can erase one sector, multiple sectors, or the entire device. Table 3 indicates the address space that each sector occupies. A "sector address" consists of the address bits required to uniquely select a sector. The "Command Definitions" section has details on erasing a sector or the entire chip, or suspending/resuming the erase operation. After the system writes the autoselect command sequence, the device enters the autoselect mode. The system can then read autoselect codes from the internal register (which is separate from the memory array) on DQ7–DQ0. Standard read cycle timings apply in this mode. Refer to the "Autoselect Mode" and "Reset Command" sections for more information. I<sub>CC2</sub> in the DC Characteristics table represents the active current specification for the write mode. The "AC Characteristics" section contains timing specification tables and timing diagrams for write operations. #### **Program and Erase Operation Status** During an erase or program operation, the system may check the status of the operation by reading the status bits on DQ7–DQ0. Standard read cycle timings and $I_{CC}$ read specifications apply. Refer to "Write Operation Status" for more information, and to "AC Characteristics" for timing diagrams. #### **Standby Mode** When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# pins are both held at $V_{CC}\pm0.3~V.$ (Note that this is a more restricted voltage range than $V_{IH}.)$ If CE# and RESET# are held at $V_{IH},$ but not within $V_{CC}\pm0.3~V,$ the device will be in the standby mode, but the standby current will be greater. The device requires standard access time ( $t_{CE}$ ) for read access when the device is in either of these standby modes, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. In the DC Characteristics table, $I_{CC3}$ and $I_{CC4}$ represents the standby current specification. ## **Automatic Sleep Mode** The automatic sleep mode minimizes Flash device energy consumption. The device automatically enables this mode when addresses remain stable for $t_{ACC}$ + 30 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. $t_{CC4}$ in the DC Characteristics table represents the automatic sleep mode current specification. #### **RESET#: Hardware Reset Pin** The RESET# pin provides a hardware method of resetting the device to reading array data. When the system drives the RESET# pin to $V_{IL}$ for at least a period of $t_{RP}$ the device **immediately terminates** any operation in progress, tristates all data output pins, and ignores all read/write attempts for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity. Current is reduced for the duration of the RESET# pulse. When RESET# is held at $V_{SS}\pm0.3$ V, the device draws CMOS standby current ( $I_{CC4}$ ). If RESET# is held at $V_{IL}$ but not within $V_{SS}\pm0.3$ V, the standby current will be greater. The RESET# pin may be tied to the system reset circuitry. A system reset would thus also reset the Flash memory, enabling the system to read the boot-up firmware from the Flash memory. If RESET# is asserted during a program or erase operation, the RY/BY# pin remains a "0" (busy) until the inter- nal reset operation is complete, which requires a time of $t_{READY}$ (during Embedded Algorithms). The system can thus monitor RY/BY# to determine whether the reset operation is complete. If RESET# is asserted when a program or erase operation is not executing (RY/BY# pin is "1"), the reset operation is completed within a time of $t_{READY}$ (not during Embedded Algorithms). The system can read data $t_{RH}$ after the RESET# pin returns to $V_{IH}$ . Refer to the AC Characteristics tables for RESET# parameters and to Figure 17 for the timing diagram. #### **Output Disable Mode** When the OE# input is at $V_{IH}$ , output from the device is disabled. The output pins are placed in the high impedance state. Table 3. Sector Address Table | Sector | Sector Size | A19 | A18 | A17 | A16 | A15 | A14 | A13 | A12 | Address Range | |--------|-------------|-----|-----|-----|-----|-------------|-----|-----|-----|---------------| | SA0 | 8 Kwords | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | 00000h-01FFFh | | SA1 | 4 Kwords | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 02000h-02FFFh | | SA2 | 4 Kwords | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 03000h-03FFFh | | SA3 | 112 Kwords | 0 | 0 | 0 | | 00100–11111 | | | | 04000h-1FFFFh | | SA4 | 128 Kwords | 0 | 0 | 1 | Х | Х | Х | Х | Х | 20000h-3FFFFh | | SA5 | 128 Kwords | 0 | 1 | 0 | Х | Х | Х | Х | Х | 40000h-5FFFFh | | SA6 | 128 Kwords | 0 | 1 | 1 | Х | Х | Х | Х | Х | 60000h-7FFFFh | | SA7 | 128 Kwords | 1 | 0 | 0 | Х | Х | Х | Х | Х | 80000h-9FFFFh | | SA8 | 128 Kwords | 1 | 0 | 1 | Х | Х | Х | Х | Х | A0000h-BFFFFh | | SA9 | 128 Kwords | 1 | 1 | 0 | Х | Х | Х | Х | Х | C0000h-DFFFFh | | SA10 | 128 Kwords | 1 | 1 | 1 | Х | Х | Х | Х | Х | E0000h-FFFFFh | #### **Autoselect Mode** The autoselect mode provides manufacturer and device identification, and sector protection verification, through identifier codes output on DQ7–DQ0. This mode is primarily intended for programming equipment to automatically match a device to be programmed with its corresponding programming algorithm. However, the autoselect codes can also be accessed in-system through the command register. When using programming equipment, the autoselect mode requires $V_{\text{ID}}$ (11.5 V to 12.5 V) on address pin A9. Address pins A6, A1, and A0 must be as shown in Table 1. In addition, when verifying sector protection, the sector address must appear on the appropriate highest order address bits (see Table 3). Table 1 shows the remaining address bits that are don't care. When all necessary bits have been set as required, the programming equipment may then read the corresponding identifier code on DQ7-DQ0. To access the autoselect codes in-system, the host system can issue the autoselect command via the command register, as shown in Table 9. This method does not require $V_{\text{ID}}$ . See "Command Definitions" for details on using the autoselect mode. Table 4. Am29BL162C Autoselect Codes (High Voltage Method) | Description | CE# | OE# | WE# | A19<br>to<br>A12 | A11<br>to<br>A10 | A9 | A8<br>to<br>A7 | A6 | A5<br>to<br>A2 | <b>A</b> 1 | Α0 | DQ15 to<br>DQ0 | |--------------------------------------------------|-----|-----|-----|------------------|------------------|-----------------|----------------|----|----------------|------------|----|----------------------------------------------------| | Manufacturer ID: AMD | L | L | Н | Х | Х | $V_{\text{ID}}$ | Х | L | Х | L | L | 0001h | | Device ID:<br>Am29BL162CB<br>(Bottom Boot Block) | L | L | Н | х | х | V <sub>ID</sub> | Х | L | Х | L | Н | 2203h | | Sector Protection | | _ | Н | SA | Х | $V_{\text{ID}}$ | Х | L | Х | Η | L | 0001h (protected) | | Verification | L | L | П | SA | Х | $V_{\text{ID}}$ | Х | L | Х | Н | L | 0000h (unprotected) | | Burst Mode Status | L | L | Н | х | Х | V <sub>ID</sub> | х | L | х | Н | Н | 0000h<br>(non-burst mode)<br>0001h<br>(burst mode) | $L = Logic Low = V_{IL}$ , $H = Logic High = V_{IH}$ , SA = Sector Address, X = Don't care. Note: The autoselect codes may also be accessed in-system via command sequences. See Table 9. ## **Sector Protection/Unprotection** The hardware sector protection feature disables both program and erase operations in any sector. The hardware sector unprotection feature re-enables both program and erase operations in previously protected sectors. The device is shipped with all sectors unprotected. AMD offers the option of programming and protecting sectors at its factory prior to shipping the device through AMD's ExpressFlash™ Service. Contact an AMD representative for details. It is possible to determine whether a sector is protected or unprotected. See "Autoselect Mode" for details. Sector protection/unprotection can be implemented via two methods. The primary method requires $V_{\rm ID}$ on the RESET# pin only, and can be implemented either in-system or via programming equipment. Figure 2 shows the algorithms and Figure 24 shows the timing diagram. This method uses standard microprocessor bus cycle timing. For sector unprotect, all unprotected sectors must first be protected prior to the first sector unprotect write cycle. The alternate method intended only for programming equipment requires $V_{\text{ID}}$ on address pin A9 and OE#. This method is compatible with programmer routines written for earlier 3.0 volt-only AMD flash devices. Details on this method are provided in a supplement, publication number 22240. Contact an AMD representative to request a copy. Figure 1. In-System Sector Protect/Unprotect Algorithms #### **Temporary Sector Unprotect** This feature allows temporary unprotection of previously protected sectors to change data in-system. The Sector Unprotect mode is activated by setting the RE-SET# pin to $V_{\text{ID}}.$ During this mode, formerly protected sectors can be programmed or erased by selecting the sector addresses. Once $V_{\text{ID}}$ is removed from the RE-SET# pin, all the previously protected sectors are protected again. Figure 2 shows the algorithm, and Figure 23 shows the timing diagrams, for this feature. #### Notes: - 1. All protected sectors unprotected. - All previously protected sectors are protected once again. Figure 2. Temporary Sector Unprotect Operation #### HARDWARE DATA PROTECTION The command sequence requirement of unlock cycles for programming or erasing provides data protection against inadvertent writes (refer to Table 9 for command definitions). In addition, the following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during V<sub>CC</sub> power-up and power-down transitions, or from system noise. #### Low V<sub>CC</sub> Write Inhibit When $V_{CC}$ is less than $V_{LKO}$ , the device does not accept any write cycles. This protects data during $V_{CC}$ power-up and power-down. The command register and all internal program/erase circuits are disabled, and the device resets. Subsequent writes are ignored until $V_{CC}$ is greater than $V_{LKO}$ . The system must provide the proper signals to the control pins to prevent unintentional writes when $V_{CC}$ is greater than $V_{LKO}$ . #### Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle. #### **Logical Inhibit** Write cycles are inhibited by holding any one of OE# = $V_{IL}$ , CE# = $V_{IH}$ or WE# = $V_{IH}$ . To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one. #### **Power-Up Write Inhibit** If WE# = CE# = $V_{IL}$ and OE# = $V_{IH}$ during power up, the device does not accept commands on the rising edge of WE#. The internal state machine is automatically reset to reading array data on power-up. ## COMMON FLASH MEMORY INTERFACE (CFI) The Common Flash Interface (CFI) specification outlines device and host system software interrogation handshake, which allows specific vendor-specified software algorithms to be used for entire families of devices. Software support can then be device-independent, JEDEC ID-independent, and forward- and backward-compatible for the specified flash device families. Flash vendors can standardize their existing interfaces for long-term compatibility. This device enters the CFI Query mode when the system writes the CFI Query command, 98h, to address 55h, any time the device is ready to read array data. The system can read CFI information at the addresses given in Tables 5–8. To terminate reading CFI data, the system must write the reset command. The system can also write the CFI query command when the device is in the autoselect mode. The device enters the CFI query mode, and the system can read CFI data at the addresses given in Tables 5–8. The system must write the reset command to return the device to the autoselect mode. For further information, please refer to the CFI Specification and CFI Publication 100, available via the World Wide Web at http://www.amd.com/products/nvd/overview/cfi.html. Alternatively, contact an AMD representative for copies of these documents. To terminate reading CFI data, the system must write the reset command. Table 5. CFI Query Identification String | Addresses | Data | Description | |-------------------|-------------------------|--------------------------------------------------------------| | 10h<br>11h<br>12h | 0051h<br>0052h<br>0059h | Query Unique ASCII string "QRY" | | 13h<br>14h | 0002h<br>0000h | Primary OEM Command Set | | 15h<br>16h | 0040h<br>0000h | Address for Primary Extended Table | | 17h<br>18h | 0000h<br>0000h | Alternate OEM Command Set (00h = none exists) | | 19h<br>1Ah | 0000h<br>0000h | Address for Alternate OEM Extended Table (00h = none exists) | Table 6. System Interface String | Addresses | Data | Description | |-----------|-------|-------------------------------------------------------------------------------------| | 1Bh | 0027h | V <sub>CC</sub> Min. (write/erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Ch | 0036h | V <sub>CC</sub> Max. (write/erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Dh | 0000h | V <sub>PP</sub> Min. voltage (00h = no V <sub>PP</sub> pin present) | | 1Eh | 0000h | V <sub>PP</sub> Max. voltage (00h = no V <sub>PP</sub> pin present) | | 1Fh | 0004h | Typical timeout per single word write 2 <sup>N</sup> µs | | 20h | 0000h | Typical timeout for Min. size buffer write 2 <sup>N</sup> µs (00h = not supported) | | 21h | 000Ah | Typical timeout per individual block erase 2 <sup>N</sup> ms | | 22h | 0000h | Typical timeout for full chip erase 2 <sup>N</sup> ms (00h = not supported) | | 23h | 0005h | Max. timeout for word write 2 <sup>N</sup> times typical | | 24h | 0000h | Max. timeout for buffer write 2 <sup>N</sup> times typical | | 25h | 0004h | Max. timeout per individual block erase 2 <sup>N</sup> times typical | | 26h | 0000h | Max. timeout for full chip erase 2 <sup>N</sup> times typical (00h = not supported) | Table 7. Device Geometry Definition | Addresses | Data | Description | |--------------------------|----------------------------------|------------------------------------------------------------------------------------------| | 27h | 0015h | Device Size = 2 <sup>N</sup> byte | | 28h<br>29h | 0001h<br>0000h | Flash Device Interface description (refer to CFI publication 100) | | 2Ah<br>2Bh | 0000h<br>0000h | Max. number of bytes in multi-byte write = $2^N$ (00h = not supported) | | 2Ch | 0004h | Number of Erase Block Regions within device | | 2Dh<br>2Eh<br>2Fh<br>30h | 0000h<br>0000h<br>0040h<br>0000h | Erase Block Region 1 Information (refer to the CFI specification or CFI publication 100) | | 31h<br>32h<br>33h<br>34h | 0001h<br>0000h<br>0020h<br>0000h | Erase Block Region 2 Information | | 35h<br>36h<br>37h<br>38h | 0000h<br>0000h<br>0080h<br>0003h | Erase Block Region 3 Information | | 39h<br>3Ah<br>3Bh<br>3Ch | 0006h<br>0000h<br>0000h<br>0004h | Erase Block Region 4 Information | Table 8. Primary Vendor-Specific Extended Query | Addresses | Data | Description | | | | | | |-------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 40h<br>41h<br>42h | 0050h<br>0052h<br>0049h | Query-unique ASCII string "PRI" | | | | | | | 43h | 0031h | Major version number, ASCII | | | | | | | 44h | 0030h | Minor version number, ASCII | | | | | | | 45h | 0000h | Address Sensitive Unlock 0 = Required, 1 = Not Required | | | | | | | 46h | 0002h | Erase Suspend 0 = Not Supported, 1 = To Read Only, 2 = To Read & Write | | | | | | | 47h | 0001h | Sector Protect 0 = Not Supported, X = Number of sectors in per group | | | | | | | 48h | 0001h | Sector Temporary Unprotect<br>00 = Not Supported, 01 = Supported | | | | | | | 49h | 0004h | Sector Protect/Unprotect scheme | | | | | | | 4Ah | 0000h | Simultaneous Operation 00 = Not Supported, 01 = Supported | | | | | | | 4Bh | 0003h | Burst Mode Type 00 = Not Supported, 01 = 4 word Linear Burst, 02 = 8 Word linear Burst, 03 = 32 Word Linear Burst, 04 = 4 Word Interleave Burst | | | | | | | 4Ch | 0000h | Page Mode Type<br>00 = Not Supported, 01 = 4 Word Page, 02 = 8 Word Page | | | | | | #### COMMAND DEFINITIONS Writing specific address and data commands or sequences into the command register initiates device operations. Table 9 defines the valid register command sequences. Writing **incorrect address and data values** or writing them in the **improper sequence** resets the device to reading array data. All addresses are latched on the falling edge of WE# or CE#, whichever happens later. All data is latched on the rising edge of WE# or CE#, whichever happens first. Refer to the appropriate timing diagrams in the AC Characteristics section. #### **Reading Array Data in Non-burst Mode** The device is automatically set to reading array data after device power-up. No commands are required to retrieve data. The device is also ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the device enters the Erase Suspend mode. The system can read array data using the standard read timings, except that if it reads at an address within erase-suspended sectors, the device outputs status data. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See "Erase Suspend/Erase Resume Commands" for more information on this mode. The system *must* issue the reset command to re-enable the device for reading array data if DQ5 goes high, or while in the autoselect mode. See the "Reset Command" section, next. See also "Requirements for Reading Array Data Array in Asynchronous (Non-Burst) Mode" in the "Key to Switching Waveforms" section for more information. The Read Operations table provides the read parameters, and Figure 15 shows the timing diagram. #### **Reading Array Data in Burst Mode** The device powers up in the non-burst mode. To read array data in burst mode, the system must write the four-cycle Burst Mode Enable command sequence (see Table 9). The device then enters burst mode. In addition to asserting CE#, OE#, and WE# control signals, burst mode operation requires that the system provide appropriate LBA#, BAA#, and CLK signals. For successful burst mode reads, the following events must occur (refer to Figures 3 and 4 for this discussion): - The system asserts LBA# low, indicating to the device that a valid initial burst address is available on the address bus. LBA# must be kept low until at least the next rising edge of the CLK signal, upon which the device loads the initial burst address. - The system returns LBA# to a logic high. The device requires that the next rising edge of CLK occur with LBA# high for proper burst mode operation. Typically, the initial number of CLK cycles depends on the clock frequency and the rated speed of the device. - After the initial data has been read, the system asserts BAA# low to indicate it is ready to read the remaining burst read cycles. Each successive rising edge of the CLK signal then causes the flash device to increment the burst address and output sequential burst data. - 4. When the device outputs the last word of data in the 32-word burst mode read sequence, the device outputs a logic low on the IND# pin. This indicates to the system that the burst mode read sequence is complete. - 5. To exit the burst mode, the system must write the four-cycle Burst Mode Disable command sequence. The device will also exit the burst mode if powered down or if RESET# is asserted. The device will not exit the burst mode if the reset command is written. Figure 3. Burst Mode Read with 40 MHz CLK, 65 ns t<sub>IACC</sub>, 18 ns t<sub>BACC</sub> Parameters Figure 4. Burst Mode Read with 25 MHz CLK, 70 ns t<sub>IACC</sub>, 24 ns t<sub>BACC</sub> Parameters #### **Reset Command** Writing the reset command to the device resets the device to reading array data. Address bits are don't care for this command. The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the device to reading array data. Once erasure begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the device to reading array data (also applies to programming in Erase Suspend mode). Once programming begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command *must* be written to return to reading array data (also applies to autoselect during Erase Suspend). If DQ5 goes high during a program or erase operation, writing the reset command returns the device to reading array data (also applies during Erase Suspend). See "AC Characteristics" for parameters, and to Figure 17 for the timing diagram. #### **Autoselect Command Sequence** The autoselect command sequence allows the host system to access the manufacturer and devices codes, and determine whether or not a sector is protected. Table 9 shows the address and data requirements. This method is an alternative to that shown in Table 1, which is intended for PROM programmers and requires $V_{\text{ID}}$ on address bit A9. The autoselect command sequence is initiated by writing two unlock cycles, followed by the autoselect command. The device then enters the autoselect mode, and the system may read at any address any number of times, without initiating another command sequence. A read cycle at address 00h retrieves the manufacturer code. A read cycle at address 01h returns the device code. A read cycle containing a sector address (SA) and the address 02h in word mode returns 0001h if that sector is protected, or 0000h if it is unprotected. Refer to Table 3 for valid sector addresses. A read cycle at address 03h returns 0000h if the device is in asynchronous mode, or 0001h if in synchronous (burst) mode. The system must write the reset command to exit the autoselect mode and return to reading array data. #### **Program Command Sequence** Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is *not* required to provide further controls or timings. The device automatically generates the program pulses and verifies the programmed cell margin. Table 9 shows the address and data requirements for the program command sequence. When the Embedded Program algorithm is complete, the device then returns to reading array data and addresses are no longer latched. The system can determine the status of the program operation by using DQ7, DQ6, or RY/BY#. See "Write Operation Status" for information on these status bits. Any commands written to the device during the Embedded Program Algorithm are ignored. Note that a hardware reset immediately terminates the programming operation. Programming is allowed in any sequence and across sector boundaries. A bit cannot be programmed from a "0" back to a "1". Attempting to do so may halt the operation and set DQ5 to "1," or cause the Data# Polling algorithm to indicate the operation was successful. However, a succeeding read will show that the data is still "0". Only erase operations can convert a "0" to a "1". #### **Unlock Bypass Command Sequence** The unlock bypass feature allows the system to program words to the device faster than using the standard program command sequence. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. The device then enters the unlock bypass mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 9 shows the requirements for the command sequence. During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the data 90h; the second cycle the data 00h. Addresses are don't care for both cycles. The device then returns to reading array data. Figure 5 illustrates the algorithm for the program operation. See the Erase/Program Operations table in "AC Characteristics" for parameters, and to Figure 18 for timing diagrams. Note: See Table 9 for program command sequence. Figure 5. Program Operation #### **Chip Erase Command Sequence** Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does *not* require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 9 shows the address and data requirements for the chip erase command sequence. Any commands written to the chip during the Embedded Erase algorithm are ignored. Note that a **hardware reset** during the chip erase operation immediately terminates the operation. The Chip Erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. See "Write Operation Status" for information on these status bits. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. Figure 6 illustrates the algorithm for the erase operation. See the Erase/Program Operations tables in "AC Characteristics" for parameters, and to Figure 19 for timing diagrams. #### **Sector Erase Command Sequence** Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the address of the sector to be erased, and the sector erase command. Table 9 shows the address and data requirements for the sector erase command sequence. The device does *not* require the system to preprogram the memory prior to erase. The Embedded Erase algorithm automatically programs and verifies the sector for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. After the command sequence is written, a sector erase time-out of 50 µs begins. During the time-out period, additional sector addresses and sector erase commands may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than 50 µs, otherwise the last address and command might not be accepted, and erasure may begin. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. If the time between additional sector erase commands can be assumed to be less than 50 µs, the system need not monitor DQ3. Any command other than Sector Erase or Erase Suspend during the time-out period resets the device to reading array data. The system must rewrite the command sequence and any additional sector addresses and commands. The system can monitor DQ3 to determine if the sector erase timer has timed out. (See the "DQ3: Sector Erase Timer" section.) The time-out begins from the rising edge of the final WE# pulse in the command sequence. Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. Note that a **hardware reset** during the sector erase operation immediately terminates the operation. The Sector Erase command sequence should be reinitiated once the device has returned to reading array data, to ensure data integrity. When the Embedded Erase algorithm is complete, the device returns to reading array data and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7, DQ6, DQ2, or RY/BY#. (Refer to "Write Operation Status" for information on these status bits.) Figure 6 illustrates the algorithm for the erase operation. Refer to the Erase/Program Operations tables in the "AC Characteristics" section for parameters, and to Figure 19 for timing diagrams. #### **Erase Suspend/Erase Resume Commands** The Erase Suspend command allows the system to interrupt a sector erase operation and then read data from, or program data to, any sector not selected for erasure. This command is valid only during the sector erase operation, including the 50 µs time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. Writing the Erase Suspend command during the Sector Erase time-out immediately terminates the time-out period and suspends the erase operation. Addresses are "don't-cares" when writing the Erase Suspend command. When the Erase Suspend command is written during a sector erase operation, the device requires a maximum of 20 µs to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. After the erase operation has been suspended, the system can read array data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.) Normal read and write timings and command definitions apply. Reading at any address within erase-suspended sectors produces status data on DQ7–DQ0. The system can use DQ7, or DQ6 and DQ2 together, to determine if a sector is actively erasing or is erase-suspended. See "Write Operation Status" for information on these status bits. After an erase-suspended program operation is complete, the system can once again read array data within non-suspended sectors. The system can determine the status of the program operation using the DQ7 or DQ6 status bits, just as in the standard program oper- ation. See "Write Operation Status" for more information. The system may also write the autoselect command sequence when the device is in the Erase Suspend mode. The device allows reading autoselect codes even at addresses within erasing sectors, since the codes are not stored in the memory array. When the device exits the autoselect mode, the device reverts to the Erase Suspend mode, and is ready for another valid operation. See "Reset Command" for more information. The system must write the Erase Resume command (address bits are "don't care") to exit the erase suspend mode and continue the sector erase operation. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the device has resumed erasing. - 1. See Table 9 for erase command sequence. - 2. See "DQ3: Sector Erase Timer" for more information. Figure 6. Erase Operation #### **Command Definitions** Table 9. Am29BL162C Command Definitions | Command | | | | | | | Bus | Cycles | (Notes | 2–5) | | | | | |------------------------|--------------------------------|--------|------|------|------|------|------|--------|--------|------|------|------|------|------| | | Sequence | Cycles | Fir | st | Sec | ond | Th | ird | Fo | urth | Fif | th | Six | th | | | (Note 1) | S | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | Read | I (Note 6) | 1 | RA | RD | | | | | | | | | | | | Rese | et (Note 7) | 1 | XXX | F0 | | | | | | | | | | | | | Manufacturer ID | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X00 | 01 | | | | | | ರ 🦳 | Device ID, Bottom Boot Block | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X01 | 2203 | | | | | | Autoselect<br>(Note 8) | | 4 | EEE | ۸ ۸ | 244 | EE | EEE | 00 | (SA) | 0000 | | | | | | | Sector Protect Verify (Note 9) | 4 | 555 | AA | 2AA | 55 | 555 | 90 | X02 | 0001 | | | | | | | Duret Made Ctatus (Nate 40) | 4 | | ^ ^ | 2AA | | | | | 0000 | | | | | | | Burst Mode Status (Note 10) | 4 | 555 | AA | ZAA | 55 | 555 | 90 | X03 | 0001 | | | | | | CFI ( | Query (Note 11) | 1 | 55 | 98 | | | | | | | | | | | | Prog | ram | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | Unlo | ck Bypass | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | Unlo | ck Bypass Program (Note 12) | 2 | XXX | A0 | PA | PD | | | | | | | | | | Unlo | ck Bypass Reset (Note 13) | 2 | XXX | 90 | XXX | 00 | | | | | | | | | | Chip | Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | | Secto | or Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | SA | 30 | | Erase | e Suspend (Note 14) | 1 | XXX | B0 | | | | | | | | | | | | Erase | Erase Resume (Note 15) | | XXX | 30 | | | | | | | | | | | | Burst | Burst Mode | | | | | • | | | | | | | | | | Burst Mode Enable | | | 555 | AA | 2AA | 55 | 555 | C0 | XXX | 01 | | | | | | Burst | t Mode Disable | 4 | 555 | AA | 2AA | 55 | 555 | C0 | XXX | 00 | | | | | #### Legend: X = Don't care RA = Address of the memory location to be read. RD = Data read from location RA during read operation. PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later. PD = Data to be programmed at location PA. Data latches on the rising edge of WE# or CE# pulse, whichever happens first. SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A19–A12 uniquely select any sector. - 1. See Table 1 for description of bus operations. - 2. All values are in hexadecimal. - Except for the read cycle and the fourth cycle of the autoselect command sequence, all bus cycles are write cycles. - Data bits DQ15–DQ8 are don't cares for unlock and command cycles. - 5. Address bits A19–A11 are don't cares for unlock and command cycles, unless SA or PA required. - No unlock or command cycles required when reading array data. - The Reset command is required to return to reading array data when device is in the autoselect mode, or if DQ5 goes high (while the device is providing status data). - 8. The fourth cycle of the autoselect command sequence is a read cycle. - The data is 00h for an unprotected sector and 01h for a protected sector. See "Reset Command" for more information. - 10. The data is 00h if the device is in asynchronous mode and 01h if in synchronous (burst) mode. - 11. Command is valid when device is ready to read array data or when device is in autoselect mode. - 12. The Unlock Bypass command is required prior to the Unlock Bypass Program command. - 13. The Unlock Bypass Reset command is required to return to reading array data when the device is in the unlock bypass mode. - 14. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation. - The Erase Resume command is valid only during the Erase Suspend mode. #### WRITE OPERATION STATUS The device provides several bits to determine the status of a write operation: DQ2, DQ3, DQ5, DQ6, DQ7, and RY/BY#. Table 10 and the following subsections describe the functions of these bits. DQ7, RY/BY#, and DQ6 each offer a method for determining whether a program or erase operation is complete or in progress. These three bits are discussed first. #### **DQ7: Data# Polling** The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Algorithm is in progress or completed, or whether the device is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the program or erase command sequence. During the Embedded Program algorithm, the device outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector, Data# Polling on DQ7 is active for approximately 1 µs, then the device returns to reading array data. During the Embedded Erase algorithm, Data# Polling produces a "0" on DQ7. When the Embedded Erase algorithm is complete, or if the device enters the Erase Suspend mode, Data# Polling produces a "1" on DQ7. This is analogous to the complement/true datum output described for the Embedded Program algorithm: the erase function changes all the bits in a sector to "1"; prior to this, the device outputs the "complement," or "0." The system must provide an address within any of the sectors selected for erasure to read valid status information on DQ7. After an erase command sequence is written, if all sectors selected for erasing are protected, Data# Polling on DQ7 is active for approximately 100 $\mu$ s, then the device returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. When the system detects DQ7 has changed from the complement to true data, it can read valid data at DQ7–DQ0 on the *following* read cycles. This is because DQ7 may change asynchronously with DQ0–DQ6 while Output Enable (OE#) is asserted low. Figure 20, Data#Polling Timings (During Embedded Algorithms), in the "AC Characteristics" section illustrates this. Table 10 shows the outputs for Data# Polling on DQ7. Figure 7 shows the Data# Polling algorithm. - VA = Valid address for programming. During a sector erase operation, a valid address is an address within any sector selected for erasure. During chip erase, a valid address is any non-protected sector address. - DQ7 should be rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. Figure 7. Data# Polling Algorithm #### RY/BY#: Ready/Busy# The RY/BY# is a dedicated, open-drain output pin that indicates whether an Embedded Algorithm is in progress or complete. The RY/BY# status is valid after the rising edge of the final WE# pulse in the command sequence. Since RY/BY# is an open-drain output, several RY/BY# pins can be tied together in parallel with a pull-up resistor to $V_{CC}$ . (The RY/BY# pin is not available on the 44-pin SO package.) If the output is low (Busy), the device is actively erasing or programming. (This includes programming in the Erase Suspend mode.) If the output is high (Ready), the device is ready to read array data (including during the Erase Suspend mode), or is in the standby mode. Table 10 shows the outputs for RY/BY#. Figures 15, 17, 18 and 19 shows RY/BY# for read, reset, program, and erase operations, respectively. #### DQ6: Toggle Bit I Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address, and is valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out. During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. (The system may use either OE# or CE# to control the read cycles.) When the operation is complete, DQ6 stops toggling. After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately 100 $\mu$ s, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7 (see the subsection on "DQ7: Data# Polling"). If a program address falls within a protected sector, DQ6 toggles for approximately 1 µs after the program command sequence is written, then returns to reading array data. DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete. Table 10 shows the outputs for Toggle Bit I on DQ6. Figure 8 shows the toggle bit algorithm in flowchart form, and the section "Reading Toggle Bits DQ6/DQ2" explains the algorithm. Figure 21 in the "AC Characteristics" section shows the toggle bit timing diagrams. Figure 22 shows the differences between DQ2 and DQ6 in graphical form. See also the subsection on "DQ2: Toggle Bit II". #### DQ2: Toggle Bit II The "Toggle Bit II" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that have been selected for erasure. (The system may use either OE# or CE# to control the read cycles.) But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 10 to compare outputs for DQ2 and DQ6. Figure 8 shows the toggle bit algorithm in flowchart form, and the section "Reading Toggle Bits DQ6/DQ2" explains the algorithm. See also the DQ6: Toggle Bit I subsection. Figure 21 shows the toggle bit timing diagram. Figure 22 shows the differences between DQ2 and DQ6 in graphical form. #### Reading Toggle Bits DQ6/DQ2 Refer to Figure 8 for the following discussion. Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on DQ7–DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation (top of Figure 8). #### **DQ5: Exceeded Timing Limits** DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a "1." This is a failure condition that indicates the program or erase cycle was not successfully completed. The DQ5 failure condition may appear if the system tries to program a "1" to a location that is previously programmed to "0." **Only an erase operation can change a "0" back to a "1."** Under this condition, the device halts the operation, and when the operation has exceeded the timing limits, DQ5 produces a "1." Under both these conditions, the system must issue the reset command to return the device to reading array data. #### **DQ3: Sector Erase Timer** After writing a sector erase command sequence, the system may read DQ3 to determine whether or not an erase operation has begun. (The sector erase timer does not apply to the chip erase command.) If additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. When the time-out is complete, DQ3 switches from "0" to "1." The system may ignore DQ3 if the system can guarantee that the time between additional sector erase commands will always be less than $50~\mu s$ . See also the "Sector Erase Command Sequence" section. After the sector erase command sequence is written, the system should read the status on DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure the device has accepted the command sequence, and then read DQ3. If DQ3 is "1", the internally controlled erase cycle has begun; all further commands (other than Erase Suspend) are ignored until the erase operation is complete. If DQ3 is "0", the device will accept additional sector erase commands. To ensure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. Table 10 shows the outputs for DQ3. - 1. Read toggle bit twice to determine whether or not it is toggling. See text. - Recheck toggle bit because it may stop toggling as DQ5 changes to "1". See text. Figure 8. Toggle Bit Algorithm Table 10. Write Operation Status | | Operation | DQ7<br>(Note 2) | DQ6 | DQ5<br>(Note 1) | DQ3 | DQ2<br>(Note 2) | RY/BY# | |--------------------------|----------------------------------------------|-----------------|-----------|-----------------|------|-----------------|--------| | Standard<br>Mode | Embedded Program Algorithm | DQ7# | Toggle | 0 | N/A | No toggle | 0 | | | Embedded Erase Algorithm | 0 | Toggle | 0 | 1 | Toggle | 0 | | Erase<br>Suspend<br>Mode | Reading within Erase<br>Suspended Sector | 1 | No toggle | 0 | N/A | Toggle | 1 | | | Reading within Non-Erase<br>Suspended Sector | Data | Data | Data | Data | Data | 1 | | | Erase-Suspend-Program | DQ7# | Toggle | 0 | N/A | N/A | 0 | - 1. DQ5 switches to '1' when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits. See "DQ5: Exceeded Timing Limits" for more information. - 2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature Plastic Packages | |------------------------------------------------------| | Ambient Temperature with Power Applied65°C to +125°C | | Voltage with Respect to Ground | | V <sub>CC</sub> (Note 1) | | A9, OE#, and RESET# (Note 2)0.5 V to +13.0 V | | All other pins (Note 1)0.5 V to +5.5 V | | Output Short Circuit Current (Note 3) 200 mA | | Notes: | #### Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input at I/O pins may overshoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. See Figure 9. Maximum DC voltage on output and I/O pins is V<sub>CC</sub> + 0.5 V. During voltage transitions output pins may overshoot to V<sub>CC</sub> + 2.0 V for periods up to 20 ns. See Figure 10. - Minimum DC input voltage on pins A9, OE#, and RESET# is -0.5 V. During voltage transitions, A9, OE#, and RESET# may overshoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. See Figure 9. Maximum DC input voltage on pin A9 and OE# is +13.0 V which may overshoot to 14.0 V for periods up to 20 ns. - 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second. - 4. 4. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. Figure 9. Maximum Negative Overshoot Waveform Figure 10. Maximum Positive Overshoot Waveform #### **OPERATING RANGES** #### Industrial (I) Devices Ambient Temperature (T<sub>A</sub>) . . . . . . . . -40°C to +85°C #### **Extended (E) Devices** Ambient Temperature (T<sub>A</sub>) . . . . . . . -55°C to +125°C #### **V<sub>CC</sub> Supply Voltages** V<sub>CC</sub> for regulated voltage range.....3.0 V to 3.6 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS CMOS Compatible | Parameter | Description | Test Conditi | ons | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------|--------------------------------------------------------------|-----------------------|------------------------|-----|------|------| | I <sub>LI</sub> | Input Load Current | $V_{IN} = V_{SS}$ to 5.5 V,<br>$V_{CC} = V_{CC \text{ max}}$ | | | | ±1.0 | μA | | I <sub>LIT</sub> | A9 Input Load Current | $V_{CC} = V_{CC \text{ max}}; A9 =$ | 12.5 V | | | 35 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = V_{SS}$ to 5.5 V,<br>$V_{CC} = V_{CC max}$ | | | | ±1.0 | μA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Read Current (Notes 1, 2) | CE# = V <sub>IL,</sub> OE# = V <sub>II</sub> | | 9 | 16 | mA | | | I <sub>CC2</sub> | V <sub>CC</sub> Active Write Current (Notes 2, 3, 6) | CE# = V <sub>IL,</sub> OE# = V <sub>II</sub> | | 20 | 30 | mA | | | I <sub>CC3</sub> | V <sub>CC</sub> Standby Current (Note 2) | CE#, RESET# = V <sub>CC</sub> | ±0.3 V | | 3 | 10 | μΑ | | I <sub>CC4</sub> | V <sub>CC</sub> Standby Current During<br>Reset (Note 2) | RESET# = $V_{SS} \pm 0.3$ | · V | | 3 | 10 | μA | | | Automatic Sleep Mode | $V_{IH} = V_{CC} \pm 0.3 \text{ V};$ | OE# = V <sub>IH</sub> | | 3 | 10 | μA | | I <sub>CC5</sub> | (Notes 2, 4) | $V_{IL} = V_{SS} \pm 0.3 \text{ V}$ | OE# = V <sub>IL</sub> | | 8 | 20 | μA | | | | | 25 MHz | | 15 | 30 | mA | | I <sub>CC6</sub> | V <sub>CC</sub> Burst Mode Read Current (Notes 2, 5) | CE# = V <sub>IL,</sub><br>OE# = V <sub>IH</sub> | 33 MHz | | 20 | 35 | mA | | | ( | · · · · · · · · · · · · · · · · · · · | 40 MHz | | 25 | 40 | mA | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | | 0.7 x V <sub>CC</sub> | | 5.5 | V | | V <sub>ID</sub> | Voltage for Autoselect and<br>Temporary Sector Unprotect | V <sub>CC</sub> = 3.3 V | | 11.5 | | 12.5 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 4.0 mA, $V_{CC}$ = | V <sub>CC min</sub> | | | 0.45 | V | | V <sub>OH1</sub> | Outrot High Valence | $_{OH}$ = -2.0 mA, $V_{CC}$ = $V_{CC min}$ | | 0.85 x V <sub>CC</sub> | | | V | | V <sub>OH2</sub> | Output High Voltage | $I_{OH} = -100 \ \mu A, \ V_{CC}$ | = V <sub>CC min</sub> | V <sub>CC</sub> -0.4 | | | | | $V_{LKO}$ | Low V <sub>CC</sub> Lock-Out Voltage (Note 4) | | | 2.3 | | 2.5 | V | - 1. The $I_{CC}$ current listed is typically less than 2 mA/MHz, with OE# at $V_{IH}$ . Typical $V_{CC}$ is 3.0 V. - 2. Maximum $I_{CC}$ specifications are tested with $V_{CC} = V_{CC}$ max. - 3. $I_{CC}$ active while Embedded Erase or Embedded Program is in progress. - 4. Automatic sleep mode enables the low power mode when addresses remain stable for $t_{ACC}$ + 30 ns. Typical sleep mode current is 3 $\mu$ A. - 5. 32-word average. - 6. Not 100% tested. ## **DC CHARACTERISTICS (Continued)** #### **Zero Power Flash** Note: Addresses are switching at 1 MHz Figure 11. I<sub>CC1</sub> Current vs. Time (Showing Active and Automatic Sleep Currents) **Note:** $T = 25 \,^{\circ}C$ Figure 12. Typical I<sub>CC1</sub> vs. Frequency ## **TEST CONDITIONS** Figure 13. Test Setup Table 11. Test Specifications | Test Condition | 65R,<br>70R | 90R,<br>120R | Unit | | | | |---------------------------------------------------------------------|-------------|--------------|------|--|--|--| | Output Load | 1 TTL gate | | | | | | | Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 | 100 | pF | | | | | Input Rise and Fall Times | | 5 | | | | | | Input Pulse Levels | C | V | | | | | | Input timing measurement reference levels | | V | | | | | | Output timing measurement reference levels | | ٧ | | | | | ## **Key to Switching Waveforms** | WAVEFORM | INPUTS | OUTPUTS | |-------------------|----------------------------------|----------------------------------------------| | | | Steady | | | Ch | anging from H to L | | | Chi | anging from L to H | | | Don't Care, Any Change Permitted | Changing, State Unknown | | $\longrightarrow$ | Does Not Apply | Center Line is High Impedance State (High Z) | Figure 14. Input Waveforms and Measurement Levels ## **Read Operations** | Param | eter | | | | | | | eed Opti | | i | | |-------------------|------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------|-----|-----|----|----------|------|------|------| | | | | | | | 65R | | 70R | 90R | 120R | | | JEDEC | Std. | Description | | Test Set | up | I | Е | I, E | I, E | I, E | Unit | | t <sub>AVAV</sub> | t <sub>RC</sub> | Read Cycle Time (No | | Min | 6 | 5 | 70 | 90 | 120 | ns | | | t <sub>AVQV</sub> | t <sub>ACC</sub> | | | CE# = V <sub>IL</sub><br>OE# = V <sub>IL</sub> | Max | 65 | | 70 | 90 | 120 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Outpu | OE# = V <sub>IL</sub> | Max | 6 | 5 | 70 | 90 | 120 | ns | | | t <sub>GLQV</sub> | t <sub>OE</sub> | Output Enable to Outp | out Delay | | Max | 17 | 18 | 24 | 26 | 26 | ns | | t <sub>EHQZ</sub> | t <sub>DF</sub> | Chip Enable to Output<br>(Note 1) | t High Z | | Max | 17 | 18 | 24 | 26 | 26 | ns | | t <sub>GHQZ</sub> | t <sub>DF</sub> | Output Enable to Outp | out High Z (Note 1) | | Max | 20 | | 25 | 30 | 30 | ns | | | | Output Enchis | Read | | Min | | | 0 | | | ns | | t <sub>OEH</sub> | | Output Enable Hold Time (Note 1) Toggle and Data# Pollir | | | Min | | | 10 | | | ns | | t <sub>AXQX</sub> | t <sub>OH</sub> | | tput Hold Time From Addresses, CE# or :#, Whichever Occurs First (Note 1) Min 0 | | | | | ns | | | | - 1. Not 100% tested. - 2. See Figure 13 and Table 11 for test specifications ## **Burst Mode Read** | Paran | neter | | | Speed | Options | s and Tem | perature | Ranges | | |-------|-------------------|-----------------------------------------------------------------------|-----|-------|---------|-----------|----------|--------|------| | | | | | 65 | 5R | 70R | 90R | 120R | | | JEDEC | Std. | Description | | I | E | I, E | I, E | I, E | Unit | | | t <sub>IACC</sub> | Initial Access Time<br>LBA# Valid Clock to Output Delay<br>(See Note) | Max | 65 | | 70 | 90 | 120 | ns | | | t <sub>BACC</sub> | Burst Access Time<br>BAA# Valid Clock to Output Delay | Max | 17 | 18 | 24 | 26 | 26 | ns | | | t <sub>LBAS</sub> | LBA# Setup Time | Min | | | 6 | | | ns | | | t <sub>LBAH</sub> | LBA# Hold Time | Min | 2 | | | | ns | | | | t <sub>BAAS</sub> | BAA# Setup Time | Min | | | 6 | | | ns | | | t <sub>BAAH</sub> | BAA# Hold Time | Min | | | 2 | | | ns | | | t <sub>BDH</sub> | Data Hold Time from Next Clock Cycle | Max | | | 4 | | | ns | | | t <sub>ACS</sub> | Address Setup Time to CLK (See Note) | Min | | | 6 | | | ns | | | t <sub>ACH</sub> | Address Hold Time from CLK (See Note) | Min | | 2 | | | | ns | | | t <sub>OE</sub> | Output Enable to Output Valid | Max | 17 | 18 | 24 | 26 | 26 | ns | | | t <sub>OEZ</sub> | Output Enable to Output High Z | Max | 2 | 20 | | 30 | 30 | ns | | | t <sub>CEZ</sub> | Chip Enable to Output High Z | Min | 20 | | 25 | 30 | 30 | ns | | | t <sub>CES</sub> | CE# Setup Time to Clock | Min | | | 6 | - | - | ns | Note: Initial valid data will be output after second clock rising edge of LBA# assertion. Figure 15. Conventional Read Operations Timings Figure 16. Burst Mode Read 34 ## **Hardware Reset (RESET#)** | Parameter | | | | | | | |-----------|--------------------|-----------------------------------------------------------------------------|------------|-----|-------------------|------| | JEDEC | Std | Description | Test Setup | | All Speed Options | Unit | | | t <sub>READY</sub> | RESET# Pin Low (During Embedded Algorithms) to Read or Write (See Note) | | Max | 20 | μs | | | t <sub>READY</sub> | RESET# Pin Low (NOT During Embedded Algorithms) to Read or Write (See Note) | | Max | 500 | ns | | | t <sub>RP</sub> | RESET# Pulse Width | | Min | 500 | ns | | | t <sub>RH</sub> | RESET# High Time Before Read (See Note) | | Min | 50 | ns | | | t <sub>RPD</sub> | RESET# Low to Standby Mode | | Min | 20 | μs | | | t <sub>RB</sub> | RY/BY# Recovery Time | | Min | 0 | ns | Note: Not 100% tested. **Reset Timings during Embedded Algorithms** Figure 17. RESET# Timings ## **Erase/Program Operations** | Parar | neter | | | | Speed | Options | | | |--------------------|--------------------|-------------------------------------------------------|-----|-----|-------|---------|------|------| | JEDEC | Std | Description | | 65R | 70R | 90R | 120R | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time (Note 1) | Min | 65 | 70 | 90 | 120 | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | Min | | ( | ) | | ns | | t <sub>WLAX</sub> | t <sub>AH</sub> | Address Hold Time | Min | 45 | 45 | 45 | 50 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Setup Time | Min | 35 | 35 | 45 | 50 | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Data Hold Time | Min | | 0 | | | ns | | | t <sub>OES</sub> | Output Enable Setup Time | Min | 0 | | | | ns | | t <sub>GHWL</sub> | t <sub>GHWL</sub> | Read Recovery Time Before Write (OE# High to WE# Low) | Min | 0 | | | | ns | | t <sub>ELWL</sub> | t <sub>CS</sub> | CE# Setup Time | Min | | ( | ) | | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | CE# Hold Time | Min | | ( | ) | | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write Pulse Width | Min | 35 | 35 | 35 | 50 | ns | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Pulse Width High | Min | | 3 | 0 | | ns | | t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Programming Operation (Note 2) | Тур | | 9 | 9 | | μs | | t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2) | Тур | | 3 | | | sec | | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time (Note 1) | Min | 50 | | | μs | | | | t <sub>RB</sub> | Recovery Time from RY/BY# | Min | 0 | | | | ns | | | t <sub>BUSY</sub> | Program/Erase Valid to RY/BY# Delay | Min | | 9 | 0 | | ns | - 1. Not 100% tested. - 2. See the "Erase and Programming Performance" section for more information. **Note:** $PA = program \ address, PD = program \ data, D_{OUT}$ is the true data at the program address. Figure 18. Program Operation Timings Note: SA = sector address (for Sector Erase), VA = Valid Address for reading status data (see "Write Operation Status"). Figure 19. Chip/Sector Erase Operation Timings **Note:** VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle. Figure 20. Data# Polling Timings (During Embedded Algorithms) **Note:** VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array data read cycle. Figure 21. Toggle Bit Timings (During Embedded Algorithms) **Note:** The system may use CE# or OE# to toggle DQ2 and DQ6. DQ2 toggles only when read at an address within an erase-suspended sector. Figure 22. DQ2 vs. DQ6 for Erase and Erase Suspend Operations #### **Temporary Sector Unprotect** | Param | eter | | | | | |-------|-------------------|--------------------------------------------------|-----|-------------------|------| | JEDEC | Std. | Description | | All Speed Options | Unit | | | t <sub>VIDR</sub> | V <sub>ID</sub> Rise and Fall Time (See Note) | Min | 500 | ns | | | t <sub>RSP</sub> | RESET# Setup Time for Temporary Sector Unprotect | Min | 4 | μs | Note: Not 100% tested. Figure 23. Temporary Sector Unprotect Timing Diagram **Note:** For sector protect, A6 = 0, A1 = 1, A0 = 0. For sector unprotect, A6 = 1, A1 = 1, A0 = 0. Figure 24. Sector Protect/Unprotect Timing Diagram ## **Alternate CE# Controlled Erase/Program Operations** | Parar | neter | | | | Speed ( | Options | | | |---------------------|--------------------|-------------------------------------------------------|-----|-----|---------|---------|------|------| | JEDEC | Std | Description | | 65R | 70R | 90R | 120R | Unit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time (Note 1) | Min | 65 | 70 | 90 | 120 | ns | | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Setup Time | Min | | | ns | | | | t <sub>ELAX</sub> | t <sub>AH</sub> | Address Hold Time | Min | 45 | 45 | 45 | 50 | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Setup Time | Min | 35 | 35 | 45 | 50 | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold Time | Min | | ns | | | | | | t <sub>OES</sub> | Output Enable Setup Time | Min | | | ns | | | | t <sub>GHEL</sub> | t <sub>GHEL</sub> | Read Recovery Time Before Write (OE# High to WE# Low) | Min | 0 | | | | ns | | t <sub>WLEL</sub> | t <sub>WS</sub> | WE# Setup Time | Min | | ( | ) | | ns | | t <sub>EHWH</sub> | t <sub>WH</sub> | WE# Hold Time | Min | | ( | ) | | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | CE# Pulse Width | Min | 35 | 35 | 35 | 50 | ns | | t <sub>EHEL</sub> | t <sub>CPH</sub> | CE# Pulse Width High | Min | 30 | | | | ns | | t <sub>WHWsH1</sub> | t <sub>WHWH1</sub> | Programming Operation (Note 2) | Тур | 9 | | | | μs | | t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation (Note 2) | Тур | | ; | 3 | | sec | - 1. Not 100% tested. - 2. See the "Erase and Programming Performance" section for more information. - 1. PA = program address, PD = program data, DQ7# = complement of the data written to the device, D<sub>OUT</sub> = data written to the device - 2. Figure indicates the last two bus cycles of the command sequence. Figure 25. Alternate CE# Controlled Write Operation Timings #### **ERASE AND PROGRAMMING PERFORMANCE** | Parameter | Typ (Note 1) | Max (Note 2) | Unit | Comments | | |--------------------------------|--------------|--------------|------|-----------------------------------------|--| | Sector Erase Time | 3 | 60 | s | Excludes 00h programming | | | Chip Erase Time | 40 | | S | prior to erasure (Note 4) | | | Word Programming Time | 9 | 360 | μs | Excludes system level overhead (Note 5) | | | Chip Programming Time (Note 3) | 18 | 54 | S | | | #### Notes: - Typical program and erase times assume the following conditions: 25°C, 3.0 V V<sub>CC</sub>, 1,000,000 cycles. Additionally, programming typicals assume checkerboard pattern. - 2. Under worst case conditions of 90°C, $V_{CC}$ = 3.0 V, 100,000 cycles. - 3. The typical chip programming time is considerably less than the maximum chip programming time listed. - 4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure. - 5. System-level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See Table 9 for further information on command definitions. - 6. The device has a minimum erase and program cycle endurance of 100,000 cycles. #### LATCHUP CHARACTERISTICS | Description | Min | Max | |-----------------------------------------------------------------------------------------------------------|---------|-------------------------| | Input voltage with respect to V <sub>SS</sub> on all pins except I/O pins (including A9, OE#, and RESET#) | -1.0 V | 12.5 V | | Input voltage with respect to V <sub>SS</sub> on all I/O pins | -1.0 V | V <sub>CC</sub> + 1.0 V | | V <sub>CC</sub> Current | -100 mA | +100 mA | Includes all pins except $V_{CC}$ . Test conditions: $V_{CC} = 3.0 \text{ V}$ , one pin at a time. #### **SSOP PIN CAPACITANCE** | Parameter<br>Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |---------------------|-------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 6 | 7.5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 8.5 | 12 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 7.5 | 9 | pF | #### Notes: - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. #### **DATA RETENTION** | Parameter | Test Conditions | Min | Unit | |-------------------------------------|-----------------|-----|-------| | Minimum Pattern Data Retention Time | 150°C | 10 | Years | | Willing Pattern Data Retention Time | 125°C | 20 | Years | <sup>\*</sup> For reference only. BSC is an ANSI standard for Basic Space Centering #### PHYSICAL DIMENSIONS\* #### SSO056—56-Pin Shrink Small Outline Package Dwg rev AB; 10/99 | PACKAGE | SSO 056 | | | | |------------|---------------|-------|-------|--| | JEDEC | MO-180 (A) BA | | | | | SYMBOL | MIN NDM MAX | | | | | A | | _ | 2.00 | | | A1 | 0.45 | _ | 0.65 | | | A2 | 1.15 | 1.25 | 1.35 | | | b | * 0.25 | _ | 0.45 | | | b1 | 0.30 | 0.35 | 0.40 | | | С | 0.10 | _ | 0.21 | | | <b>c</b> 1 | 0.10 | 0.15 | 0.18 | | | D | 23.40 | 23.70 | 24.00 | | | E | 15.70 | 16.00 | 16.30 | | | E1 | 13.10 | 13.30 | 13.50 | | | е | 0.80 BSC | | | | | L. | 0.60 | 0.80 | 1.00 | | | R | 0.09 | - | _ | | | θ | 0* | 4* | 8. | | \*-DEVIATES FROM JEDEC (0.30) #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (mm). - DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M-1994. - 2. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14 3. A VISUAL INDEX FEATURE MUST BE LOCATED WITHIN THE CROSSHATCHED AREA. - A. DATUMS A AND B AND DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. DIMENSION "D" DOES NOT INCLUDE MOLD FLASH, PROTUSIONS OR GATE BURRS. - MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm 6 DIMENSION "E1" DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.15 mm PER SIDE. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION/INTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT EXCEED 0.15 mm PER SIDE. DAMBAR INTRUSION SHALL NOT REDUCE DIMENSION b BY MORE THAN 0.07 mm - AT LEAST MATERIAL CONDITION. 8 THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm AND 0.25 mm FROM THE LEAD TIPS. - 9. A1 IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT OF THE PACKAGE. - DIMENSION "e"IS MEASURED AT THE CENTERLINE OF THE LEADS. - 11. LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED FROM THE SEATING PLANE. #### **REVISION SUMMARY** #### **Revision A (September 1998)** Initial release. #### **Revision B (December 1998)** #### Global Expanded data sheet into full version. #### **Revision C (December 1998)** #### Global Added a separate set of read access specifications for devices at industrial temperature range. Changed read access specifications for 90 and 120 ns devices at extended temperature range to 28 ns. #### **Ordering Information** Deleted commercial temperature rating. #### **Revision D (May 17, 1999)** #### Global Changed data sheet status to preliminary. Deleted the 70R speed option. Deleted the 70 speed option at extended temperature range. Added the 90R and 120R speed options at extended temperature range. Deleted the 90 and 120 speed options at extended temperature range. #### **Distinctive Characteristics** Changed device endurance from program/erase cycles to erase cycles. #### **Block Diagram** Deleted redundant path between state control and erase voltage generator. Added sector switch block. Deleted RY/BY# buffer. $V_{CC}$ and $V_{SS}$ are now shown properly. #### **Pin Configuration** Clarified the explanation of IND#. #### **Device Bus Operations** Reorganized and rewrote the following subsections: Requirements for Reading Array Data, Read Mode, Burst Mode Read, IND# End of Burst Indicator, and Burst Mode Status. "Reading Array Data in Non-burst Mode". The Burst Mode Status section is now integrated into the autoselect mode section. Device Bus Operations table: In the notes, deleted reference to BYTE# pin. Sector Address table: Added sector address bit settings for A19–A12. #### **Common Flash Memory Interface (CFI)** Corrected data for the following hex CFI addresses: 28, 38, 39, 3C. #### **Command Definitions** Reorganized and rewrote the "Reading Array Data" section into two sections entitled "Reading Array Data in Non-burst Mode" and "Reading Array Data in Burst Mode". Added burst mode read figures comparing system frequency and device speed. Added burst mode status to autoselect command sequence in command definitions table. #### **Absolute Maximum Ratings** Corrected the maximum $V_{CC}$ rating to +4.0 V, and the maximum all other pins rating to +5.5 V. #### DC Characteristics table Corrected the maximum rating for VIH to 5.5 V. #### **AC Characteristics** In the read operations and burst mode operations tables, reflected the global changes in speed options (see the "global" revision entry). #### **Burst Mode Read figure** Corrected figure. Deleted note; OE# and BAA# should not be tied together. LBA# should be returned high after it coincides with a rising edge of CLK. BAA# should not be asserted before the first word of data appears on the bus. The data is held on the outputs for only $t_{\rm BDH}$ after the next clock. #### Revision D+1 (July 2, 1999) #### **Command Definitions** Reading Array Data in Burst Mode: Added reference to figure 3 to the first paragraph. #### Revision E (November 2, 1999) #### Global All speed options are now offered only at the regulated voltage range of 3.0 to 3.6 V. The 90 and 120 ns speed options now have a $t_{OE}$ of 26 ns at the industrial temperature range. The 70R speed option is now available at the extended temperature range. #### **AC Characteristics** In figures 17 and 18, deleted $t_{GHWL}$ . Modified OE# waveform. #### **Physical Dimensions** Updated drawing of SSOP to new version. #### Revision F (June 20, 2000) #### Global The "preliminary" designation has been removed from the document. Parameters are now stable, and only speed, package, and temperature range combinations are expected to change in future data sheet revisions. #### **Distinctive Characteristics** Changed burst access time specification for the 65R speed option in the industrial temperature range from 19 to 18 ns. #### **Product Selector Guide** Replaced $t_{OE}$ with $t_{BACC}$ to more clearly distinguish burst mode access from asynchronous access times. Note however, that in burst mode, $t_{OE}$ and $t_{BACC}$ specifications are identical. Changed $t_{BACC}$ for the 65R speed option in the industrial temperature range from 19 to 18 ns. #### **Ordering Information** Burn-in processing is no longer available. ## Requirements for Reading Array Data Array in Asynchronous (Non-Burst) Mode Clarified the description of how to terminate a burst mode read operation. #### Burst Mode Read with 40 MHz CLK figure Changed t<sub>BACC</sub> for the 65R speed option in the industrial temperature range from 19 to 18 ns. #### **Read Operations table** Changed $t_{OE}$ and $t_{DF}$ for the 65R speed option in the industrial temperature range from 19 to 18 ns. #### **Burst Mode Read table** Changed $t_{OE}$ and $t_{BACC}$ for the 65R speed option in the industrial temperature range from 19 to 18 ns. #### **Burst Mode Read figure** Corrected BAA# waveform to return high before the final clock cycle shown. # Erase and Programming Performance table, Erase and Program Operations table, Alternate CE# Controlled Erase and Program Operations table Resolved differences in typical sector erase times. The typical sector erase time for all sectors is 3 sec. #### Revision F+1 (November 21, 2000) Added table of contents. Added Figure 1, In-System Sector Protect/Unprotect Algorithms figure to document (was missing from previous revisions). Copyright © 2000 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD logo, and combinations thereof are registered trademarks of Advanced Micro Devices, Inc. ExpressFlash is a trademark of Advanced Micro Devices, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.