# **Am29LS18** Quad D Register with Standard and Three-State Outputs #### DISTINCTIVE CHARACTERISTICS - Low-power Schottky version of the popular Am2918 - Four three-state outputs · Four standard totem-pole outputs high-impedance state. Four D-type flip-flops ### **GENERAL DESCRIPTION** The Am29LS18 consists of four D-type flip-flops with a buffered common clock. Information meeting the set-up and hold requirements on the D inputs is transferred to the Q outputs on the LOW-to-HIGH transition of the clock. Q outputs on the LOW-to-HIGH transition of the clock. The same data as on the Q outputs is enabled at the three-state Y outputs when the "output control" ( $\overline{OE}$ ) input is LOW. When the $\overline{OE}$ input is HIGH, the Y outputs are in the The Am29LS18 is a 4-bit, high-speed register intended for use in real-time signal processing systems where the standard outputs are used in a recursive algorithm and the three-state outputs provide access to a data bus to dump the results after a number of iterations. The device can also be used as an address register or status register in computers or computer peripherals. Likewise, the Am29LS18 is also useful in certain display applications where the standard outputs can be decoded to drive LED's (or equivalent) and the three-state outputs are bus organized for occasional interrogation of the data as displayed. #### **BLOCK DIAGRAM** ### **RELATED PRODUCTS** | Part No. | Description | |------------|-----------------| | Am25S18 | Quad D Register | | Am25LS2518 | Quad D Register | | Am25LS2519 | Quad Register | 03623A 5-160 # CONNECTION DIAGRAM Top View D-16-1 Note: Pin 1 is marked for orientation # METALLIZATION AND PAD LAYOUT On 2 15 D3 15 D3 16 D4 16 D4 17 D6 D6 7 D6 7 D7 D6 SIZE 0.083" x 0.099" ## **ORDERING INFORMATION** AMD products are available in several packages and operating ranges. The order number is formed by a combination of the following: Device number, speed option (if applicable), package type, operating range and screening option (if desired). | Valid Combinations | | | | | | | | |--------------------|------------------------------------------------|--|--|--|--|--|--| | Am29LS18 | PC<br>DC, DCB, DM,<br>DMB<br>FM, FMB<br>XC, XM | | | | | | | #### Valid Combinations Consult the AMD sales office in your area to determine if a device is currently available in the combination you wish. 03623A # PIN DESCRIPTION | Pin No. | Name | 1/0 | Description | |---------|------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Di | i i | The four data inputs to the register. | | | Qi | 0 | The four data outputs of the register with standard totem-pole active pull-up outputs. Data is passed non-inverted. | | | Yi | 0 | The four three-state data outputs of the register. When the three-state outputs are enabled, data is passed non-inverted. A HIGH on the "output control" input forces the Y <sub>i</sub> outputs to the high-impedance state. | | 9 | CP | | CP Clock. The buffered common clock for the register. Enters data on the LOW-to-HIGH transition. | | 7 | ŌĒ | | OE Output Control. When the OE input is HIGH, the Y <sub>i</sub> outputs are in the high-impedance state. When the OE input is LOW, the TRUE register data is present at the Y <sub>i</sub> outputs. | # **FUNCTION TABLE** | INPUTS | | | OUT | PUTS | | |--------|-------------|---|-----|------|-------| | ŌĒ | CLOCK<br>CP | D | a | Y | NOTES | | Н | L | х | NC | Z | - | | н | Н | х | NC | Z | - 1 | | н | t | L | L | Z | - 1 | | н | t | н | н | Z | - 1 | | L | t | L | L | L | - | | L | Ť | н | н | н | - | | L | - | _ | Ļ | L | 1 | | L | - | - | Н | Н | 1 | L = LOW NC = No change H = HIGH X = Don't care t = LOW to HIGH transition Z = High impedance Note: 1. When $\overline{\text{OE}}$ is LOW, the Y output will be in the same logic state as the Q output. ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65°C to +150°C (Ambient) Temperature Under Bias55°C to +125°C | |----------------------------------------------------------------------------------| | Supply Voltage to Ground Potential | | Continuous0.5V to +7.0V | | DC Voltage Applied to Outputs For | | High Output State0.5V to +V <sub>CC</sub> max | | DC Input Voltage0.5V to +7.0V | | DC Output Current, Into Outputs | | DC Input Current30mA to +5.0mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices | | |--------------------------------------------------------------------|------------------| | Temperature | 0°C to +70°C | | Supply Voltage | +4.75V to +5.25V | | Military (M) Devices | | | Temperature | 55°C to +125°C | | Supply Voltage | +4.5V to +5.5V | | Operating ranges define those limality of the device is guaranteed | | # DC CHARACTERISTICS over operating range unless otherwise specified | Parameters | Description | Test Conditions (Note 2) | | | | Min | Typ<br>(Note 1) | Max | Units | |------------------------------------|------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------|-------------------------|---------|-----|-----------------|-------|-------| | | | | Τ. | | MIL | 2.5 | 3.4 | | | | V <sub>OH</sub> Ou | | | Q, 1 | OH ≖ −660μA | COM'L | 2.7 | 3.4 | | | | | Output HIGH Voltage | V <sub>CC</sub> = MIN<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | MIL, IOH = - | | -1.0mA | 2.4 | 3.4 | | Volts | | | | | Y | COM'L, IOH | = 2.6mA | 2.4 | 3.4 | | | | | | | | 1 <sub>OL</sub> = 4.0mA | | | | 0.4 | | | V <sub>OL</sub> Output LOW Voltage | V <sub>CC</sub> = MIN | | I <sub>OL</sub> = 8.0mA | | | | 0.45 | Volts | | | | | VIN = VIH or VIL | | I <sub>OL</sub> = 12mA | | | | 0.5 | | | VIH | Input HiGH Level | Guaranteed input logical HIGH voltage for all inputs | | | 2.0 | | | Volts | | | | | Guaranteed input | Guaranteed input logical LOW MIL | | | | 0.7 | | | | VIL | Input LOW Level | voltage for all inputs COM'L | | | | | 0.8 | Volts | | | VI | Input Clamp Voltage | V <sub>CC</sub> = MIN, I <sub>IN</sub> = - | V <sub>CC</sub> = MIN, I <sub>IN</sub> = -18mA | | | | | - 1.5 | Volts | | I <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> = MAX, V <sub>IN</sub> = | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 0.4V | | | | | -0.36 | mA | | l <sub>iH</sub> | Input HIGH Current | VCC - MAX, VIN - | = 2.7V | | | | | 20 | μΑ | | l <sub>l</sub> | Input HiGH Current | VCC - MAX, VIN - | - 7.0V | | | | | 0.1 | mA | | | Off-State (High-Impedance) | Vo = 0.4V | V <sub>O</sub> = 0.4V | | | | -20 | | | | lo | Output Current | V <sub>CC</sub> = MAX | MAX V <sub>O</sub> = 2.4V | | | | | 20 | μА | | Isc | Output Short Circuit Current<br>(Note 3) | V <sub>CC</sub> = MAX | V <sub>CC</sub> = MAX | | | -15 | | -85 | mA. | | łcc | Power Supply Current<br>(Note 4) | V <sub>CC</sub> = MAX | | | | 17 | 28 | mA | | Notes: 1. Typical limits are at V<sub>CC</sub> = 5.0V, 25°C ambient and maximum loading. 2. For conditions shown as MIN or MAX, use the appropriate value specified under Operating Ranges for the applicable device type. 3. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. 4. I<sub>CC</sub> is measured with all inputs at 4.5V and all outputs open. # LOW-POWER SCHOTTKY INPUT/OUTPUT CURRENT INTERFACE CONDITIONS IC000420 Note: Actual current flow direction shown. # SWITCHING CHARACTERISTICS ( $T_A = +25$ °C, $V_{CC} = 5.0$ V) | Parameters | Description | | Test Conditions | Min | Тур | Max | Units | |-------------------|--------------------------------------------------|------------|------------------------------------------------------|-----|-----|-------------|-------| | | † | | | | 18 | 27 | ns | | tpLH | Clock to Q <sub>i</sub> | | | 18 | 27 | ] ''' | | | tpHL | | | | | 18 | 27 | | | t <sub>PLH</sub> | Clock to Yi (OE LOW) | | | | 18 | 27 | ns | | tpHL | | LOW | C₁ = 15 oF | 18 | | | ns | | Clock Pulse Width | Clock Pulse Width | HIGH | $C_L = 15 \text{ pF}$<br>$R_L = 2.0 \text{ k}\Omega$ | 15 | | | | | ts | Data | | 15 | | | ns | | | t <sub>h</sub> | Data | | | 5.0 | | | ns | | | | | | | 7.0 | 11 | ns | | tzH | → OE to Yi | | | | 8 | 12 | ] " | | tzL | <del> </del> | C. = 50 pF | | 14 | 21 | | | | tHZ | OE to Yi | | C <sub>L</sub> = 5.0 pF<br>R <sub>L</sub> = 2.0 kΩ | | 12 | 18 | ns | | fmey free | Maximum Clock Frequency (Note 1) | | <del> </del> | 35 | 50 | † · · · · · | MHz | Note 1. Per industry convention, f<sub>max</sub> is the worst case value of the maximum device operating frequency with no constraints on t<sub>r</sub>, t<sub>f</sub>, pulse width or duty cycle. # SWITCHING CHARACTERISTICS over operating range unless otherwise specified\* | Parameters | | | | COMMERCIAL | | MILITARY | | | |------------------|----------------------------------|------|------------------------------------------------------|------------|-----|----------|----------|----------| | | Description | | Test Conditions | Am29LS18 | | Am29LS18 | | ] | | | | | | Min | Max | Min | Max | Units | | t <sub>PLH</sub> | _ | | | | 38 | | 45 | ns | | tPHL | Clock to Q <sub>i</sub> | | | | 38 | | 45 | | | | | | | | 35 | | 40 | ns | | tpLH | Clock to Yi (OE LOW) | 1 | | | 35 | | 40 | | | tpHL | Clock Bulen Width | LOW | $C_L = 50 \text{ pF}$ $R_L = 2.0 \text{ k}\Omega$ | 20 | | 20 | | ns | | tpw | | HIGH | | 20 | | 20 | | | | | Data | 1 | | 15 | | 15 | | ns | | ts | | | | 5.0 | | 5.0 | | ns | | t <sub>h</sub> | Data | | | | 15 | | 17 | <b>—</b> | | <sup>1</sup> ZH | ŌĒ to Yi | 1 | | | 16 | | 17 | ns | | tzL | | | | + | 27 | | 30 | $\vdash$ | | tHZ | OE to Yi | | $C_L = 50 \text{ pF}$<br>$R_L = 2.0 \text{ k}\Omega$ | L | - | ļ | 30 | ns | | tLZ | | | TIL - 2.0 K32 | | 24 | | + 30 | 1 | | fmax | Maximum Clock Frequency (Note 1) | ) | | 30 | | 25 | <u> </u> | MH: | \*AC performance over the operating temperature range is guaranteed by testing defined in Group A, Subgroup 9. 036234